regcache.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. /*
  2. * Register cache access API
  3. *
  4. * Copyright 2011 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/export.h>
  14. #include <linux/device.h>
  15. #include <trace/events/regmap.h>
  16. #include <linux/bsearch.h>
  17. #include <linux/sort.h>
  18. #include "internal.h"
  19. static const struct regcache_ops *cache_types[] = {
  20. &regcache_rbtree_ops,
  21. &regcache_lzo_ops,
  22. &regcache_flat_ops,
  23. };
  24. static int regcache_hw_init(struct regmap *map)
  25. {
  26. int i, j;
  27. int ret;
  28. int count;
  29. unsigned int val;
  30. void *tmp_buf;
  31. if (!map->num_reg_defaults_raw)
  32. return -EINVAL;
  33. if (!map->reg_defaults_raw) {
  34. u32 cache_bypass = map->cache_bypass;
  35. dev_warn(map->dev, "No cache defaults, reading back from HW\n");
  36. /* Bypass the cache access till data read from HW*/
  37. map->cache_bypass = 1;
  38. tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
  39. if (!tmp_buf)
  40. return -EINVAL;
  41. ret = regmap_raw_read(map, 0, tmp_buf,
  42. map->num_reg_defaults_raw);
  43. map->cache_bypass = cache_bypass;
  44. if (ret < 0) {
  45. kfree(tmp_buf);
  46. return ret;
  47. }
  48. map->reg_defaults_raw = tmp_buf;
  49. map->cache_free = 1;
  50. }
  51. /* calculate the size of reg_defaults */
  52. for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++) {
  53. val = regcache_get_val(map, map->reg_defaults_raw, i);
  54. if (regmap_volatile(map, i * map->reg_stride))
  55. continue;
  56. count++;
  57. }
  58. map->reg_defaults = kmalloc(count * sizeof(struct reg_default),
  59. GFP_KERNEL);
  60. if (!map->reg_defaults) {
  61. ret = -ENOMEM;
  62. goto err_free;
  63. }
  64. /* fill the reg_defaults */
  65. map->num_reg_defaults = count;
  66. for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
  67. val = regcache_get_val(map, map->reg_defaults_raw, i);
  68. if (regmap_volatile(map, i * map->reg_stride))
  69. continue;
  70. map->reg_defaults[j].reg = i * map->reg_stride;
  71. map->reg_defaults[j].def = val;
  72. j++;
  73. }
  74. return 0;
  75. err_free:
  76. if (map->cache_free)
  77. kfree(map->reg_defaults_raw);
  78. return ret;
  79. }
  80. int regcache_init(struct regmap *map, const struct regmap_config *config)
  81. {
  82. int ret;
  83. int i;
  84. void *tmp_buf;
  85. for (i = 0; i < config->num_reg_defaults; i++)
  86. if (config->reg_defaults[i].reg % map->reg_stride)
  87. return -EINVAL;
  88. if (map->cache_type == REGCACHE_NONE) {
  89. map->cache_bypass = true;
  90. return 0;
  91. }
  92. for (i = 0; i < ARRAY_SIZE(cache_types); i++)
  93. if (cache_types[i]->type == map->cache_type)
  94. break;
  95. if (i == ARRAY_SIZE(cache_types)) {
  96. dev_err(map->dev, "Could not match compress type: %d\n",
  97. map->cache_type);
  98. return -EINVAL;
  99. }
  100. map->num_reg_defaults = config->num_reg_defaults;
  101. map->num_reg_defaults_raw = config->num_reg_defaults_raw;
  102. map->reg_defaults_raw = config->reg_defaults_raw;
  103. map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
  104. map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
  105. map->cache = NULL;
  106. map->cache_ops = cache_types[i];
  107. if (!map->cache_ops->read ||
  108. !map->cache_ops->write ||
  109. !map->cache_ops->name)
  110. return -EINVAL;
  111. /* We still need to ensure that the reg_defaults
  112. * won't vanish from under us. We'll need to make
  113. * a copy of it.
  114. */
  115. if (config->reg_defaults) {
  116. if (!map->num_reg_defaults)
  117. return -EINVAL;
  118. tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
  119. sizeof(struct reg_default), GFP_KERNEL);
  120. if (!tmp_buf)
  121. return -ENOMEM;
  122. map->reg_defaults = tmp_buf;
  123. } else if (map->num_reg_defaults_raw) {
  124. /* Some devices such as PMICs don't have cache defaults,
  125. * we cope with this by reading back the HW registers and
  126. * crafting the cache defaults by hand.
  127. */
  128. ret = regcache_hw_init(map);
  129. if (ret < 0)
  130. return ret;
  131. }
  132. if (!map->max_register)
  133. map->max_register = map->num_reg_defaults_raw;
  134. if (map->cache_ops->init) {
  135. dev_dbg(map->dev, "Initializing %s cache\n",
  136. map->cache_ops->name);
  137. ret = map->cache_ops->init(map);
  138. if (ret)
  139. goto err_free;
  140. }
  141. return 0;
  142. err_free:
  143. kfree(map->reg_defaults);
  144. if (map->cache_free)
  145. kfree(map->reg_defaults_raw);
  146. return ret;
  147. }
  148. void regcache_exit(struct regmap *map)
  149. {
  150. if (map->cache_type == REGCACHE_NONE)
  151. return;
  152. BUG_ON(!map->cache_ops);
  153. kfree(map->reg_defaults);
  154. if (map->cache_free)
  155. kfree(map->reg_defaults_raw);
  156. if (map->cache_ops->exit) {
  157. dev_dbg(map->dev, "Destroying %s cache\n",
  158. map->cache_ops->name);
  159. map->cache_ops->exit(map);
  160. }
  161. }
  162. /**
  163. * regcache_read: Fetch the value of a given register from the cache.
  164. *
  165. * @map: map to configure.
  166. * @reg: The register index.
  167. * @value: The value to be returned.
  168. *
  169. * Return a negative value on failure, 0 on success.
  170. */
  171. int regcache_read(struct regmap *map,
  172. unsigned int reg, unsigned int *value)
  173. {
  174. int ret;
  175. if (map->cache_type == REGCACHE_NONE)
  176. return -ENOSYS;
  177. BUG_ON(!map->cache_ops);
  178. if (!regmap_volatile(map, reg)) {
  179. ret = map->cache_ops->read(map, reg, value);
  180. if (ret == 0)
  181. trace_regmap_reg_read_cache(map->dev, reg, *value);
  182. return ret;
  183. }
  184. return -EINVAL;
  185. }
  186. /**
  187. * regcache_write: Set the value of a given register in the cache.
  188. *
  189. * @map: map to configure.
  190. * @reg: The register index.
  191. * @value: The new register value.
  192. *
  193. * Return a negative value on failure, 0 on success.
  194. */
  195. int regcache_write(struct regmap *map,
  196. unsigned int reg, unsigned int value)
  197. {
  198. if (map->cache_type == REGCACHE_NONE)
  199. return 0;
  200. BUG_ON(!map->cache_ops);
  201. if (!regmap_volatile(map, reg))
  202. return map->cache_ops->write(map, reg, value);
  203. return 0;
  204. }
  205. static int regcache_default_sync(struct regmap *map, unsigned int min,
  206. unsigned int max)
  207. {
  208. unsigned int reg;
  209. for (reg = min; reg <= max; reg++) {
  210. unsigned int val;
  211. int ret;
  212. if (regmap_volatile(map, reg))
  213. continue;
  214. ret = regcache_read(map, reg, &val);
  215. if (ret)
  216. return ret;
  217. /* Is this the hardware default? If so skip. */
  218. ret = regcache_lookup_reg(map, reg);
  219. if (ret >= 0 && val == map->reg_defaults[ret].def)
  220. continue;
  221. map->cache_bypass = 1;
  222. ret = _regmap_write(map, reg, val);
  223. map->cache_bypass = 0;
  224. if (ret)
  225. return ret;
  226. dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
  227. }
  228. return 0;
  229. }
  230. /**
  231. * regcache_sync: Sync the register cache with the hardware.
  232. *
  233. * @map: map to configure.
  234. *
  235. * Any registers that should not be synced should be marked as
  236. * volatile. In general drivers can choose not to use the provided
  237. * syncing functionality if they so require.
  238. *
  239. * Return a negative value on failure, 0 on success.
  240. */
  241. int regcache_sync(struct regmap *map)
  242. {
  243. int ret = 0;
  244. unsigned int i;
  245. const char *name;
  246. unsigned int bypass;
  247. BUG_ON(!map->cache_ops);
  248. map->lock(map->lock_arg);
  249. /* Remember the initial bypass state */
  250. bypass = map->cache_bypass;
  251. dev_dbg(map->dev, "Syncing %s cache\n",
  252. map->cache_ops->name);
  253. name = map->cache_ops->name;
  254. trace_regcache_sync(map->dev, name, "start");
  255. if (!map->cache_dirty)
  256. goto out;
  257. /* Apply any patch first */
  258. map->cache_bypass = 1;
  259. for (i = 0; i < map->patch_regs; i++) {
  260. if (map->patch[i].reg % map->reg_stride) {
  261. ret = -EINVAL;
  262. goto out;
  263. }
  264. ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
  265. if (ret != 0) {
  266. dev_err(map->dev, "Failed to write %x = %x: %d\n",
  267. map->patch[i].reg, map->patch[i].def, ret);
  268. goto out;
  269. }
  270. }
  271. map->cache_bypass = 0;
  272. if (map->cache_ops->sync)
  273. ret = map->cache_ops->sync(map, 0, map->max_register);
  274. else
  275. ret = regcache_default_sync(map, 0, map->max_register);
  276. if (ret == 0)
  277. map->cache_dirty = false;
  278. out:
  279. trace_regcache_sync(map->dev, name, "stop");
  280. /* Restore the bypass state */
  281. map->cache_bypass = bypass;
  282. map->unlock(map->lock_arg);
  283. return ret;
  284. }
  285. EXPORT_SYMBOL_GPL(regcache_sync);
  286. /**
  287. * regcache_sync_region: Sync part of the register cache with the hardware.
  288. *
  289. * @map: map to sync.
  290. * @min: first register to sync
  291. * @max: last register to sync
  292. *
  293. * Write all non-default register values in the specified region to
  294. * the hardware.
  295. *
  296. * Return a negative value on failure, 0 on success.
  297. */
  298. int regcache_sync_region(struct regmap *map, unsigned int min,
  299. unsigned int max)
  300. {
  301. int ret = 0;
  302. const char *name;
  303. unsigned int bypass;
  304. BUG_ON(!map->cache_ops);
  305. map->lock(map->lock_arg);
  306. /* Remember the initial bypass state */
  307. bypass = map->cache_bypass;
  308. name = map->cache_ops->name;
  309. dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
  310. trace_regcache_sync(map->dev, name, "start region");
  311. if (!map->cache_dirty)
  312. goto out;
  313. if (map->cache_ops->sync)
  314. ret = map->cache_ops->sync(map, min, max);
  315. else
  316. ret = regcache_default_sync(map, min, max);
  317. out:
  318. trace_regcache_sync(map->dev, name, "stop region");
  319. /* Restore the bypass state */
  320. map->cache_bypass = bypass;
  321. map->unlock(map->lock_arg);
  322. return ret;
  323. }
  324. EXPORT_SYMBOL_GPL(regcache_sync_region);
  325. /**
  326. * regcache_drop_region: Discard part of the register cache
  327. *
  328. * @map: map to operate on
  329. * @min: first register to discard
  330. * @max: last register to discard
  331. *
  332. * Discard part of the register cache.
  333. *
  334. * Return a negative value on failure, 0 on success.
  335. */
  336. int regcache_drop_region(struct regmap *map, unsigned int min,
  337. unsigned int max)
  338. {
  339. int ret = 0;
  340. if (!map->cache_ops || !map->cache_ops->drop)
  341. return -EINVAL;
  342. map->lock(map->lock_arg);
  343. trace_regcache_drop_region(map->dev, min, max);
  344. ret = map->cache_ops->drop(map, min, max);
  345. map->unlock(map->lock_arg);
  346. return ret;
  347. }
  348. EXPORT_SYMBOL_GPL(regcache_drop_region);
  349. /**
  350. * regcache_cache_only: Put a register map into cache only mode
  351. *
  352. * @map: map to configure
  353. * @cache_only: flag if changes should be written to the hardware
  354. *
  355. * When a register map is marked as cache only writes to the register
  356. * map API will only update the register cache, they will not cause
  357. * any hardware changes. This is useful for allowing portions of
  358. * drivers to act as though the device were functioning as normal when
  359. * it is disabled for power saving reasons.
  360. */
  361. void regcache_cache_only(struct regmap *map, bool enable)
  362. {
  363. map->lock(map->lock_arg);
  364. WARN_ON(map->cache_bypass && enable);
  365. map->cache_only = enable;
  366. trace_regmap_cache_only(map->dev, enable);
  367. map->unlock(map->lock_arg);
  368. }
  369. EXPORT_SYMBOL_GPL(regcache_cache_only);
  370. /**
  371. * regcache_mark_dirty: Mark the register cache as dirty
  372. *
  373. * @map: map to mark
  374. *
  375. * Mark the register cache as dirty, for example due to the device
  376. * having been powered down for suspend. If the cache is not marked
  377. * as dirty then the cache sync will be suppressed.
  378. */
  379. void regcache_mark_dirty(struct regmap *map)
  380. {
  381. map->lock(map->lock_arg);
  382. map->cache_dirty = true;
  383. map->unlock(map->lock_arg);
  384. }
  385. EXPORT_SYMBOL_GPL(regcache_mark_dirty);
  386. /**
  387. * regcache_cache_bypass: Put a register map into cache bypass mode
  388. *
  389. * @map: map to configure
  390. * @cache_bypass: flag if changes should not be written to the hardware
  391. *
  392. * When a register map is marked with the cache bypass option, writes
  393. * to the register map API will only update the hardware and not the
  394. * the cache directly. This is useful when syncing the cache back to
  395. * the hardware.
  396. */
  397. void regcache_cache_bypass(struct regmap *map, bool enable)
  398. {
  399. map->lock(map->lock_arg);
  400. WARN_ON(map->cache_only && enable);
  401. map->cache_bypass = enable;
  402. trace_regmap_cache_bypass(map->dev, enable);
  403. map->unlock(map->lock_arg);
  404. }
  405. EXPORT_SYMBOL_GPL(regcache_cache_bypass);
  406. bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
  407. unsigned int val)
  408. {
  409. if (regcache_get_val(map, base, idx) == val)
  410. return true;
  411. /* Use device native format if possible */
  412. if (map->format.format_val) {
  413. map->format.format_val(base + (map->cache_word_size * idx),
  414. val, 0);
  415. return false;
  416. }
  417. switch (map->cache_word_size) {
  418. case 1: {
  419. u8 *cache = base;
  420. cache[idx] = val;
  421. break;
  422. }
  423. case 2: {
  424. u16 *cache = base;
  425. cache[idx] = val;
  426. break;
  427. }
  428. case 4: {
  429. u32 *cache = base;
  430. cache[idx] = val;
  431. break;
  432. }
  433. default:
  434. BUG();
  435. }
  436. return false;
  437. }
  438. unsigned int regcache_get_val(struct regmap *map, const void *base,
  439. unsigned int idx)
  440. {
  441. if (!base)
  442. return -EINVAL;
  443. /* Use device native format if possible */
  444. if (map->format.parse_val)
  445. return map->format.parse_val(regcache_get_val_addr(map, base,
  446. idx));
  447. switch (map->cache_word_size) {
  448. case 1: {
  449. const u8 *cache = base;
  450. return cache[idx];
  451. }
  452. case 2: {
  453. const u16 *cache = base;
  454. return cache[idx];
  455. }
  456. case 4: {
  457. const u32 *cache = base;
  458. return cache[idx];
  459. }
  460. default:
  461. BUG();
  462. }
  463. /* unreachable */
  464. return -1;
  465. }
  466. static int regcache_default_cmp(const void *a, const void *b)
  467. {
  468. const struct reg_default *_a = a;
  469. const struct reg_default *_b = b;
  470. return _a->reg - _b->reg;
  471. }
  472. int regcache_lookup_reg(struct regmap *map, unsigned int reg)
  473. {
  474. struct reg_default key;
  475. struct reg_default *r;
  476. key.reg = reg;
  477. key.def = 0;
  478. r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
  479. sizeof(struct reg_default), regcache_default_cmp);
  480. if (r)
  481. return r - map->reg_defaults;
  482. else
  483. return -ENOENT;
  484. }
  485. static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
  486. {
  487. if (!cache_present)
  488. return true;
  489. return test_bit(idx, cache_present);
  490. }
  491. static int regcache_sync_block_single(struct regmap *map, void *block,
  492. unsigned long *cache_present,
  493. unsigned int block_base,
  494. unsigned int start, unsigned int end)
  495. {
  496. unsigned int i, regtmp, val;
  497. int ret;
  498. for (i = start; i < end; i++) {
  499. regtmp = block_base + (i * map->reg_stride);
  500. if (!regcache_reg_present(cache_present, i))
  501. continue;
  502. val = regcache_get_val(map, block, i);
  503. /* Is this the hardware default? If so skip. */
  504. ret = regcache_lookup_reg(map, regtmp);
  505. if (ret >= 0 && val == map->reg_defaults[ret].def)
  506. continue;
  507. map->cache_bypass = 1;
  508. ret = _regmap_write(map, regtmp, val);
  509. map->cache_bypass = 0;
  510. if (ret != 0)
  511. return ret;
  512. dev_dbg(map->dev, "Synced register %#x, value %#x\n",
  513. regtmp, val);
  514. }
  515. return 0;
  516. }
  517. static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
  518. unsigned int base, unsigned int cur)
  519. {
  520. size_t val_bytes = map->format.val_bytes;
  521. int ret, count;
  522. if (*data == NULL)
  523. return 0;
  524. count = cur - base;
  525. dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
  526. count * val_bytes, count, base, cur - 1);
  527. map->cache_bypass = 1;
  528. ret = _regmap_raw_write(map, base, *data, count * val_bytes,
  529. false);
  530. map->cache_bypass = 0;
  531. *data = NULL;
  532. return ret;
  533. }
  534. static int regcache_sync_block_raw(struct regmap *map, void *block,
  535. unsigned long *cache_present,
  536. unsigned int block_base, unsigned int start,
  537. unsigned int end)
  538. {
  539. unsigned int i, val;
  540. unsigned int regtmp = 0;
  541. unsigned int base = 0;
  542. const void *data = NULL;
  543. int ret;
  544. for (i = start; i < end; i++) {
  545. regtmp = block_base + (i * map->reg_stride);
  546. if (!regcache_reg_present(cache_present, i)) {
  547. ret = regcache_sync_block_raw_flush(map, &data,
  548. base, regtmp);
  549. if (ret != 0)
  550. return ret;
  551. continue;
  552. }
  553. val = regcache_get_val(map, block, i);
  554. /* Is this the hardware default? If so skip. */
  555. ret = regcache_lookup_reg(map, regtmp);
  556. if (ret >= 0 && val == map->reg_defaults[ret].def) {
  557. ret = regcache_sync_block_raw_flush(map, &data,
  558. base, regtmp);
  559. if (ret != 0)
  560. return ret;
  561. continue;
  562. }
  563. if (!data) {
  564. data = regcache_get_val_addr(map, block, i);
  565. base = regtmp;
  566. }
  567. }
  568. return regcache_sync_block_raw_flush(map, &data, base, regtmp +
  569. map->reg_stride);
  570. }
  571. int regcache_sync_block(struct regmap *map, void *block,
  572. unsigned long *cache_present,
  573. unsigned int block_base, unsigned int start,
  574. unsigned int end)
  575. {
  576. if (regmap_can_raw_write(map))
  577. return regcache_sync_block_raw(map, block, cache_present,
  578. block_base, start, end);
  579. else
  580. return regcache_sync_block_single(map, block, cache_present,
  581. block_base, start, end);
  582. }