smpboot.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/i387.h>
  69. #include <asm/fpu-internal.h>
  70. #include <asm/setup.h>
  71. #include <asm/uv/uv.h>
  72. #include <linux/mc146818rtc.h>
  73. #include <asm/smpboot_hooks.h>
  74. #include <asm/i8259.h>
  75. #include <asm/realmode.h>
  76. /* State of each CPU */
  77. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  78. #ifdef CONFIG_HOTPLUG_CPU
  79. /*
  80. * We need this for trampoline_base protection from concurrent accesses when
  81. * off- and onlining cores wildly.
  82. */
  83. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  84. void cpu_hotplug_driver_lock(void)
  85. {
  86. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  87. }
  88. void cpu_hotplug_driver_unlock(void)
  89. {
  90. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  91. }
  92. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  93. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  94. #endif
  95. /* Number of siblings per CPU package */
  96. int smp_num_siblings = 1;
  97. EXPORT_SYMBOL(smp_num_siblings);
  98. /* Last level cache ID of each logical CPU */
  99. DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
  100. /* representing HT siblings of each logical CPU */
  101. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
  102. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  103. /* representing HT and core siblings of each logical CPU */
  104. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
  105. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  106. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
  107. /* Per CPU bogomips and other parameters */
  108. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  109. EXPORT_PER_CPU_SYMBOL(cpu_info);
  110. atomic_t init_deasserted;
  111. /*
  112. * Report back to the Boot Processor during boot time or to the caller processor
  113. * during CPU online.
  114. */
  115. static void smp_callin(void)
  116. {
  117. int cpuid, phys_id;
  118. unsigned long timeout;
  119. /*
  120. * If waken up by an INIT in an 82489DX configuration
  121. * we may get here before an INIT-deassert IPI reaches
  122. * our local APIC. We have to wait for the IPI or we'll
  123. * lock up on an APIC access.
  124. *
  125. * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
  126. */
  127. cpuid = smp_processor_id();
  128. if (apic->wait_for_init_deassert && cpuid != 0)
  129. apic->wait_for_init_deassert(&init_deasserted);
  130. /*
  131. * (This works even if the APIC is not enabled.)
  132. */
  133. phys_id = read_apic_id();
  134. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  135. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  136. phys_id, cpuid);
  137. }
  138. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  139. /*
  140. * STARTUP IPIs are fragile beasts as they might sometimes
  141. * trigger some glue motherboard logic. Complete APIC bus
  142. * silence for 1 second, this overestimates the time the
  143. * boot CPU is spending to send the up to 2 STARTUP IPIs
  144. * by a factor of two. This should be enough.
  145. */
  146. /*
  147. * Waiting 2s total for startup (udelay is not yet working)
  148. */
  149. timeout = jiffies + 2*HZ;
  150. while (time_before(jiffies, timeout)) {
  151. /*
  152. * Has the boot CPU finished it's STARTUP sequence?
  153. */
  154. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  155. break;
  156. cpu_relax();
  157. }
  158. if (!time_before(jiffies, timeout)) {
  159. panic("%s: CPU%d started up but did not get a callout!\n",
  160. __func__, cpuid);
  161. }
  162. /*
  163. * the boot CPU has finished the init stage and is spinning
  164. * on callin_map until we finish. We are free to set up this
  165. * CPU, first the APIC. (this is probably redundant on most
  166. * boards)
  167. */
  168. pr_debug("CALLIN, before setup_local_APIC()\n");
  169. if (apic->smp_callin_clear_local_apic)
  170. apic->smp_callin_clear_local_apic();
  171. setup_local_APIC();
  172. end_local_APIC_setup();
  173. /*
  174. * Need to setup vector mappings before we enable interrupts.
  175. */
  176. setup_vector_irq(smp_processor_id());
  177. /*
  178. * Save our processor parameters. Note: this information
  179. * is needed for clock calibration.
  180. */
  181. smp_store_cpu_info(cpuid);
  182. /*
  183. * Get our bogomips.
  184. * Update loops_per_jiffy in cpu_data. Previous call to
  185. * smp_store_cpu_info() stored a value that is close but not as
  186. * accurate as the value just calculated.
  187. */
  188. calibrate_delay();
  189. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  190. pr_debug("Stack at about %p\n", &cpuid);
  191. /*
  192. * This must be done before setting cpu_online_mask
  193. * or calling notify_cpu_starting.
  194. */
  195. set_cpu_sibling_map(raw_smp_processor_id());
  196. wmb();
  197. notify_cpu_starting(cpuid);
  198. /*
  199. * Allow the master to continue.
  200. */
  201. cpumask_set_cpu(cpuid, cpu_callin_mask);
  202. }
  203. static int cpu0_logical_apicid;
  204. static int enable_start_cpu0;
  205. /*
  206. * Activate a secondary processor.
  207. */
  208. static void notrace start_secondary(void *unused)
  209. {
  210. /*
  211. * Don't put *anything* before cpu_init(), SMP booting is too
  212. * fragile that we want to limit the things done here to the
  213. * most necessary things.
  214. */
  215. cpu_init();
  216. x86_cpuinit.early_percpu_clock_init();
  217. preempt_disable();
  218. smp_callin();
  219. enable_start_cpu0 = 0;
  220. #ifdef CONFIG_X86_32
  221. /* switch away from the initial page table */
  222. load_cr3(swapper_pg_dir);
  223. __flush_tlb_all();
  224. #endif
  225. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  226. barrier();
  227. /*
  228. * Check TSC synchronization with the BP:
  229. */
  230. check_tsc_sync_target();
  231. /*
  232. * We need to hold vector_lock so there the set of online cpus
  233. * does not change while we are assigning vectors to cpus. Holding
  234. * this lock ensures we don't half assign or remove an irq from a cpu.
  235. */
  236. lock_vector_lock();
  237. set_cpu_online(smp_processor_id(), true);
  238. unlock_vector_lock();
  239. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  240. x86_platform.nmi_init();
  241. /* enable local interrupts */
  242. local_irq_enable();
  243. /* to prevent fake stack check failure in clock setup */
  244. boot_init_stack_canary();
  245. x86_cpuinit.setup_percpu_clockev();
  246. wmb();
  247. cpu_startup_entry(CPUHP_ONLINE);
  248. }
  249. void __init smp_store_boot_cpu_info(void)
  250. {
  251. int id = 0; /* CPU 0 */
  252. struct cpuinfo_x86 *c = &cpu_data(id);
  253. *c = boot_cpu_data;
  254. c->cpu_index = id;
  255. }
  256. /*
  257. * The bootstrap kernel entry code has set these up. Save them for
  258. * a given CPU
  259. */
  260. void smp_store_cpu_info(int id)
  261. {
  262. struct cpuinfo_x86 *c = &cpu_data(id);
  263. *c = boot_cpu_data;
  264. c->cpu_index = id;
  265. /*
  266. * During boot time, CPU0 has this setup already. Save the info when
  267. * bringing up AP or offlined CPU0.
  268. */
  269. identify_secondary_cpu(c);
  270. }
  271. static bool
  272. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  273. {
  274. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  275. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  276. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  277. "[node: %d != %d]. Ignoring dependency.\n",
  278. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  279. }
  280. #define link_mask(_m, c1, c2) \
  281. do { \
  282. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  283. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  284. } while (0)
  285. static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  286. {
  287. if (cpu_has_topoext) {
  288. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  289. if (c->phys_proc_id == o->phys_proc_id &&
  290. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  291. c->compute_unit_id == o->compute_unit_id)
  292. return topology_sane(c, o, "smt");
  293. } else if (c->phys_proc_id == o->phys_proc_id &&
  294. c->cpu_core_id == o->cpu_core_id) {
  295. return topology_sane(c, o, "smt");
  296. }
  297. return false;
  298. }
  299. static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  300. {
  301. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  302. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  303. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  304. return topology_sane(c, o, "llc");
  305. return false;
  306. }
  307. static bool match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  308. {
  309. if (c->phys_proc_id == o->phys_proc_id) {
  310. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  311. return true;
  312. return topology_sane(c, o, "mc");
  313. }
  314. return false;
  315. }
  316. void set_cpu_sibling_map(int cpu)
  317. {
  318. bool has_smt = smp_num_siblings > 1;
  319. bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
  320. struct cpuinfo_x86 *c = &cpu_data(cpu);
  321. struct cpuinfo_x86 *o;
  322. int i;
  323. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  324. if (!has_mp) {
  325. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  326. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  327. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  328. c->booted_cores = 1;
  329. return;
  330. }
  331. for_each_cpu(i, cpu_sibling_setup_mask) {
  332. o = &cpu_data(i);
  333. if ((i == cpu) || (has_smt && match_smt(c, o)))
  334. link_mask(sibling, cpu, i);
  335. if ((i == cpu) || (has_mp && match_llc(c, o)))
  336. link_mask(llc_shared, cpu, i);
  337. }
  338. /*
  339. * This needs a separate iteration over the cpus because we rely on all
  340. * cpu_sibling_mask links to be set-up.
  341. */
  342. for_each_cpu(i, cpu_sibling_setup_mask) {
  343. o = &cpu_data(i);
  344. if ((i == cpu) || (has_mp && match_mc(c, o))) {
  345. link_mask(core, cpu, i);
  346. /*
  347. * Does this new cpu bringup a new core?
  348. */
  349. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  350. /*
  351. * for each core in package, increment
  352. * the booted_cores for this new cpu
  353. */
  354. if (cpumask_first(cpu_sibling_mask(i)) == i)
  355. c->booted_cores++;
  356. /*
  357. * increment the core count for all
  358. * the other cpus in this package
  359. */
  360. if (i != cpu)
  361. cpu_data(i).booted_cores++;
  362. } else if (i != cpu && !c->booted_cores)
  363. c->booted_cores = cpu_data(i).booted_cores;
  364. }
  365. }
  366. }
  367. /* maps the cpu to the sched domain representing multi-core */
  368. const struct cpumask *cpu_coregroup_mask(int cpu)
  369. {
  370. return cpu_llc_shared_mask(cpu);
  371. }
  372. static void impress_friends(void)
  373. {
  374. int cpu;
  375. unsigned long bogosum = 0;
  376. /*
  377. * Allow the user to impress friends.
  378. */
  379. pr_debug("Before bogomips\n");
  380. for_each_possible_cpu(cpu)
  381. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  382. bogosum += cpu_data(cpu).loops_per_jiffy;
  383. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  384. num_online_cpus(),
  385. bogosum/(500000/HZ),
  386. (bogosum/(5000/HZ))%100);
  387. pr_debug("Before bogocount - setting activated=1\n");
  388. }
  389. void __inquire_remote_apic(int apicid)
  390. {
  391. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  392. const char * const names[] = { "ID", "VERSION", "SPIV" };
  393. int timeout;
  394. u32 status;
  395. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  396. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  397. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  398. /*
  399. * Wait for idle.
  400. */
  401. status = safe_apic_wait_icr_idle();
  402. if (status)
  403. pr_cont("a previous APIC delivery may have failed\n");
  404. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  405. timeout = 0;
  406. do {
  407. udelay(100);
  408. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  409. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  410. switch (status) {
  411. case APIC_ICR_RR_VALID:
  412. status = apic_read(APIC_RRR);
  413. pr_cont("%08x\n", status);
  414. break;
  415. default:
  416. pr_cont("failed\n");
  417. }
  418. }
  419. }
  420. /*
  421. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  422. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  423. * won't ... remember to clear down the APIC, etc later.
  424. */
  425. int
  426. wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
  427. {
  428. unsigned long send_status, accept_status = 0;
  429. int maxlvt;
  430. /* Target chip */
  431. /* Boot on the stack */
  432. /* Kick the second */
  433. apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
  434. pr_debug("Waiting for send to finish...\n");
  435. send_status = safe_apic_wait_icr_idle();
  436. /*
  437. * Give the other CPU some time to accept the IPI.
  438. */
  439. udelay(200);
  440. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  441. maxlvt = lapic_get_maxlvt();
  442. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  443. apic_write(APIC_ESR, 0);
  444. accept_status = (apic_read(APIC_ESR) & 0xEF);
  445. }
  446. pr_debug("NMI sent\n");
  447. if (send_status)
  448. pr_err("APIC never delivered???\n");
  449. if (accept_status)
  450. pr_err("APIC delivery error (%lx)\n", accept_status);
  451. return (send_status | accept_status);
  452. }
  453. static int
  454. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  455. {
  456. unsigned long send_status, accept_status = 0;
  457. int maxlvt, num_starts, j;
  458. maxlvt = lapic_get_maxlvt();
  459. /*
  460. * Be paranoid about clearing APIC errors.
  461. */
  462. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  463. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  464. apic_write(APIC_ESR, 0);
  465. apic_read(APIC_ESR);
  466. }
  467. pr_debug("Asserting INIT\n");
  468. /*
  469. * Turn INIT on target chip
  470. */
  471. /*
  472. * Send IPI
  473. */
  474. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  475. phys_apicid);
  476. pr_debug("Waiting for send to finish...\n");
  477. send_status = safe_apic_wait_icr_idle();
  478. mdelay(10);
  479. pr_debug("Deasserting INIT\n");
  480. /* Target chip */
  481. /* Send IPI */
  482. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  483. pr_debug("Waiting for send to finish...\n");
  484. send_status = safe_apic_wait_icr_idle();
  485. mb();
  486. atomic_set(&init_deasserted, 1);
  487. /*
  488. * Should we send STARTUP IPIs ?
  489. *
  490. * Determine this based on the APIC version.
  491. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  492. */
  493. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  494. num_starts = 2;
  495. else
  496. num_starts = 0;
  497. /*
  498. * Paravirt / VMI wants a startup IPI hook here to set up the
  499. * target processor state.
  500. */
  501. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  502. stack_start);
  503. /*
  504. * Run STARTUP IPI loop.
  505. */
  506. pr_debug("#startup loops: %d\n", num_starts);
  507. for (j = 1; j <= num_starts; j++) {
  508. pr_debug("Sending STARTUP #%d\n", j);
  509. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  510. apic_write(APIC_ESR, 0);
  511. apic_read(APIC_ESR);
  512. pr_debug("After apic_write\n");
  513. /*
  514. * STARTUP IPI
  515. */
  516. /* Target chip */
  517. /* Boot on the stack */
  518. /* Kick the second */
  519. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  520. phys_apicid);
  521. /*
  522. * Give the other CPU some time to accept the IPI.
  523. */
  524. udelay(300);
  525. pr_debug("Startup point 1\n");
  526. pr_debug("Waiting for send to finish...\n");
  527. send_status = safe_apic_wait_icr_idle();
  528. /*
  529. * Give the other CPU some time to accept the IPI.
  530. */
  531. udelay(200);
  532. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  533. apic_write(APIC_ESR, 0);
  534. accept_status = (apic_read(APIC_ESR) & 0xEF);
  535. if (send_status || accept_status)
  536. break;
  537. }
  538. pr_debug("After Startup\n");
  539. if (send_status)
  540. pr_err("APIC never delivered???\n");
  541. if (accept_status)
  542. pr_err("APIC delivery error (%lx)\n", accept_status);
  543. return (send_status | accept_status);
  544. }
  545. /* reduce the number of lines printed when booting a large cpu count system */
  546. static void announce_cpu(int cpu, int apicid)
  547. {
  548. static int current_node = -1;
  549. int node = early_cpu_to_node(cpu);
  550. int max_cpu_present = find_last_bit(cpumask_bits(cpu_present_mask), NR_CPUS);
  551. if (system_state == SYSTEM_BOOTING) {
  552. if (node != current_node) {
  553. if (current_node > (-1))
  554. pr_cont(" OK\n");
  555. current_node = node;
  556. pr_info("Booting Node %3d, Processors ", node);
  557. }
  558. pr_cont(" #%4d%s", cpu, cpu == max_cpu_present ? " OK\n" : "");
  559. return;
  560. } else
  561. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  562. node, cpu, apicid);
  563. }
  564. static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
  565. {
  566. int cpu;
  567. cpu = smp_processor_id();
  568. if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
  569. return NMI_HANDLED;
  570. return NMI_DONE;
  571. }
  572. /*
  573. * Wake up AP by INIT, INIT, STARTUP sequence.
  574. *
  575. * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
  576. * boot-strap code which is not a desired behavior for waking up BSP. To
  577. * void the boot-strap code, wake up CPU0 by NMI instead.
  578. *
  579. * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
  580. * (i.e. physically hot removed and then hot added), NMI won't wake it up.
  581. * We'll change this code in the future to wake up hard offlined CPU0 if
  582. * real platform and request are available.
  583. */
  584. static int
  585. wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
  586. int *cpu0_nmi_registered)
  587. {
  588. int id;
  589. int boot_error;
  590. /*
  591. * Wake up AP by INIT, INIT, STARTUP sequence.
  592. */
  593. if (cpu)
  594. return wakeup_secondary_cpu_via_init(apicid, start_ip);
  595. /*
  596. * Wake up BSP by nmi.
  597. *
  598. * Register a NMI handler to help wake up CPU0.
  599. */
  600. boot_error = register_nmi_handler(NMI_LOCAL,
  601. wakeup_cpu0_nmi, 0, "wake_cpu0");
  602. if (!boot_error) {
  603. enable_start_cpu0 = 1;
  604. *cpu0_nmi_registered = 1;
  605. if (apic->dest_logical == APIC_DEST_LOGICAL)
  606. id = cpu0_logical_apicid;
  607. else
  608. id = apicid;
  609. boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
  610. }
  611. return boot_error;
  612. }
  613. /*
  614. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  615. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  616. * Returns zero if CPU booted OK, else error code from
  617. * ->wakeup_secondary_cpu.
  618. */
  619. static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  620. {
  621. volatile u32 *trampoline_status =
  622. (volatile u32 *) __va(real_mode_header->trampoline_status);
  623. /* start_ip had better be page-aligned! */
  624. unsigned long start_ip = real_mode_header->trampoline_start;
  625. unsigned long boot_error = 0;
  626. int timeout;
  627. int cpu0_nmi_registered = 0;
  628. /* Just in case we booted with a single CPU. */
  629. alternatives_enable_smp();
  630. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  631. (THREAD_SIZE + task_stack_page(idle))) - 1);
  632. per_cpu(current_task, cpu) = idle;
  633. #ifdef CONFIG_X86_32
  634. /* Stack for startup_32 can be just as for start_secondary onwards */
  635. irq_ctx_init(cpu);
  636. #else
  637. clear_tsk_thread_flag(idle, TIF_FORK);
  638. initial_gs = per_cpu_offset(cpu);
  639. per_cpu(kernel_stack, cpu) =
  640. (unsigned long)task_stack_page(idle) -
  641. KERNEL_STACK_OFFSET + THREAD_SIZE;
  642. #endif
  643. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  644. initial_code = (unsigned long)start_secondary;
  645. stack_start = idle->thread.sp;
  646. /* So we see what's up */
  647. announce_cpu(cpu, apicid);
  648. /*
  649. * This grunge runs the startup process for
  650. * the targeted processor.
  651. */
  652. atomic_set(&init_deasserted, 0);
  653. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  654. pr_debug("Setting warm reset code and vector.\n");
  655. smpboot_setup_warm_reset_vector(start_ip);
  656. /*
  657. * Be paranoid about clearing APIC errors.
  658. */
  659. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  660. apic_write(APIC_ESR, 0);
  661. apic_read(APIC_ESR);
  662. }
  663. }
  664. /*
  665. * Wake up a CPU in difference cases:
  666. * - Use the method in the APIC driver if it's defined
  667. * Otherwise,
  668. * - Use an INIT boot APIC message for APs or NMI for BSP.
  669. */
  670. if (apic->wakeup_secondary_cpu)
  671. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  672. else
  673. boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
  674. &cpu0_nmi_registered);
  675. if (!boot_error) {
  676. /*
  677. * allow APs to start initializing.
  678. */
  679. pr_debug("Before Callout %d\n", cpu);
  680. cpumask_set_cpu(cpu, cpu_callout_mask);
  681. pr_debug("After Callout %d\n", cpu);
  682. /*
  683. * Wait 5s total for a response
  684. */
  685. for (timeout = 0; timeout < 50000; timeout++) {
  686. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  687. break; /* It has booted */
  688. udelay(100);
  689. /*
  690. * Allow other tasks to run while we wait for the
  691. * AP to come online. This also gives a chance
  692. * for the MTRR work(triggered by the AP coming online)
  693. * to be completed in the stop machine context.
  694. */
  695. schedule();
  696. }
  697. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  698. print_cpu_msr(&cpu_data(cpu));
  699. pr_debug("CPU%d: has booted.\n", cpu);
  700. } else {
  701. boot_error = 1;
  702. if (*trampoline_status == 0xA5A5A5A5)
  703. /* trampoline started but...? */
  704. pr_err("CPU%d: Stuck ??\n", cpu);
  705. else
  706. /* trampoline code not run */
  707. pr_err("CPU%d: Not responding\n", cpu);
  708. if (apic->inquire_remote_apic)
  709. apic->inquire_remote_apic(apicid);
  710. }
  711. }
  712. if (boot_error) {
  713. /* Try to put things back the way they were before ... */
  714. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  715. /* was set by do_boot_cpu() */
  716. cpumask_clear_cpu(cpu, cpu_callout_mask);
  717. /* was set by cpu_init() */
  718. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  719. set_cpu_present(cpu, false);
  720. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  721. }
  722. /* mark "stuck" area as not stuck */
  723. *trampoline_status = 0;
  724. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  725. /*
  726. * Cleanup possible dangling ends...
  727. */
  728. smpboot_restore_warm_reset_vector();
  729. }
  730. /*
  731. * Clean up the nmi handler. Do this after the callin and callout sync
  732. * to avoid impact of possible long unregister time.
  733. */
  734. if (cpu0_nmi_registered)
  735. unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
  736. return boot_error;
  737. }
  738. int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  739. {
  740. int apicid = apic->cpu_present_to_apicid(cpu);
  741. unsigned long flags;
  742. int err;
  743. WARN_ON(irqs_disabled());
  744. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  745. if (apicid == BAD_APICID ||
  746. !physid_isset(apicid, phys_cpu_present_map) ||
  747. !apic->apic_id_valid(apicid)) {
  748. pr_err("%s: bad cpu %d\n", __func__, cpu);
  749. return -EINVAL;
  750. }
  751. /*
  752. * Already booted CPU?
  753. */
  754. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  755. pr_debug("do_boot_cpu %d Already started\n", cpu);
  756. return -ENOSYS;
  757. }
  758. /*
  759. * Save current MTRR state in case it was changed since early boot
  760. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  761. */
  762. mtrr_save_state();
  763. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  764. /* the FPU context is blank, nobody can own it */
  765. __cpu_disable_lazy_restore(cpu);
  766. err = do_boot_cpu(apicid, cpu, tidle);
  767. if (err) {
  768. pr_debug("do_boot_cpu failed %d\n", err);
  769. return -EIO;
  770. }
  771. /*
  772. * Check TSC synchronization with the AP (keep irqs disabled
  773. * while doing so):
  774. */
  775. local_irq_save(flags);
  776. check_tsc_sync_source(cpu);
  777. local_irq_restore(flags);
  778. while (!cpu_online(cpu)) {
  779. cpu_relax();
  780. touch_nmi_watchdog();
  781. }
  782. return 0;
  783. }
  784. /**
  785. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  786. */
  787. void arch_disable_smp_support(void)
  788. {
  789. disable_ioapic_support();
  790. }
  791. /*
  792. * Fall back to non SMP mode after errors.
  793. *
  794. * RED-PEN audit/test this more. I bet there is more state messed up here.
  795. */
  796. static __init void disable_smp(void)
  797. {
  798. init_cpu_present(cpumask_of(0));
  799. init_cpu_possible(cpumask_of(0));
  800. smpboot_clear_io_apic_irqs();
  801. if (smp_found_config)
  802. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  803. else
  804. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  805. cpumask_set_cpu(0, cpu_sibling_mask(0));
  806. cpumask_set_cpu(0, cpu_core_mask(0));
  807. }
  808. /*
  809. * Various sanity checks.
  810. */
  811. static int __init smp_sanity_check(unsigned max_cpus)
  812. {
  813. preempt_disable();
  814. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  815. if (def_to_bigsmp && nr_cpu_ids > 8) {
  816. unsigned int cpu;
  817. unsigned nr;
  818. pr_warn("More than 8 CPUs detected - skipping them\n"
  819. "Use CONFIG_X86_BIGSMP\n");
  820. nr = 0;
  821. for_each_present_cpu(cpu) {
  822. if (nr >= 8)
  823. set_cpu_present(cpu, false);
  824. nr++;
  825. }
  826. nr = 0;
  827. for_each_possible_cpu(cpu) {
  828. if (nr >= 8)
  829. set_cpu_possible(cpu, false);
  830. nr++;
  831. }
  832. nr_cpu_ids = 8;
  833. }
  834. #endif
  835. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  836. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  837. hard_smp_processor_id());
  838. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  839. }
  840. /*
  841. * If we couldn't find an SMP configuration at boot time,
  842. * get out of here now!
  843. */
  844. if (!smp_found_config && !acpi_lapic) {
  845. preempt_enable();
  846. pr_notice("SMP motherboard not detected\n");
  847. disable_smp();
  848. if (APIC_init_uniprocessor())
  849. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  850. return -1;
  851. }
  852. /*
  853. * Should not be necessary because the MP table should list the boot
  854. * CPU too, but we do it for the sake of robustness anyway.
  855. */
  856. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  857. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  858. boot_cpu_physical_apicid);
  859. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  860. }
  861. preempt_enable();
  862. /*
  863. * If we couldn't find a local APIC, then get out of here now!
  864. */
  865. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  866. !cpu_has_apic) {
  867. if (!disable_apic) {
  868. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  869. boot_cpu_physical_apicid);
  870. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  871. }
  872. smpboot_clear_io_apic();
  873. disable_ioapic_support();
  874. return -1;
  875. }
  876. verify_local_APIC();
  877. /*
  878. * If SMP should be disabled, then really disable it!
  879. */
  880. if (!max_cpus) {
  881. pr_info("SMP mode deactivated\n");
  882. smpboot_clear_io_apic();
  883. connect_bsp_APIC();
  884. setup_local_APIC();
  885. bsp_end_local_APIC_setup();
  886. return -1;
  887. }
  888. return 0;
  889. }
  890. static void __init smp_cpu_index_default(void)
  891. {
  892. int i;
  893. struct cpuinfo_x86 *c;
  894. for_each_possible_cpu(i) {
  895. c = &cpu_data(i);
  896. /* mark all to hotplug */
  897. c->cpu_index = nr_cpu_ids;
  898. }
  899. }
  900. /*
  901. * Prepare for SMP bootup. The MP table or ACPI has been read
  902. * earlier. Just do some sanity checking here and enable APIC mode.
  903. */
  904. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  905. {
  906. unsigned int i;
  907. preempt_disable();
  908. smp_cpu_index_default();
  909. /*
  910. * Setup boot CPU information
  911. */
  912. smp_store_boot_cpu_info(); /* Final full version of the data */
  913. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  914. mb();
  915. current_thread_info()->cpu = 0; /* needed? */
  916. for_each_possible_cpu(i) {
  917. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  918. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  919. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  920. }
  921. set_cpu_sibling_map(0);
  922. if (smp_sanity_check(max_cpus) < 0) {
  923. pr_info("SMP disabled\n");
  924. disable_smp();
  925. goto out;
  926. }
  927. default_setup_apic_routing();
  928. preempt_disable();
  929. if (read_apic_id() != boot_cpu_physical_apicid) {
  930. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  931. read_apic_id(), boot_cpu_physical_apicid);
  932. /* Or can we switch back to PIC here? */
  933. }
  934. preempt_enable();
  935. connect_bsp_APIC();
  936. /*
  937. * Switch from PIC to APIC mode.
  938. */
  939. setup_local_APIC();
  940. if (x2apic_mode)
  941. cpu0_logical_apicid = apic_read(APIC_LDR);
  942. else
  943. cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
  944. /*
  945. * Enable IO APIC before setting up error vector
  946. */
  947. if (!skip_ioapic_setup && nr_ioapics)
  948. enable_IO_APIC();
  949. bsp_end_local_APIC_setup();
  950. if (apic->setup_portio_remap)
  951. apic->setup_portio_remap();
  952. smpboot_setup_io_apic();
  953. /*
  954. * Set up local APIC timer on boot CPU.
  955. */
  956. pr_info("CPU%d: ", 0);
  957. print_cpu_info(&cpu_data(0));
  958. x86_init.timers.setup_percpu_clockev();
  959. if (is_uv_system())
  960. uv_system_init();
  961. set_mtrr_aps_delayed_init();
  962. out:
  963. preempt_enable();
  964. }
  965. void arch_enable_nonboot_cpus_begin(void)
  966. {
  967. set_mtrr_aps_delayed_init();
  968. }
  969. void arch_enable_nonboot_cpus_end(void)
  970. {
  971. mtrr_aps_init();
  972. }
  973. /*
  974. * Early setup to make printk work.
  975. */
  976. void __init native_smp_prepare_boot_cpu(void)
  977. {
  978. int me = smp_processor_id();
  979. switch_to_new_gdt(me);
  980. /* already set me in cpu_online_mask in boot_cpu_init() */
  981. cpumask_set_cpu(me, cpu_callout_mask);
  982. per_cpu(cpu_state, me) = CPU_ONLINE;
  983. }
  984. void __init native_smp_cpus_done(unsigned int max_cpus)
  985. {
  986. pr_debug("Boot done\n");
  987. nmi_selftest();
  988. impress_friends();
  989. #ifdef CONFIG_X86_IO_APIC
  990. setup_ioapic_dest();
  991. #endif
  992. mtrr_aps_init();
  993. }
  994. static int __initdata setup_possible_cpus = -1;
  995. static int __init _setup_possible_cpus(char *str)
  996. {
  997. get_option(&str, &setup_possible_cpus);
  998. return 0;
  999. }
  1000. early_param("possible_cpus", _setup_possible_cpus);
  1001. /*
  1002. * cpu_possible_mask should be static, it cannot change as cpu's
  1003. * are onlined, or offlined. The reason is per-cpu data-structures
  1004. * are allocated by some modules at init time, and dont expect to
  1005. * do this dynamically on cpu arrival/departure.
  1006. * cpu_present_mask on the other hand can change dynamically.
  1007. * In case when cpu_hotplug is not compiled, then we resort to current
  1008. * behaviour, which is cpu_possible == cpu_present.
  1009. * - Ashok Raj
  1010. *
  1011. * Three ways to find out the number of additional hotplug CPUs:
  1012. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1013. * - The user can overwrite it with possible_cpus=NUM
  1014. * - Otherwise don't reserve additional CPUs.
  1015. * We do this because additional CPUs waste a lot of memory.
  1016. * -AK
  1017. */
  1018. __init void prefill_possible_map(void)
  1019. {
  1020. int i, possible;
  1021. /* no processor from mptable or madt */
  1022. if (!num_processors)
  1023. num_processors = 1;
  1024. i = setup_max_cpus ?: 1;
  1025. if (setup_possible_cpus == -1) {
  1026. possible = num_processors;
  1027. #ifdef CONFIG_HOTPLUG_CPU
  1028. if (setup_max_cpus)
  1029. possible += disabled_cpus;
  1030. #else
  1031. if (possible > i)
  1032. possible = i;
  1033. #endif
  1034. } else
  1035. possible = setup_possible_cpus;
  1036. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1037. /* nr_cpu_ids could be reduced via nr_cpus= */
  1038. if (possible > nr_cpu_ids) {
  1039. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  1040. possible, nr_cpu_ids);
  1041. possible = nr_cpu_ids;
  1042. }
  1043. #ifdef CONFIG_HOTPLUG_CPU
  1044. if (!setup_max_cpus)
  1045. #endif
  1046. if (possible > i) {
  1047. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  1048. possible, setup_max_cpus);
  1049. possible = i;
  1050. }
  1051. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  1052. possible, max_t(int, possible - num_processors, 0));
  1053. for (i = 0; i < possible; i++)
  1054. set_cpu_possible(i, true);
  1055. for (; i < NR_CPUS; i++)
  1056. set_cpu_possible(i, false);
  1057. nr_cpu_ids = possible;
  1058. }
  1059. #ifdef CONFIG_HOTPLUG_CPU
  1060. static void remove_siblinginfo(int cpu)
  1061. {
  1062. int sibling;
  1063. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1064. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1065. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1066. /*/
  1067. * last thread sibling in this cpu core going down
  1068. */
  1069. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1070. cpu_data(sibling).booted_cores--;
  1071. }
  1072. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1073. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1074. cpumask_clear(cpu_sibling_mask(cpu));
  1075. cpumask_clear(cpu_core_mask(cpu));
  1076. c->phys_proc_id = 0;
  1077. c->cpu_core_id = 0;
  1078. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1079. }
  1080. static void __ref remove_cpu_from_maps(int cpu)
  1081. {
  1082. set_cpu_online(cpu, false);
  1083. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1084. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1085. /* was set by cpu_init() */
  1086. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1087. numa_remove_cpu(cpu);
  1088. }
  1089. void cpu_disable_common(void)
  1090. {
  1091. int cpu = smp_processor_id();
  1092. remove_siblinginfo(cpu);
  1093. /* It's now safe to remove this processor from the online map */
  1094. lock_vector_lock();
  1095. remove_cpu_from_maps(cpu);
  1096. unlock_vector_lock();
  1097. fixup_irqs();
  1098. }
  1099. int native_cpu_disable(void)
  1100. {
  1101. clear_local_APIC();
  1102. cpu_disable_common();
  1103. return 0;
  1104. }
  1105. void native_cpu_die(unsigned int cpu)
  1106. {
  1107. /* We don't do anything here: idle task is faking death itself. */
  1108. unsigned int i;
  1109. for (i = 0; i < 10; i++) {
  1110. /* They ack this in play_dead by setting CPU_DEAD */
  1111. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1112. if (system_state == SYSTEM_RUNNING)
  1113. pr_info("CPU %u is now offline\n", cpu);
  1114. return;
  1115. }
  1116. msleep(100);
  1117. }
  1118. pr_err("CPU %u didn't die...\n", cpu);
  1119. }
  1120. void play_dead_common(void)
  1121. {
  1122. idle_task_exit();
  1123. reset_lazy_tlbstate();
  1124. amd_e400_remove_cpu(raw_smp_processor_id());
  1125. mb();
  1126. /* Ack it */
  1127. __this_cpu_write(cpu_state, CPU_DEAD);
  1128. /*
  1129. * With physical CPU hotplug, we should halt the cpu
  1130. */
  1131. local_irq_disable();
  1132. }
  1133. static bool wakeup_cpu0(void)
  1134. {
  1135. if (smp_processor_id() == 0 && enable_start_cpu0)
  1136. return true;
  1137. return false;
  1138. }
  1139. /*
  1140. * We need to flush the caches before going to sleep, lest we have
  1141. * dirty data in our caches when we come back up.
  1142. */
  1143. static inline void mwait_play_dead(void)
  1144. {
  1145. unsigned int eax, ebx, ecx, edx;
  1146. unsigned int highest_cstate = 0;
  1147. unsigned int highest_subcstate = 0;
  1148. void *mwait_ptr;
  1149. int i;
  1150. if (!this_cpu_has(X86_FEATURE_MWAIT))
  1151. return;
  1152. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1153. return;
  1154. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1155. return;
  1156. eax = CPUID_MWAIT_LEAF;
  1157. ecx = 0;
  1158. native_cpuid(&eax, &ebx, &ecx, &edx);
  1159. /*
  1160. * eax will be 0 if EDX enumeration is not valid.
  1161. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1162. */
  1163. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1164. eax = 0;
  1165. } else {
  1166. edx >>= MWAIT_SUBSTATE_SIZE;
  1167. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1168. if (edx & MWAIT_SUBSTATE_MASK) {
  1169. highest_cstate = i;
  1170. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1171. }
  1172. }
  1173. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1174. (highest_subcstate - 1);
  1175. }
  1176. /*
  1177. * This should be a memory location in a cache line which is
  1178. * unlikely to be touched by other processors. The actual
  1179. * content is immaterial as it is not actually modified in any way.
  1180. */
  1181. mwait_ptr = &current_thread_info()->flags;
  1182. wbinvd();
  1183. while (1) {
  1184. /*
  1185. * The CLFLUSH is a workaround for erratum AAI65 for
  1186. * the Xeon 7400 series. It's not clear it is actually
  1187. * needed, but it should be harmless in either case.
  1188. * The WBINVD is insufficient due to the spurious-wakeup
  1189. * case where we return around the loop.
  1190. */
  1191. clflush(mwait_ptr);
  1192. __monitor(mwait_ptr, 0, 0);
  1193. mb();
  1194. __mwait(eax, 0);
  1195. /*
  1196. * If NMI wants to wake up CPU0, start CPU0.
  1197. */
  1198. if (wakeup_cpu0())
  1199. start_cpu0();
  1200. }
  1201. }
  1202. static inline void hlt_play_dead(void)
  1203. {
  1204. if (__this_cpu_read(cpu_info.x86) >= 4)
  1205. wbinvd();
  1206. while (1) {
  1207. native_halt();
  1208. /*
  1209. * If NMI wants to wake up CPU0, start CPU0.
  1210. */
  1211. if (wakeup_cpu0())
  1212. start_cpu0();
  1213. }
  1214. }
  1215. void native_play_dead(void)
  1216. {
  1217. play_dead_common();
  1218. tboot_shutdown(TB_SHUTDOWN_WFS);
  1219. mwait_play_dead(); /* Only returns on failure */
  1220. if (cpuidle_play_dead())
  1221. hlt_play_dead();
  1222. }
  1223. #else /* ... !CONFIG_HOTPLUG_CPU */
  1224. int native_cpu_disable(void)
  1225. {
  1226. return -ENOSYS;
  1227. }
  1228. void native_cpu_die(unsigned int cpu)
  1229. {
  1230. /* We said "no" in __cpu_disable */
  1231. BUG();
  1232. }
  1233. void native_play_dead(void)
  1234. {
  1235. BUG();
  1236. }
  1237. #endif