mce.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. #ifndef _ASM_X86_MCE_H
  2. #define _ASM_X86_MCE_H
  3. #include <uapi/asm/mce.h>
  4. /*
  5. * Machine Check support for x86
  6. */
  7. /* MCG_CAP register defines */
  8. #define MCG_BANKCNT_MASK 0xff /* Number of Banks */
  9. #define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
  10. #define MCG_EXT_P (1ULL<<9) /* Extended registers available */
  11. #define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
  12. #define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
  13. #define MCG_EXT_CNT_SHIFT 16
  14. #define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
  15. #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
  16. /* MCG_STATUS register defines */
  17. #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
  18. #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
  19. #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
  20. /* MCi_STATUS register defines */
  21. #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
  22. #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
  23. #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
  24. #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
  25. #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
  26. #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
  27. #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
  28. #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
  29. #define MCI_STATUS_AR (1ULL<<55) /* Action required */
  30. /*
  31. * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
  32. * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
  33. * errors to indicate that errors are being filtered by hardware.
  34. * We should mask out bit 12 when looking for specific signatures
  35. * of uncorrected errors - so the F bit is deliberately skipped
  36. * in this #define.
  37. */
  38. #define MCACOD 0xefff /* MCA Error Code */
  39. /* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
  40. #define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
  41. #define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
  42. #define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
  43. #define MCACOD_DATA 0x0134 /* Data Load */
  44. #define MCACOD_INSTR 0x0150 /* Instruction Fetch */
  45. /* MCi_MISC register defines */
  46. #define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
  47. #define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
  48. #define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
  49. #define MCI_MISC_ADDR_LINEAR 1 /* linear address */
  50. #define MCI_MISC_ADDR_PHYS 2 /* physical address */
  51. #define MCI_MISC_ADDR_MEM 3 /* memory address */
  52. #define MCI_MISC_ADDR_GENERIC 7 /* generic */
  53. /* CTL2 register defines */
  54. #define MCI_CTL2_CMCI_EN (1ULL << 30)
  55. #define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
  56. #define MCJ_CTX_MASK 3
  57. #define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
  58. #define MCJ_CTX_RANDOM 0 /* inject context: random */
  59. #define MCJ_CTX_PROCESS 0x1 /* inject context: process */
  60. #define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
  61. #define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
  62. #define MCJ_EXCEPTION 0x8 /* raise as exception */
  63. #define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
  64. #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
  65. /* Software defined banks */
  66. #define MCE_EXTENDED_BANK 128
  67. #define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
  68. #define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1)
  69. #define MCE_LOG_LEN 32
  70. #define MCE_LOG_SIGNATURE "MACHINECHECK"
  71. /*
  72. * This structure contains all data related to the MCE log. Also
  73. * carries a signature to make it easier to find from external
  74. * debugging tools. Each entry is only valid when its finished flag
  75. * is set.
  76. */
  77. struct mce_log {
  78. char signature[12]; /* "MACHINECHECK" */
  79. unsigned len; /* = MCE_LOG_LEN */
  80. unsigned next;
  81. unsigned flags;
  82. unsigned recordlen; /* length of struct mce */
  83. struct mce entry[MCE_LOG_LEN];
  84. };
  85. struct mca_config {
  86. bool dont_log_ce;
  87. bool cmci_disabled;
  88. bool ignore_ce;
  89. bool disabled;
  90. bool ser;
  91. bool bios_cmci_threshold;
  92. u8 banks;
  93. s8 bootlog;
  94. int tolerant;
  95. int monarch_timeout;
  96. int panic_timeout;
  97. u32 rip_msr;
  98. };
  99. extern struct mca_config mca_cfg;
  100. extern void mce_register_decode_chain(struct notifier_block *nb);
  101. extern void mce_unregister_decode_chain(struct notifier_block *nb);
  102. #include <linux/percpu.h>
  103. #include <linux/init.h>
  104. #include <linux/atomic.h>
  105. extern int mce_p5_enabled;
  106. #ifdef CONFIG_X86_MCE
  107. int mcheck_init(void);
  108. void mcheck_cpu_init(struct cpuinfo_x86 *c);
  109. #else
  110. static inline int mcheck_init(void) { return 0; }
  111. static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
  112. #endif
  113. #ifdef CONFIG_X86_ANCIENT_MCE
  114. void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
  115. void winchip_mcheck_init(struct cpuinfo_x86 *c);
  116. static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
  117. #else
  118. static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
  119. static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
  120. static inline void enable_p5_mce(void) {}
  121. #endif
  122. void mce_setup(struct mce *m);
  123. void mce_log(struct mce *m);
  124. DECLARE_PER_CPU(struct device *, mce_device);
  125. /*
  126. * Maximum banks number.
  127. * This is the limit of the current register layout on
  128. * Intel CPUs.
  129. */
  130. #define MAX_NR_BANKS 32
  131. #ifdef CONFIG_X86_MCE_INTEL
  132. void mce_intel_feature_init(struct cpuinfo_x86 *c);
  133. void cmci_clear(void);
  134. void cmci_reenable(void);
  135. void cmci_rediscover(void);
  136. void cmci_recheck(void);
  137. #else
  138. static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
  139. static inline void cmci_clear(void) {}
  140. static inline void cmci_reenable(void) {}
  141. static inline void cmci_rediscover(void) {}
  142. static inline void cmci_recheck(void) {}
  143. #endif
  144. #ifdef CONFIG_X86_MCE_AMD
  145. void mce_amd_feature_init(struct cpuinfo_x86 *c);
  146. #else
  147. static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
  148. #endif
  149. int mce_available(struct cpuinfo_x86 *c);
  150. DECLARE_PER_CPU(unsigned, mce_exception_count);
  151. DECLARE_PER_CPU(unsigned, mce_poll_count);
  152. extern atomic_t mce_entry;
  153. typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
  154. DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
  155. enum mcp_flags {
  156. MCP_TIMESTAMP = (1 << 0), /* log time stamp */
  157. MCP_UC = (1 << 1), /* log uncorrected errors */
  158. MCP_DONTLOG = (1 << 2), /* only clear, don't log */
  159. };
  160. void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
  161. int mce_notify_irq(void);
  162. void mce_notify_process(void);
  163. DECLARE_PER_CPU(struct mce, injectm);
  164. extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
  165. const char __user *ubuf,
  166. size_t usize, loff_t *off));
  167. /* Disable CMCI/polling for MCA bank claimed by firmware */
  168. extern void mce_disable_bank(int bank);
  169. /*
  170. * Exception handler
  171. */
  172. /* Call the installed machine check handler for this CPU setup. */
  173. extern void (*machine_check_vector)(struct pt_regs *, long error_code);
  174. void do_machine_check(struct pt_regs *, long);
  175. /*
  176. * Threshold handler
  177. */
  178. extern void (*mce_threshold_vector)(void);
  179. extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
  180. /*
  181. * Thermal handler
  182. */
  183. void intel_init_thermal(struct cpuinfo_x86 *c);
  184. void mce_log_therm_throt_event(__u64 status);
  185. /* Interrupt Handler for core thermal thresholds */
  186. extern int (*platform_thermal_notify)(__u64 msr_val);
  187. /* Interrupt Handler for package thermal thresholds */
  188. extern int (*platform_thermal_package_notify)(__u64 msr_val);
  189. /* Callback support of rate control, return true, if
  190. * callback has rate control */
  191. extern bool (*platform_thermal_package_rate_control)(void);
  192. #ifdef CONFIG_X86_THERMAL_VECTOR
  193. extern void mcheck_intel_therm_init(void);
  194. #else
  195. static inline void mcheck_intel_therm_init(void) { }
  196. #endif
  197. /*
  198. * Used by APEI to report memory error via /dev/mcelog
  199. */
  200. struct cper_sec_mem_err;
  201. extern void apei_mce_report_mem_error(int corrected,
  202. struct cper_sec_mem_err *mem_err);
  203. #endif /* _ASM_X86_MCE_H */