setup-sh7619.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * SH7619 Setup
  3. *
  4. * Copyright (C) 2006 Yoshinori Sato
  5. * Copyright (C) 2009 Paul Mundt
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/platform_device.h>
  12. #include <linux/init.h>
  13. #include <linux/serial.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/sh_eth.h>
  16. #include <linux/sh_timer.h>
  17. #include <linux/io.h>
  18. enum {
  19. UNUSED = 0,
  20. /* interrupt sources */
  21. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  22. WDT, EDMAC, CMT0, CMT1,
  23. SCIF0, SCIF1, SCIF2,
  24. HIF_HIFI, HIF_HIFBI,
  25. DMAC0, DMAC1, DMAC2, DMAC3,
  26. SIOF,
  27. };
  28. static struct intc_vect vectors[] __initdata = {
  29. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  30. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  31. INTC_IRQ(IRQ4, 80), INTC_IRQ(IRQ5, 81),
  32. INTC_IRQ(IRQ6, 82), INTC_IRQ(IRQ7, 83),
  33. INTC_IRQ(WDT, 84), INTC_IRQ(EDMAC, 85),
  34. INTC_IRQ(CMT0, 86), INTC_IRQ(CMT1, 87),
  35. INTC_IRQ(SCIF0, 88), INTC_IRQ(SCIF0, 89),
  36. INTC_IRQ(SCIF0, 90), INTC_IRQ(SCIF0, 91),
  37. INTC_IRQ(SCIF1, 92), INTC_IRQ(SCIF1, 93),
  38. INTC_IRQ(SCIF1, 94), INTC_IRQ(SCIF1, 95),
  39. INTC_IRQ(SCIF2, 96), INTC_IRQ(SCIF2, 97),
  40. INTC_IRQ(SCIF2, 98), INTC_IRQ(SCIF2, 99),
  41. INTC_IRQ(HIF_HIFI, 100), INTC_IRQ(HIF_HIFBI, 101),
  42. INTC_IRQ(DMAC0, 104), INTC_IRQ(DMAC1, 105),
  43. INTC_IRQ(DMAC2, 106), INTC_IRQ(DMAC3, 107),
  44. INTC_IRQ(SIOF, 108),
  45. };
  46. static struct intc_prio_reg prio_registers[] __initdata = {
  47. { 0xf8140006, 0, 16, 4, /* IPRA */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  48. { 0xf8140008, 0, 16, 4, /* IPRB */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  49. { 0xf8080000, 0, 16, 4, /* IPRC */ { WDT, EDMAC, CMT0, CMT1 } },
  50. { 0xf8080002, 0, 16, 4, /* IPRD */ { SCIF0, SCIF1, SCIF2 } },
  51. { 0xf8080004, 0, 16, 4, /* IPRE */ { HIF_HIFI, HIF_HIFBI } },
  52. { 0xf8080006, 0, 16, 4, /* IPRF */ { DMAC0, DMAC1, DMAC2, DMAC3 } },
  53. { 0xf8080008, 0, 16, 4, /* IPRG */ { SIOF } },
  54. };
  55. static DECLARE_INTC_DESC(intc_desc, "sh7619", vectors, NULL,
  56. NULL, prio_registers, NULL);
  57. static struct plat_sci_port scif0_platform_data = {
  58. .mapbase = 0xf8400000,
  59. .flags = UPF_BOOT_AUTOCONF,
  60. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  61. .scbrr_algo_id = SCBRR_ALGO_2,
  62. .type = PORT_SCIF,
  63. .irqs = SCIx_IRQ_MUXED(88),
  64. };
  65. static struct platform_device scif0_device = {
  66. .name = "sh-sci",
  67. .id = 0,
  68. .dev = {
  69. .platform_data = &scif0_platform_data,
  70. },
  71. };
  72. static struct plat_sci_port scif1_platform_data = {
  73. .mapbase = 0xf8410000,
  74. .flags = UPF_BOOT_AUTOCONF,
  75. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  76. .scbrr_algo_id = SCBRR_ALGO_2,
  77. .type = PORT_SCIF,
  78. .irqs = SCIx_IRQ_MUXED(92),
  79. };
  80. static struct platform_device scif1_device = {
  81. .name = "sh-sci",
  82. .id = 1,
  83. .dev = {
  84. .platform_data = &scif1_platform_data,
  85. },
  86. };
  87. static struct plat_sci_port scif2_platform_data = {
  88. .mapbase = 0xf8420000,
  89. .flags = UPF_BOOT_AUTOCONF,
  90. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  91. .scbrr_algo_id = SCBRR_ALGO_2,
  92. .type = PORT_SCIF,
  93. .irqs = SCIx_IRQ_MUXED(96),
  94. };
  95. static struct platform_device scif2_device = {
  96. .name = "sh-sci",
  97. .id = 2,
  98. .dev = {
  99. .platform_data = &scif2_platform_data,
  100. },
  101. };
  102. static struct sh_eth_plat_data eth_platform_data = {
  103. .phy = 1,
  104. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  105. .phy_interface = PHY_INTERFACE_MODE_MII,
  106. };
  107. static struct resource eth_resources[] = {
  108. [0] = {
  109. .start = 0xfb000000,
  110. .end = 0xfb0001c7,
  111. .flags = IORESOURCE_MEM,
  112. },
  113. [1] = {
  114. .start = 85,
  115. .end = 85,
  116. .flags = IORESOURCE_IRQ,
  117. },
  118. };
  119. static struct platform_device eth_device = {
  120. .name = "sh7619-ether",
  121. .id = -1,
  122. .dev = {
  123. .platform_data = &eth_platform_data,
  124. },
  125. .num_resources = ARRAY_SIZE(eth_resources),
  126. .resource = eth_resources,
  127. };
  128. static struct sh_timer_config cmt0_platform_data = {
  129. .channel_offset = 0x02,
  130. .timer_bit = 0,
  131. .clockevent_rating = 125,
  132. .clocksource_rating = 0, /* disabled due to code generation issues */
  133. };
  134. static struct resource cmt0_resources[] = {
  135. [0] = {
  136. .start = 0xf84a0072,
  137. .end = 0xf84a0077,
  138. .flags = IORESOURCE_MEM,
  139. },
  140. [1] = {
  141. .start = 86,
  142. .flags = IORESOURCE_IRQ,
  143. },
  144. };
  145. static struct platform_device cmt0_device = {
  146. .name = "sh_cmt",
  147. .id = 0,
  148. .dev = {
  149. .platform_data = &cmt0_platform_data,
  150. },
  151. .resource = cmt0_resources,
  152. .num_resources = ARRAY_SIZE(cmt0_resources),
  153. };
  154. static struct sh_timer_config cmt1_platform_data = {
  155. .channel_offset = 0x08,
  156. .timer_bit = 1,
  157. .clockevent_rating = 125,
  158. .clocksource_rating = 0, /* disabled due to code generation issues */
  159. };
  160. static struct resource cmt1_resources[] = {
  161. [0] = {
  162. .start = 0xf84a0078,
  163. .end = 0xf84a007d,
  164. .flags = IORESOURCE_MEM,
  165. },
  166. [1] = {
  167. .start = 87,
  168. .flags = IORESOURCE_IRQ,
  169. },
  170. };
  171. static struct platform_device cmt1_device = {
  172. .name = "sh_cmt",
  173. .id = 1,
  174. .dev = {
  175. .platform_data = &cmt1_platform_data,
  176. },
  177. .resource = cmt1_resources,
  178. .num_resources = ARRAY_SIZE(cmt1_resources),
  179. };
  180. static struct platform_device *sh7619_devices[] __initdata = {
  181. &scif0_device,
  182. &scif1_device,
  183. &scif2_device,
  184. &eth_device,
  185. &cmt0_device,
  186. &cmt1_device,
  187. };
  188. static int __init sh7619_devices_setup(void)
  189. {
  190. return platform_add_devices(sh7619_devices,
  191. ARRAY_SIZE(sh7619_devices));
  192. }
  193. arch_initcall(sh7619_devices_setup);
  194. void __init plat_irq_setup(void)
  195. {
  196. register_intc_controller(&intc_desc);
  197. }
  198. static struct platform_device *sh7619_early_devices[] __initdata = {
  199. &scif0_device,
  200. &scif1_device,
  201. &scif2_device,
  202. &cmt0_device,
  203. &cmt1_device,
  204. };
  205. #define STBCR3 0xf80a0000
  206. void __init plat_early_device_setup(void)
  207. {
  208. /* enable CMT clock */
  209. __raw_writeb(__raw_readb(STBCR3) & ~0x10, STBCR3);
  210. early_platform_add_devices(sh7619_early_devices,
  211. ARRAY_SIZE(sh7619_early_devices));
  212. }