slb.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * PowerPC64 SLB support.
  3. *
  4. * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
  5. * Based on earlier code written by:
  6. * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
  7. * Copyright (c) 2001 Dave Engebretsen
  8. * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <asm/pgtable.h>
  17. #include <asm/mmu.h>
  18. #include <asm/mmu_context.h>
  19. #include <asm/paca.h>
  20. #include <asm/cputable.h>
  21. #include <asm/cacheflush.h>
  22. #include <asm/smp.h>
  23. #include <linux/compiler.h>
  24. #include <asm/udbg.h>
  25. #include <asm/code-patching.h>
  26. extern void slb_allocate_realmode(unsigned long ea);
  27. extern void slb_allocate_user(unsigned long ea);
  28. static void slb_allocate(unsigned long ea)
  29. {
  30. /* Currently, we do real mode for all SLBs including user, but
  31. * that will change if we bring back dynamic VSIDs
  32. */
  33. slb_allocate_realmode(ea);
  34. }
  35. #define slb_esid_mask(ssize) \
  36. (((ssize) == MMU_SEGSIZE_256M)? ESID_MASK: ESID_MASK_1T)
  37. static inline unsigned long mk_esid_data(unsigned long ea, int ssize,
  38. unsigned long slot)
  39. {
  40. return (ea & slb_esid_mask(ssize)) | SLB_ESID_V | slot;
  41. }
  42. #define slb_vsid_shift(ssize) \
  43. ((ssize) == MMU_SEGSIZE_256M? SLB_VSID_SHIFT: SLB_VSID_SHIFT_1T)
  44. static inline unsigned long mk_vsid_data(unsigned long ea, int ssize,
  45. unsigned long flags)
  46. {
  47. return (get_kernel_vsid(ea, ssize) << slb_vsid_shift(ssize)) | flags |
  48. ((unsigned long) ssize << SLB_VSID_SSIZE_SHIFT);
  49. }
  50. static inline void slb_shadow_update(unsigned long ea, int ssize,
  51. unsigned long flags,
  52. unsigned long entry)
  53. {
  54. /*
  55. * Clear the ESID first so the entry is not valid while we are
  56. * updating it. No write barriers are needed here, provided
  57. * we only update the current CPU's SLB shadow buffer.
  58. */
  59. get_slb_shadow()->save_area[entry].esid = 0;
  60. get_slb_shadow()->save_area[entry].vsid =
  61. cpu_to_be64(mk_vsid_data(ea, ssize, flags));
  62. get_slb_shadow()->save_area[entry].esid =
  63. cpu_to_be64(mk_esid_data(ea, ssize, entry));
  64. }
  65. static inline void slb_shadow_clear(unsigned long entry)
  66. {
  67. get_slb_shadow()->save_area[entry].esid = 0;
  68. }
  69. static inline void create_shadowed_slbe(unsigned long ea, int ssize,
  70. unsigned long flags,
  71. unsigned long entry)
  72. {
  73. /*
  74. * Updating the shadow buffer before writing the SLB ensures
  75. * we don't get a stale entry here if we get preempted by PHYP
  76. * between these two statements.
  77. */
  78. slb_shadow_update(ea, ssize, flags, entry);
  79. asm volatile("slbmte %0,%1" :
  80. : "r" (mk_vsid_data(ea, ssize, flags)),
  81. "r" (mk_esid_data(ea, ssize, entry))
  82. : "memory" );
  83. }
  84. static void __slb_flush_and_rebolt(void)
  85. {
  86. /* If you change this make sure you change SLB_NUM_BOLTED
  87. * appropriately too. */
  88. unsigned long linear_llp, vmalloc_llp, lflags, vflags;
  89. unsigned long ksp_esid_data, ksp_vsid_data;
  90. linear_llp = mmu_psize_defs[mmu_linear_psize].sllp;
  91. vmalloc_llp = mmu_psize_defs[mmu_vmalloc_psize].sllp;
  92. lflags = SLB_VSID_KERNEL | linear_llp;
  93. vflags = SLB_VSID_KERNEL | vmalloc_llp;
  94. ksp_esid_data = mk_esid_data(get_paca()->kstack, mmu_kernel_ssize, 2);
  95. if ((ksp_esid_data & ~0xfffffffUL) <= PAGE_OFFSET) {
  96. ksp_esid_data &= ~SLB_ESID_V;
  97. ksp_vsid_data = 0;
  98. slb_shadow_clear(2);
  99. } else {
  100. /* Update stack entry; others don't change */
  101. slb_shadow_update(get_paca()->kstack, mmu_kernel_ssize, lflags, 2);
  102. ksp_vsid_data =
  103. be64_to_cpu(get_slb_shadow()->save_area[2].vsid);
  104. }
  105. /* We need to do this all in asm, so we're sure we don't touch
  106. * the stack between the slbia and rebolting it. */
  107. asm volatile("isync\n"
  108. "slbia\n"
  109. /* Slot 1 - first VMALLOC segment */
  110. "slbmte %0,%1\n"
  111. /* Slot 2 - kernel stack */
  112. "slbmte %2,%3\n"
  113. "isync"
  114. :: "r"(mk_vsid_data(VMALLOC_START, mmu_kernel_ssize, vflags)),
  115. "r"(mk_esid_data(VMALLOC_START, mmu_kernel_ssize, 1)),
  116. "r"(ksp_vsid_data),
  117. "r"(ksp_esid_data)
  118. : "memory");
  119. }
  120. void slb_flush_and_rebolt(void)
  121. {
  122. WARN_ON(!irqs_disabled());
  123. /*
  124. * We can't take a PMU exception in the following code, so hard
  125. * disable interrupts.
  126. */
  127. hard_irq_disable();
  128. __slb_flush_and_rebolt();
  129. get_paca()->slb_cache_ptr = 0;
  130. }
  131. void slb_vmalloc_update(void)
  132. {
  133. unsigned long vflags;
  134. vflags = SLB_VSID_KERNEL | mmu_psize_defs[mmu_vmalloc_psize].sllp;
  135. slb_shadow_update(VMALLOC_START, mmu_kernel_ssize, vflags, 1);
  136. slb_flush_and_rebolt();
  137. }
  138. /* Helper function to compare esids. There are four cases to handle.
  139. * 1. The system is not 1T segment size capable. Use the GET_ESID compare.
  140. * 2. The system is 1T capable, both addresses are < 1T, use the GET_ESID compare.
  141. * 3. The system is 1T capable, only one of the two addresses is > 1T. This is not a match.
  142. * 4. The system is 1T capable, both addresses are > 1T, use the GET_ESID_1T macro to compare.
  143. */
  144. static inline int esids_match(unsigned long addr1, unsigned long addr2)
  145. {
  146. int esid_1t_count;
  147. /* System is not 1T segment size capable. */
  148. if (!mmu_has_feature(MMU_FTR_1T_SEGMENT))
  149. return (GET_ESID(addr1) == GET_ESID(addr2));
  150. esid_1t_count = (((addr1 >> SID_SHIFT_1T) != 0) +
  151. ((addr2 >> SID_SHIFT_1T) != 0));
  152. /* both addresses are < 1T */
  153. if (esid_1t_count == 0)
  154. return (GET_ESID(addr1) == GET_ESID(addr2));
  155. /* One address < 1T, the other > 1T. Not a match */
  156. if (esid_1t_count == 1)
  157. return 0;
  158. /* Both addresses are > 1T. */
  159. return (GET_ESID_1T(addr1) == GET_ESID_1T(addr2));
  160. }
  161. /* Flush all user entries from the segment table of the current processor. */
  162. void switch_slb(struct task_struct *tsk, struct mm_struct *mm)
  163. {
  164. unsigned long offset;
  165. unsigned long slbie_data = 0;
  166. unsigned long pc = KSTK_EIP(tsk);
  167. unsigned long stack = KSTK_ESP(tsk);
  168. unsigned long exec_base;
  169. /*
  170. * We need interrupts hard-disabled here, not just soft-disabled,
  171. * so that a PMU interrupt can't occur, which might try to access
  172. * user memory (to get a stack trace) and possible cause an SLB miss
  173. * which would update the slb_cache/slb_cache_ptr fields in the PACA.
  174. */
  175. hard_irq_disable();
  176. offset = get_paca()->slb_cache_ptr;
  177. if (!mmu_has_feature(MMU_FTR_NO_SLBIE_B) &&
  178. offset <= SLB_CACHE_ENTRIES) {
  179. int i;
  180. asm volatile("isync" : : : "memory");
  181. for (i = 0; i < offset; i++) {
  182. slbie_data = (unsigned long)get_paca()->slb_cache[i]
  183. << SID_SHIFT; /* EA */
  184. slbie_data |= user_segment_size(slbie_data)
  185. << SLBIE_SSIZE_SHIFT;
  186. slbie_data |= SLBIE_C; /* C set for user addresses */
  187. asm volatile("slbie %0" : : "r" (slbie_data));
  188. }
  189. asm volatile("isync" : : : "memory");
  190. } else {
  191. __slb_flush_and_rebolt();
  192. }
  193. /* Workaround POWER5 < DD2.1 issue */
  194. if (offset == 1 || offset > SLB_CACHE_ENTRIES)
  195. asm volatile("slbie %0" : : "r" (slbie_data));
  196. get_paca()->slb_cache_ptr = 0;
  197. get_paca()->context = mm->context;
  198. /*
  199. * preload some userspace segments into the SLB.
  200. * Almost all 32 and 64bit PowerPC executables are linked at
  201. * 0x10000000 so it makes sense to preload this segment.
  202. */
  203. exec_base = 0x10000000;
  204. if (is_kernel_addr(pc) || is_kernel_addr(stack) ||
  205. is_kernel_addr(exec_base))
  206. return;
  207. slb_allocate(pc);
  208. if (!esids_match(pc, stack))
  209. slb_allocate(stack);
  210. if (!esids_match(pc, exec_base) &&
  211. !esids_match(stack, exec_base))
  212. slb_allocate(exec_base);
  213. }
  214. static inline void patch_slb_encoding(unsigned int *insn_addr,
  215. unsigned int immed)
  216. {
  217. int insn = (*insn_addr & 0xffff0000) | immed;
  218. patch_instruction(insn_addr, insn);
  219. }
  220. void slb_set_size(u16 size)
  221. {
  222. extern unsigned int *slb_compare_rr_to_size;
  223. if (mmu_slb_size == size)
  224. return;
  225. mmu_slb_size = size;
  226. patch_slb_encoding(slb_compare_rr_to_size, mmu_slb_size);
  227. }
  228. void slb_initialize(void)
  229. {
  230. unsigned long linear_llp, vmalloc_llp, io_llp;
  231. unsigned long lflags, vflags;
  232. static int slb_encoding_inited;
  233. extern unsigned int *slb_miss_kernel_load_linear;
  234. extern unsigned int *slb_miss_kernel_load_io;
  235. extern unsigned int *slb_compare_rr_to_size;
  236. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  237. extern unsigned int *slb_miss_kernel_load_vmemmap;
  238. unsigned long vmemmap_llp;
  239. #endif
  240. /* Prepare our SLB miss handler based on our page size */
  241. linear_llp = mmu_psize_defs[mmu_linear_psize].sllp;
  242. io_llp = mmu_psize_defs[mmu_io_psize].sllp;
  243. vmalloc_llp = mmu_psize_defs[mmu_vmalloc_psize].sllp;
  244. get_paca()->vmalloc_sllp = SLB_VSID_KERNEL | vmalloc_llp;
  245. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  246. vmemmap_llp = mmu_psize_defs[mmu_vmemmap_psize].sllp;
  247. #endif
  248. if (!slb_encoding_inited) {
  249. slb_encoding_inited = 1;
  250. patch_slb_encoding(slb_miss_kernel_load_linear,
  251. SLB_VSID_KERNEL | linear_llp);
  252. patch_slb_encoding(slb_miss_kernel_load_io,
  253. SLB_VSID_KERNEL | io_llp);
  254. patch_slb_encoding(slb_compare_rr_to_size,
  255. mmu_slb_size);
  256. pr_devel("SLB: linear LLP = %04lx\n", linear_llp);
  257. pr_devel("SLB: io LLP = %04lx\n", io_llp);
  258. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  259. patch_slb_encoding(slb_miss_kernel_load_vmemmap,
  260. SLB_VSID_KERNEL | vmemmap_llp);
  261. pr_devel("SLB: vmemmap LLP = %04lx\n", vmemmap_llp);
  262. #endif
  263. }
  264. get_paca()->stab_rr = SLB_NUM_BOLTED;
  265. lflags = SLB_VSID_KERNEL | linear_llp;
  266. vflags = SLB_VSID_KERNEL | vmalloc_llp;
  267. /* Invalidate the entire SLB (even slot 0) & all the ERATS */
  268. asm volatile("isync":::"memory");
  269. asm volatile("slbmte %0,%0"::"r" (0) : "memory");
  270. asm volatile("isync; slbia; isync":::"memory");
  271. create_shadowed_slbe(PAGE_OFFSET, mmu_kernel_ssize, lflags, 0);
  272. create_shadowed_slbe(VMALLOC_START, mmu_kernel_ssize, vflags, 1);
  273. /* For the boot cpu, we're running on the stack in init_thread_union,
  274. * which is in the first segment of the linear mapping, and also
  275. * get_paca()->kstack hasn't been initialized yet.
  276. * For secondary cpus, we need to bolt the kernel stack entry now.
  277. */
  278. slb_shadow_clear(2);
  279. if (raw_smp_processor_id() != boot_cpuid &&
  280. (get_paca()->kstack & slb_esid_mask(mmu_kernel_ssize)) > PAGE_OFFSET)
  281. create_shadowed_slbe(get_paca()->kstack,
  282. mmu_kernel_ssize, lflags, 2);
  283. asm volatile("isync":::"memory");
  284. }