clock.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /*
  2. * Atheros AR71XX/AR724X/AR913X common routines
  3. *
  4. * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
  5. * Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
  6. *
  7. * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <linux/clkdev.h>
  19. #include <asm/div64.h>
  20. #include <asm/mach-ath79/ath79.h>
  21. #include <asm/mach-ath79/ar71xx_regs.h>
  22. #include "common.h"
  23. #define AR71XX_BASE_FREQ 40000000
  24. #define AR724X_BASE_FREQ 5000000
  25. #define AR913X_BASE_FREQ 5000000
  26. struct clk {
  27. unsigned long rate;
  28. };
  29. static void __init ath79_add_sys_clkdev(const char *id, unsigned long rate)
  30. {
  31. struct clk *clk;
  32. int err;
  33. clk = kzalloc(sizeof(*clk), GFP_KERNEL);
  34. if (!clk)
  35. panic("failed to allocate %s clock structure", id);
  36. clk->rate = rate;
  37. err = clk_register_clkdev(clk, id, NULL);
  38. if (err)
  39. panic("unable to register %s clock device", id);
  40. }
  41. static void __init ar71xx_clocks_init(void)
  42. {
  43. unsigned long ref_rate;
  44. unsigned long cpu_rate;
  45. unsigned long ddr_rate;
  46. unsigned long ahb_rate;
  47. u32 pll;
  48. u32 freq;
  49. u32 div;
  50. ref_rate = AR71XX_BASE_FREQ;
  51. pll = ath79_pll_rr(AR71XX_PLL_REG_CPU_CONFIG);
  52. div = ((pll >> AR71XX_PLL_DIV_SHIFT) & AR71XX_PLL_DIV_MASK) + 1;
  53. freq = div * ref_rate;
  54. div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1;
  55. cpu_rate = freq / div;
  56. div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1;
  57. ddr_rate = freq / div;
  58. div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2;
  59. ahb_rate = cpu_rate / div;
  60. ath79_add_sys_clkdev("ref", ref_rate);
  61. ath79_add_sys_clkdev("cpu", cpu_rate);
  62. ath79_add_sys_clkdev("ddr", ddr_rate);
  63. ath79_add_sys_clkdev("ahb", ahb_rate);
  64. clk_add_alias("wdt", NULL, "ahb", NULL);
  65. clk_add_alias("uart", NULL, "ahb", NULL);
  66. }
  67. static void __init ar724x_clocks_init(void)
  68. {
  69. unsigned long ref_rate;
  70. unsigned long cpu_rate;
  71. unsigned long ddr_rate;
  72. unsigned long ahb_rate;
  73. u32 pll;
  74. u32 freq;
  75. u32 div;
  76. ref_rate = AR724X_BASE_FREQ;
  77. pll = ath79_pll_rr(AR724X_PLL_REG_CPU_CONFIG);
  78. div = ((pll >> AR724X_PLL_DIV_SHIFT) & AR724X_PLL_DIV_MASK);
  79. freq = div * ref_rate;
  80. div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK);
  81. freq *= div;
  82. cpu_rate = freq;
  83. div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1;
  84. ddr_rate = freq / div;
  85. div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2;
  86. ahb_rate = cpu_rate / div;
  87. ath79_add_sys_clkdev("ref", ref_rate);
  88. ath79_add_sys_clkdev("cpu", cpu_rate);
  89. ath79_add_sys_clkdev("ddr", ddr_rate);
  90. ath79_add_sys_clkdev("ahb", ahb_rate);
  91. clk_add_alias("wdt", NULL, "ahb", NULL);
  92. clk_add_alias("uart", NULL, "ahb", NULL);
  93. }
  94. static void __init ar913x_clocks_init(void)
  95. {
  96. unsigned long ref_rate;
  97. unsigned long cpu_rate;
  98. unsigned long ddr_rate;
  99. unsigned long ahb_rate;
  100. u32 pll;
  101. u32 freq;
  102. u32 div;
  103. ref_rate = AR913X_BASE_FREQ;
  104. pll = ath79_pll_rr(AR913X_PLL_REG_CPU_CONFIG);
  105. div = ((pll >> AR913X_PLL_DIV_SHIFT) & AR913X_PLL_DIV_MASK);
  106. freq = div * ref_rate;
  107. cpu_rate = freq;
  108. div = ((pll >> AR913X_DDR_DIV_SHIFT) & AR913X_DDR_DIV_MASK) + 1;
  109. ddr_rate = freq / div;
  110. div = (((pll >> AR913X_AHB_DIV_SHIFT) & AR913X_AHB_DIV_MASK) + 1) * 2;
  111. ahb_rate = cpu_rate / div;
  112. ath79_add_sys_clkdev("ref", ref_rate);
  113. ath79_add_sys_clkdev("cpu", cpu_rate);
  114. ath79_add_sys_clkdev("ddr", ddr_rate);
  115. ath79_add_sys_clkdev("ahb", ahb_rate);
  116. clk_add_alias("wdt", NULL, "ahb", NULL);
  117. clk_add_alias("uart", NULL, "ahb", NULL);
  118. }
  119. static void __init ar933x_clocks_init(void)
  120. {
  121. unsigned long ref_rate;
  122. unsigned long cpu_rate;
  123. unsigned long ddr_rate;
  124. unsigned long ahb_rate;
  125. u32 clock_ctrl;
  126. u32 cpu_config;
  127. u32 freq;
  128. u32 t;
  129. t = ath79_reset_rr(AR933X_RESET_REG_BOOTSTRAP);
  130. if (t & AR933X_BOOTSTRAP_REF_CLK_40)
  131. ref_rate = (40 * 1000 * 1000);
  132. else
  133. ref_rate = (25 * 1000 * 1000);
  134. clock_ctrl = ath79_pll_rr(AR933X_PLL_CLOCK_CTRL_REG);
  135. if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) {
  136. cpu_rate = ref_rate;
  137. ahb_rate = ref_rate;
  138. ddr_rate = ref_rate;
  139. } else {
  140. cpu_config = ath79_pll_rr(AR933X_PLL_CPU_CONFIG_REG);
  141. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  142. AR933X_PLL_CPU_CONFIG_REFDIV_MASK;
  143. freq = ref_rate / t;
  144. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) &
  145. AR933X_PLL_CPU_CONFIG_NINT_MASK;
  146. freq *= t;
  147. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  148. AR933X_PLL_CPU_CONFIG_OUTDIV_MASK;
  149. if (t == 0)
  150. t = 1;
  151. freq >>= t;
  152. t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) &
  153. AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1;
  154. cpu_rate = freq / t;
  155. t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) &
  156. AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1;
  157. ddr_rate = freq / t;
  158. t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) &
  159. AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1;
  160. ahb_rate = freq / t;
  161. }
  162. ath79_add_sys_clkdev("ref", ref_rate);
  163. ath79_add_sys_clkdev("cpu", cpu_rate);
  164. ath79_add_sys_clkdev("ddr", ddr_rate);
  165. ath79_add_sys_clkdev("ahb", ahb_rate);
  166. clk_add_alias("wdt", NULL, "ahb", NULL);
  167. clk_add_alias("uart", NULL, "ref", NULL);
  168. }
  169. static u32 __init ar934x_get_pll_freq(u32 ref, u32 ref_div, u32 nint, u32 nfrac,
  170. u32 frac, u32 out_div)
  171. {
  172. u64 t;
  173. u32 ret;
  174. t = ref;
  175. t *= nint;
  176. do_div(t, ref_div);
  177. ret = t;
  178. t = ref;
  179. t *= nfrac;
  180. do_div(t, ref_div * frac);
  181. ret += t;
  182. ret /= (1 << out_div);
  183. return ret;
  184. }
  185. static void __init ar934x_clocks_init(void)
  186. {
  187. unsigned long ref_rate;
  188. unsigned long cpu_rate;
  189. unsigned long ddr_rate;
  190. unsigned long ahb_rate;
  191. u32 pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv;
  192. u32 cpu_pll, ddr_pll;
  193. u32 bootstrap;
  194. void __iomem *dpll_base;
  195. dpll_base = ioremap(AR934X_SRIF_BASE, AR934X_SRIF_SIZE);
  196. bootstrap = ath79_reset_rr(AR934X_RESET_REG_BOOTSTRAP);
  197. if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40)
  198. ref_rate = 40 * 1000 * 1000;
  199. else
  200. ref_rate = 25 * 1000 * 1000;
  201. pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL2_REG);
  202. if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
  203. out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
  204. AR934X_SRIF_DPLL2_OUTDIV_MASK;
  205. pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL1_REG);
  206. nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
  207. AR934X_SRIF_DPLL1_NINT_MASK;
  208. nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
  209. ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
  210. AR934X_SRIF_DPLL1_REFDIV_MASK;
  211. frac = 1 << 18;
  212. } else {
  213. pll = ath79_pll_rr(AR934X_PLL_CPU_CONFIG_REG);
  214. out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  215. AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
  216. ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  217. AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
  218. nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
  219. AR934X_PLL_CPU_CONFIG_NINT_MASK;
  220. nfrac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
  221. AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
  222. frac = 1 << 6;
  223. }
  224. cpu_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
  225. nfrac, frac, out_div);
  226. pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL2_REG);
  227. if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
  228. out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
  229. AR934X_SRIF_DPLL2_OUTDIV_MASK;
  230. pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL1_REG);
  231. nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
  232. AR934X_SRIF_DPLL1_NINT_MASK;
  233. nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
  234. ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
  235. AR934X_SRIF_DPLL1_REFDIV_MASK;
  236. frac = 1 << 18;
  237. } else {
  238. pll = ath79_pll_rr(AR934X_PLL_DDR_CONFIG_REG);
  239. out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
  240. AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
  241. ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
  242. AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
  243. nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
  244. AR934X_PLL_DDR_CONFIG_NINT_MASK;
  245. nfrac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
  246. AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
  247. frac = 1 << 10;
  248. }
  249. ddr_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
  250. nfrac, frac, out_div);
  251. clk_ctrl = ath79_pll_rr(AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
  252. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) &
  253. AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK;
  254. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS)
  255. cpu_rate = ref_rate;
  256. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL)
  257. cpu_rate = cpu_pll / (postdiv + 1);
  258. else
  259. cpu_rate = ddr_pll / (postdiv + 1);
  260. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) &
  261. AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK;
  262. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS)
  263. ddr_rate = ref_rate;
  264. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL)
  265. ddr_rate = ddr_pll / (postdiv + 1);
  266. else
  267. ddr_rate = cpu_pll / (postdiv + 1);
  268. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) &
  269. AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK;
  270. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS)
  271. ahb_rate = ref_rate;
  272. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL)
  273. ahb_rate = ddr_pll / (postdiv + 1);
  274. else
  275. ahb_rate = cpu_pll / (postdiv + 1);
  276. ath79_add_sys_clkdev("ref", ref_rate);
  277. ath79_add_sys_clkdev("cpu", cpu_rate);
  278. ath79_add_sys_clkdev("ddr", ddr_rate);
  279. ath79_add_sys_clkdev("ahb", ahb_rate);
  280. clk_add_alias("wdt", NULL, "ref", NULL);
  281. clk_add_alias("uart", NULL, "ref", NULL);
  282. iounmap(dpll_base);
  283. }
  284. static void __init qca955x_clocks_init(void)
  285. {
  286. unsigned long ref_rate;
  287. unsigned long cpu_rate;
  288. unsigned long ddr_rate;
  289. unsigned long ahb_rate;
  290. u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
  291. u32 cpu_pll, ddr_pll;
  292. u32 bootstrap;
  293. bootstrap = ath79_reset_rr(QCA955X_RESET_REG_BOOTSTRAP);
  294. if (bootstrap & QCA955X_BOOTSTRAP_REF_CLK_40)
  295. ref_rate = 40 * 1000 * 1000;
  296. else
  297. ref_rate = 25 * 1000 * 1000;
  298. pll = ath79_pll_rr(QCA955X_PLL_CPU_CONFIG_REG);
  299. out_div = (pll >> QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  300. QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK;
  301. ref_div = (pll >> QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  302. QCA955X_PLL_CPU_CONFIG_REFDIV_MASK;
  303. nint = (pll >> QCA955X_PLL_CPU_CONFIG_NINT_SHIFT) &
  304. QCA955X_PLL_CPU_CONFIG_NINT_MASK;
  305. frac = (pll >> QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
  306. QCA955X_PLL_CPU_CONFIG_NFRAC_MASK;
  307. cpu_pll = nint * ref_rate / ref_div;
  308. cpu_pll += frac * ref_rate / (ref_div * (1 << 6));
  309. cpu_pll /= (1 << out_div);
  310. pll = ath79_pll_rr(QCA955X_PLL_DDR_CONFIG_REG);
  311. out_div = (pll >> QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
  312. QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK;
  313. ref_div = (pll >> QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
  314. QCA955X_PLL_DDR_CONFIG_REFDIV_MASK;
  315. nint = (pll >> QCA955X_PLL_DDR_CONFIG_NINT_SHIFT) &
  316. QCA955X_PLL_DDR_CONFIG_NINT_MASK;
  317. frac = (pll >> QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
  318. QCA955X_PLL_DDR_CONFIG_NFRAC_MASK;
  319. ddr_pll = nint * ref_rate / ref_div;
  320. ddr_pll += frac * ref_rate / (ref_div * (1 << 10));
  321. ddr_pll /= (1 << out_div);
  322. clk_ctrl = ath79_pll_rr(QCA955X_PLL_CLK_CTRL_REG);
  323. postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
  324. QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
  325. if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
  326. cpu_rate = ref_rate;
  327. else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
  328. cpu_rate = ddr_pll / (postdiv + 1);
  329. else
  330. cpu_rate = cpu_pll / (postdiv + 1);
  331. postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
  332. QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
  333. if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
  334. ddr_rate = ref_rate;
  335. else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
  336. ddr_rate = cpu_pll / (postdiv + 1);
  337. else
  338. ddr_rate = ddr_pll / (postdiv + 1);
  339. postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
  340. QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
  341. if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
  342. ahb_rate = ref_rate;
  343. else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
  344. ahb_rate = ddr_pll / (postdiv + 1);
  345. else
  346. ahb_rate = cpu_pll / (postdiv + 1);
  347. ath79_add_sys_clkdev("ref", ref_rate);
  348. ath79_add_sys_clkdev("cpu", cpu_rate);
  349. ath79_add_sys_clkdev("ddr", ddr_rate);
  350. ath79_add_sys_clkdev("ahb", ahb_rate);
  351. clk_add_alias("wdt", NULL, "ref", NULL);
  352. clk_add_alias("uart", NULL, "ref", NULL);
  353. }
  354. void __init ath79_clocks_init(void)
  355. {
  356. if (soc_is_ar71xx())
  357. ar71xx_clocks_init();
  358. else if (soc_is_ar724x())
  359. ar724x_clocks_init();
  360. else if (soc_is_ar913x())
  361. ar913x_clocks_init();
  362. else if (soc_is_ar933x())
  363. ar933x_clocks_init();
  364. else if (soc_is_ar934x())
  365. ar934x_clocks_init();
  366. else if (soc_is_qca955x())
  367. qca955x_clocks_init();
  368. else
  369. BUG();
  370. }
  371. unsigned long __init
  372. ath79_get_sys_clk_rate(const char *id)
  373. {
  374. struct clk *clk;
  375. unsigned long rate;
  376. clk = clk_get(NULL, id);
  377. if (IS_ERR(clk))
  378. panic("unable to get %s clock, err=%d", id, (int) PTR_ERR(clk));
  379. rate = clk_get_rate(clk);
  380. clk_put(clk);
  381. return rate;
  382. }
  383. /*
  384. * Linux clock API
  385. */
  386. int clk_enable(struct clk *clk)
  387. {
  388. return 0;
  389. }
  390. EXPORT_SYMBOL(clk_enable);
  391. void clk_disable(struct clk *clk)
  392. {
  393. }
  394. EXPORT_SYMBOL(clk_disable);
  395. unsigned long clk_get_rate(struct clk *clk)
  396. {
  397. return clk->rate;
  398. }
  399. EXPORT_SYMBOL(clk_get_rate);