proc.S 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * Based on arch/arm/mm/proc.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Copyright (C) 2012 ARM Ltd.
  6. * Author: Catalin Marinas <catalin.marinas@arm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/linkage.h>
  22. #include <asm/assembler.h>
  23. #include <asm/asm-offsets.h>
  24. #include <asm/hwcap.h>
  25. #include <asm/pgtable-hwdef.h>
  26. #include <asm/pgtable.h>
  27. #include "proc-macros.S"
  28. #ifndef CONFIG_SMP
  29. /* PTWs cacheable, inner/outer WBWA not shareable */
  30. #define TCR_FLAGS TCR_IRGN_WBWA | TCR_ORGN_WBWA
  31. #else
  32. /* PTWs cacheable, inner/outer WBWA shareable */
  33. #define TCR_FLAGS TCR_IRGN_WBWA | TCR_ORGN_WBWA | TCR_SHARED
  34. #endif
  35. #define MAIR(attr, mt) ((attr) << ((mt) * 8))
  36. /*
  37. * cpu_cache_off()
  38. *
  39. * Turn the CPU D-cache off.
  40. */
  41. ENTRY(cpu_cache_off)
  42. mrs x0, sctlr_el1
  43. bic x0, x0, #1 << 2 // clear SCTLR.C
  44. msr sctlr_el1, x0
  45. isb
  46. ret
  47. ENDPROC(cpu_cache_off)
  48. /*
  49. * cpu_reset(loc)
  50. *
  51. * Perform a soft reset of the system. Put the CPU into the same state
  52. * as it would be if it had been reset, and branch to what would be the
  53. * reset vector. It must be executed with the flat identity mapping.
  54. *
  55. * - loc - location to jump to for soft reset
  56. */
  57. .align 5
  58. ENTRY(cpu_reset)
  59. mrs x1, sctlr_el1
  60. bic x1, x1, #1
  61. msr sctlr_el1, x1 // disable the MMU
  62. isb
  63. ret x0
  64. ENDPROC(cpu_reset)
  65. /*
  66. * cpu_do_idle()
  67. *
  68. * Idle the processor (wait for interrupt).
  69. */
  70. ENTRY(cpu_do_idle)
  71. dsb sy // WFI may enter a low-power mode
  72. wfi
  73. ret
  74. ENDPROC(cpu_do_idle)
  75. /*
  76. * cpu_switch_mm(pgd_phys, tsk)
  77. *
  78. * Set the translation table base pointer to be pgd_phys.
  79. *
  80. * - pgd_phys - physical address of new TTB
  81. */
  82. ENTRY(cpu_do_switch_mm)
  83. mmid w1, x1 // get mm->context.id
  84. bfi x0, x1, #48, #16 // set the ASID
  85. msr ttbr0_el1, x0 // set TTBR0
  86. isb
  87. ret
  88. ENDPROC(cpu_do_switch_mm)
  89. .section ".text.init", #alloc, #execinstr
  90. /*
  91. * __cpu_setup
  92. *
  93. * Initialise the processor for turning the MMU on. Return in x0 the
  94. * value of the SCTLR_EL1 register.
  95. */
  96. ENTRY(__cpu_setup)
  97. /*
  98. * Preserve the link register across the function call.
  99. */
  100. mov x28, lr
  101. bl __flush_dcache_all
  102. mov lr, x28
  103. ic iallu // I+BTB cache invalidate
  104. dsb sy
  105. mov x0, #3 << 20
  106. msr cpacr_el1, x0 // Enable FP/ASIMD
  107. msr mdscr_el1, xzr // Reset mdscr_el1
  108. tlbi vmalle1is // invalidate I + D TLBs
  109. /*
  110. * Memory region attributes for LPAE:
  111. *
  112. * n = AttrIndx[2:0]
  113. * n MAIR
  114. * DEVICE_nGnRnE 000 00000000
  115. * DEVICE_nGnRE 001 00000100
  116. * DEVICE_GRE 010 00001100
  117. * NORMAL_NC 011 01000100
  118. * NORMAL 100 11111111
  119. */
  120. ldr x5, =MAIR(0x00, MT_DEVICE_nGnRnE) | \
  121. MAIR(0x04, MT_DEVICE_nGnRE) | \
  122. MAIR(0x0c, MT_DEVICE_GRE) | \
  123. MAIR(0x44, MT_NORMAL_NC) | \
  124. MAIR(0xff, MT_NORMAL)
  125. msr mair_el1, x5
  126. /*
  127. * Prepare SCTLR
  128. */
  129. adr x5, crval
  130. ldp w5, w6, [x5]
  131. mrs x0, sctlr_el1
  132. bic x0, x0, x5 // clear bits
  133. orr x0, x0, x6 // set bits
  134. /*
  135. * Set/prepare TCR and TTBR. We use 512GB (39-bit) address range for
  136. * both user and kernel.
  137. */
  138. ldr x10, =TCR_TxSZ(VA_BITS) | TCR_FLAGS | TCR_IPS_40BIT | \
  139. TCR_ASID16 | TCR_TBI0 | (1 << 31)
  140. #ifdef CONFIG_ARM64_64K_PAGES
  141. orr x10, x10, TCR_TG0_64K
  142. orr x10, x10, TCR_TG1_64K
  143. #endif
  144. msr tcr_el1, x10
  145. ret // return to head.S
  146. ENDPROC(__cpu_setup)
  147. /*
  148. * n n T
  149. * U E WT T UD US IHBS
  150. * CE0 XWHW CZ ME TEEA S
  151. * .... .IEE .... NEAI TE.I ..AD DEN0 ACAM
  152. * 0011 0... 1101 ..0. ..0. 10.. .... .... < hardware reserved
  153. * .... .100 .... 01.1 11.1 ..01 0001 1101 < software settings
  154. */
  155. .type crval, #object
  156. crval:
  157. .word 0x030802e2 // clear
  158. .word 0x0405d11d // set