proc-v7.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #ifdef CONFIG_ARM_LPAE
  21. #include "proc-v7-3level.S"
  22. #else
  23. #include "proc-v7-2level.S"
  24. #endif
  25. ENTRY(cpu_v7_proc_init)
  26. mov pc, lr
  27. ENDPROC(cpu_v7_proc_init)
  28. ENTRY(cpu_v7_proc_fin)
  29. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  30. bic r0, r0, #0x1000 @ ...i............
  31. bic r0, r0, #0x0006 @ .............ca.
  32. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  33. mov pc, lr
  34. ENDPROC(cpu_v7_proc_fin)
  35. /*
  36. * cpu_v7_reset(loc)
  37. *
  38. * Perform a soft reset of the system. Put the CPU into the
  39. * same state as it would be if it had been reset, and branch
  40. * to what would be the reset vector.
  41. *
  42. * - loc - location to jump to for soft reset
  43. *
  44. * This code must be executed using a flat identity mapping with
  45. * caches disabled.
  46. */
  47. .align 5
  48. .pushsection .idmap.text, "ax"
  49. ENTRY(cpu_v7_reset)
  50. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  51. bic r1, r1, #0x1 @ ...............m
  52. THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
  53. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  54. isb
  55. bx r0
  56. ENDPROC(cpu_v7_reset)
  57. .popsection
  58. /*
  59. * cpu_v7_do_idle()
  60. *
  61. * Idle the processor (eg, wait for interrupt).
  62. *
  63. * IRQs are already disabled.
  64. */
  65. ENTRY(cpu_v7_do_idle)
  66. dsb @ WFI may enter a low-power mode
  67. wfi
  68. mov pc, lr
  69. ENDPROC(cpu_v7_do_idle)
  70. ENTRY(cpu_v7_dcache_clean_area)
  71. ALT_SMP(W(nop)) @ MP extensions imply L1 PTW
  72. ALT_UP_B(1f)
  73. mov pc, lr
  74. 1: dcache_line_size r2, r3
  75. 2: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  76. add r0, r0, r2
  77. subs r1, r1, r2
  78. bhi 2b
  79. dsb ishst
  80. mov pc, lr
  81. ENDPROC(cpu_v7_dcache_clean_area)
  82. string cpu_v7_name, "ARMv7 Processor"
  83. .align
  84. /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
  85. .globl cpu_v7_suspend_size
  86. .equ cpu_v7_suspend_size, 4 * 8
  87. #ifdef CONFIG_ARM_CPU_SUSPEND
  88. ENTRY(cpu_v7_do_suspend)
  89. stmfd sp!, {r4 - r10, lr}
  90. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  91. mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  92. stmia r0!, {r4 - r5}
  93. #ifdef CONFIG_MMU
  94. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  95. mrc p15, 0, r7, c2, c0, 1 @ TTB 1
  96. mrc p15, 0, r11, c2, c0, 2 @ TTB control register
  97. #endif
  98. mrc p15, 0, r8, c1, c0, 0 @ Control register
  99. mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
  100. mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
  101. stmia r0, {r6 - r11}
  102. ldmfd sp!, {r4 - r10, pc}
  103. ENDPROC(cpu_v7_do_suspend)
  104. ENTRY(cpu_v7_do_resume)
  105. mov ip, #0
  106. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  107. mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
  108. ldmia r0!, {r4 - r5}
  109. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  110. mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
  111. ldmia r0, {r6 - r11}
  112. #ifdef CONFIG_MMU
  113. mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
  114. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  115. #ifndef CONFIG_ARM_LPAE
  116. ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
  117. ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
  118. #endif
  119. mcr p15, 0, r1, c2, c0, 0 @ TTB 0
  120. mcr p15, 0, r7, c2, c0, 1 @ TTB 1
  121. mcr p15, 0, r11, c2, c0, 2 @ TTB control register
  122. ldr r4, =PRRR @ PRRR
  123. ldr r5, =NMRR @ NMRR
  124. mcr p15, 0, r4, c10, c2, 0 @ write PRRR
  125. mcr p15, 0, r5, c10, c2, 1 @ write NMRR
  126. #endif /* CONFIG_MMU */
  127. mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
  128. teq r4, r9 @ Is it already set?
  129. mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
  130. mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
  131. isb
  132. dsb
  133. mov r0, r8 @ control register
  134. b cpu_resume_mmu
  135. ENDPROC(cpu_v7_do_resume)
  136. #endif
  137. #ifdef CONFIG_CPU_PJ4B
  138. globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
  139. globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
  140. globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
  141. globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
  142. globl_equ cpu_pj4b_reset, cpu_v7_reset
  143. #ifdef CONFIG_PJ4B_ERRATA_4742
  144. ENTRY(cpu_pj4b_do_idle)
  145. dsb @ WFI may enter a low-power mode
  146. wfi
  147. dsb @barrier
  148. mov pc, lr
  149. ENDPROC(cpu_pj4b_do_idle)
  150. #else
  151. globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
  152. #endif
  153. globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
  154. globl_equ cpu_pj4b_do_suspend, cpu_v7_do_suspend
  155. globl_equ cpu_pj4b_do_resume, cpu_v7_do_resume
  156. globl_equ cpu_pj4b_suspend_size, cpu_v7_suspend_size
  157. #endif
  158. /*
  159. * __v7_setup
  160. *
  161. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  162. * on. Return in r0 the new CP15 C1 control register setting.
  163. *
  164. * This should be able to cover all ARMv7 cores.
  165. *
  166. * It is assumed that:
  167. * - cache type register is implemented
  168. */
  169. __v7_ca5mp_setup:
  170. __v7_ca9mp_setup:
  171. __v7_cr7mp_setup:
  172. mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
  173. b 1f
  174. __v7_ca7mp_setup:
  175. __v7_ca15mp_setup:
  176. mov r10, #0
  177. 1:
  178. #ifdef CONFIG_SMP
  179. ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
  180. ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
  181. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  182. orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
  183. orreq r0, r0, r10 @ Enable CPU-specific SMP bits
  184. mcreq p15, 0, r0, c1, c0, 1
  185. #endif
  186. b __v7_setup
  187. __v7_pj4b_setup:
  188. #ifdef CONFIG_CPU_PJ4B
  189. /* Auxiliary Debug Modes Control 1 Register */
  190. #define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
  191. #define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
  192. #define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */
  193. #define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
  194. /* Auxiliary Debug Modes Control 2 Register */
  195. #define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
  196. #define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
  197. #define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
  198. #define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
  199. #define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
  200. #define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
  201. PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
  202. /* Auxiliary Functional Modes Control Register 0 */
  203. #define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
  204. #define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
  205. #define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
  206. /* Auxiliary Debug Modes Control 0 Register */
  207. #define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
  208. /* Auxiliary Debug Modes Control 1 Register */
  209. mrc p15, 1, r0, c15, c1, 1
  210. orr r0, r0, #PJ4B_CLEAN_LINE
  211. orr r0, r0, #PJ4B_BCK_OFF_STREX
  212. orr r0, r0, #PJ4B_INTER_PARITY
  213. bic r0, r0, #PJ4B_STATIC_BP
  214. mcr p15, 1, r0, c15, c1, 1
  215. /* Auxiliary Debug Modes Control 2 Register */
  216. mrc p15, 1, r0, c15, c1, 2
  217. bic r0, r0, #PJ4B_FAST_LDR
  218. orr r0, r0, #PJ4B_AUX_DBG_CTRL2
  219. mcr p15, 1, r0, c15, c1, 2
  220. /* Auxiliary Functional Modes Control Register 0 */
  221. mrc p15, 1, r0, c15, c2, 0
  222. #ifdef CONFIG_SMP
  223. orr r0, r0, #PJ4B_SMP_CFB
  224. #endif
  225. orr r0, r0, #PJ4B_L1_PAR_CHK
  226. orr r0, r0, #PJ4B_BROADCAST_CACHE
  227. mcr p15, 1, r0, c15, c2, 0
  228. /* Auxiliary Debug Modes Control 0 Register */
  229. mrc p15, 1, r0, c15, c1, 0
  230. orr r0, r0, #PJ4B_WFI_WFE
  231. mcr p15, 1, r0, c15, c1, 0
  232. #endif /* CONFIG_CPU_PJ4B */
  233. __v7_setup:
  234. adr r12, __v7_setup_stack @ the local stack
  235. stmia r12, {r0-r5, r7, r9, r11, lr}
  236. bl v7_flush_dcache_louis
  237. ldmia r12, {r0-r5, r7, r9, r11, lr}
  238. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  239. and r10, r0, #0xff000000 @ ARM?
  240. teq r10, #0x41000000
  241. bne 3f
  242. and r5, r0, #0x00f00000 @ variant
  243. and r6, r0, #0x0000000f @ revision
  244. orr r6, r6, r5, lsr #20-4 @ combine variant and revision
  245. ubfx r0, r0, #4, #12 @ primary part number
  246. /* Cortex-A8 Errata */
  247. ldr r10, =0x00000c08 @ Cortex-A8 primary part number
  248. teq r0, r10
  249. bne 2f
  250. #if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
  251. teq r5, #0x00100000 @ only present in r1p*
  252. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  253. orreq r10, r10, #(1 << 6) @ set IBE to 1
  254. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  255. #endif
  256. #ifdef CONFIG_ARM_ERRATA_458693
  257. teq r6, #0x20 @ only present in r2p0
  258. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  259. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  260. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  261. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  262. #endif
  263. #ifdef CONFIG_ARM_ERRATA_460075
  264. teq r6, #0x20 @ only present in r2p0
  265. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  266. tsteq r10, #1 << 22
  267. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  268. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  269. #endif
  270. b 3f
  271. /* Cortex-A9 Errata */
  272. 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
  273. teq r0, r10
  274. bne 3f
  275. #ifdef CONFIG_ARM_ERRATA_742230
  276. cmp r6, #0x22 @ only present up to r2p2
  277. mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
  278. orrle r10, r10, #1 << 4 @ set bit #4
  279. mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
  280. #endif
  281. #ifdef CONFIG_ARM_ERRATA_742231
  282. teq r6, #0x20 @ present in r2p0
  283. teqne r6, #0x21 @ present in r2p1
  284. teqne r6, #0x22 @ present in r2p2
  285. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  286. orreq r10, r10, #1 << 12 @ set bit #12
  287. orreq r10, r10, #1 << 22 @ set bit #22
  288. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  289. #endif
  290. #ifdef CONFIG_ARM_ERRATA_743622
  291. teq r5, #0x00200000 @ only present in r2p*
  292. mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
  293. orreq r10, r10, #1 << 6 @ set bit #6
  294. mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
  295. #endif
  296. #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
  297. ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
  298. ALT_UP_B(1f)
  299. mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
  300. orrlt r10, r10, #1 << 11 @ set bit #11
  301. mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
  302. 1:
  303. #endif
  304. /* Cortex-A15 Errata */
  305. 3: ldr r10, =0x00000c0f @ Cortex-A15 primary part number
  306. teq r0, r10
  307. bne 4f
  308. #ifdef CONFIG_ARM_ERRATA_773022
  309. cmp r6, #0x4 @ only present up to r0p4
  310. mrcle p15, 0, r10, c1, c0, 1 @ read aux control register
  311. orrle r10, r10, #1 << 1 @ disable loop buffer
  312. mcrle p15, 0, r10, c1, c0, 1 @ write aux control register
  313. #endif
  314. 4: mov r10, #0
  315. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  316. dsb
  317. #ifdef CONFIG_MMU
  318. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  319. v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
  320. ldr r5, =PRRR @ PRRR
  321. ldr r6, =NMRR @ NMRR
  322. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  323. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  324. #endif
  325. #ifndef CONFIG_ARM_THUMBEE
  326. mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
  327. and r0, r0, #(0xf << 12) @ ThumbEE enabled field
  328. teq r0, #(1 << 12) @ check if ThumbEE is present
  329. bne 1f
  330. mov r5, #0
  331. mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
  332. mrc p14, 6, r0, c0, c0, 0 @ load TEECR
  333. orr r0, r0, #1 @ set the 1st bit in order to
  334. mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
  335. 1:
  336. #endif
  337. adr r5, v7_crval
  338. ldmia r5, {r5, r6}
  339. #ifdef CONFIG_CPU_ENDIAN_BE8
  340. orr r6, r6, #1 << 25 @ big-endian page tables
  341. #endif
  342. #ifdef CONFIG_SWP_EMULATE
  343. orr r5, r5, #(1 << 10) @ set SW bit in "clear"
  344. bic r6, r6, #(1 << 10) @ clear it in "mmuset"
  345. #endif
  346. mrc p15, 0, r0, c1, c0, 0 @ read control register
  347. bic r0, r0, r5 @ clear bits them
  348. orr r0, r0, r6 @ set them
  349. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  350. mov pc, lr @ return to head.S:__ret
  351. ENDPROC(__v7_setup)
  352. .align 2
  353. __v7_setup_stack:
  354. .space 4 * 11 @ 11 registers
  355. __INITDATA
  356. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  357. define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  358. #ifdef CONFIG_CPU_PJ4B
  359. define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
  360. #endif
  361. .section ".rodata"
  362. string cpu_arch_name, "armv7"
  363. string cpu_elf_name, "v7"
  364. .align
  365. .section ".proc.info.init", #alloc, #execinstr
  366. /*
  367. * Standard v7 proc info content
  368. */
  369. .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
  370. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  371. PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
  372. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
  373. PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
  374. .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
  375. PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
  376. W(b) \initfunc
  377. .long cpu_arch_name
  378. .long cpu_elf_name
  379. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
  380. HWCAP_EDSP | HWCAP_TLS | \hwcaps
  381. .long cpu_v7_name
  382. .long \proc_fns
  383. .long v7wbi_tlb_fns
  384. .long v6_user_fns
  385. .long v7_cache_fns
  386. .endm
  387. #ifndef CONFIG_ARM_LPAE
  388. /*
  389. * ARM Ltd. Cortex A5 processor.
  390. */
  391. .type __v7_ca5mp_proc_info, #object
  392. __v7_ca5mp_proc_info:
  393. .long 0x410fc050
  394. .long 0xff0ffff0
  395. __v7_proc __v7_ca5mp_setup
  396. .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
  397. /*
  398. * ARM Ltd. Cortex A9 processor.
  399. */
  400. .type __v7_ca9mp_proc_info, #object
  401. __v7_ca9mp_proc_info:
  402. .long 0x410fc090
  403. .long 0xff0ffff0
  404. __v7_proc __v7_ca9mp_setup
  405. .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
  406. #endif /* CONFIG_ARM_LPAE */
  407. /*
  408. * Marvell PJ4B processor.
  409. */
  410. #ifdef CONFIG_CPU_PJ4B
  411. .type __v7_pj4b_proc_info, #object
  412. __v7_pj4b_proc_info:
  413. .long 0x560f5800
  414. .long 0xff0fff00
  415. __v7_proc __v7_pj4b_setup, proc_fns = pj4b_processor_functions
  416. .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
  417. #endif
  418. /*
  419. * ARM Ltd. Cortex R7 processor.
  420. */
  421. .type __v7_cr7mp_proc_info, #object
  422. __v7_cr7mp_proc_info:
  423. .long 0x410fc170
  424. .long 0xff0ffff0
  425. __v7_proc __v7_cr7mp_setup
  426. .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
  427. /*
  428. * ARM Ltd. Cortex A7 processor.
  429. */
  430. .type __v7_ca7mp_proc_info, #object
  431. __v7_ca7mp_proc_info:
  432. .long 0x410fc070
  433. .long 0xff0ffff0
  434. __v7_proc __v7_ca7mp_setup
  435. .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
  436. /*
  437. * ARM Ltd. Cortex A15 processor.
  438. */
  439. .type __v7_ca15mp_proc_info, #object
  440. __v7_ca15mp_proc_info:
  441. .long 0x410fc0f0
  442. .long 0xff0ffff0
  443. __v7_proc __v7_ca15mp_setup
  444. .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
  445. /*
  446. * Qualcomm Inc. Krait processors.
  447. */
  448. .type __krait_proc_info, #object
  449. __krait_proc_info:
  450. .long 0x510f0400 @ Required ID value
  451. .long 0xff0ffc00 @ Mask for ID
  452. /*
  453. * Some Krait processors don't indicate support for SDIV and UDIV
  454. * instructions in the ARM instruction set, even though they actually
  455. * do support them.
  456. */
  457. __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
  458. .size __krait_proc_info, . - __krait_proc_info
  459. /*
  460. * Match any ARMv7 processor core.
  461. */
  462. .type __v7_proc_info, #object
  463. __v7_proc_info:
  464. .long 0x000f0000 @ Required ID value
  465. .long 0x000f0000 @ Mask for ID
  466. __v7_proc __v7_setup
  467. .size __v7_proc_info, . - __v7_proc_info