slcr.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * Xilinx SLCR driver
  3. *
  4. * Copyright (c) 2011-2013 Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * You should have received a copy of the GNU General Public
  12. * License along with this program; if not, write to the Free
  13. * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
  14. * 02139, USA.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/of_address.h>
  18. #include <linux/clk/zynq.h>
  19. #include "common.h"
  20. /* register offsets */
  21. #define SLCR_UNLOCK_OFFSET 0x8 /* SCLR unlock register */
  22. #define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
  23. #define SLCR_A9_CPU_RST_CTRL_OFFSET 0x244 /* CPU Software Reset Control */
  24. #define SLCR_REBOOT_STATUS_OFFSET 0x258 /* PS Reboot Status */
  25. #define SLCR_UNLOCK_MAGIC 0xDF0D
  26. #define SLCR_A9_CPU_CLKSTOP 0x10
  27. #define SLCR_A9_CPU_RST 0x1
  28. void __iomem *zynq_slcr_base;
  29. /**
  30. * zynq_slcr_system_reset - Reset the entire system.
  31. */
  32. void zynq_slcr_system_reset(void)
  33. {
  34. u32 reboot;
  35. /*
  36. * Unlock the SLCR then reset the system.
  37. * Note that this seems to require raw i/o
  38. * functions or there's a lockup?
  39. */
  40. writel(SLCR_UNLOCK_MAGIC, zynq_slcr_base + SLCR_UNLOCK_OFFSET);
  41. /*
  42. * Clear 0x0F000000 bits of reboot status register to workaround
  43. * the FSBL not loading the bitstream after soft-reboot
  44. * This is a temporary solution until we know more.
  45. */
  46. reboot = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  47. writel(reboot & 0xF0FFFFFF, zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  48. writel(1, zynq_slcr_base + SLCR_PS_RST_CTRL_OFFSET);
  49. }
  50. /**
  51. * zynq_slcr_cpu_start - Start cpu
  52. * @cpu: cpu number
  53. */
  54. void zynq_slcr_cpu_start(int cpu)
  55. {
  56. u32 reg = readl(zynq_slcr_base + SLCR_A9_CPU_RST_CTRL_OFFSET);
  57. reg &= ~(SLCR_A9_CPU_RST << cpu);
  58. writel(reg, zynq_slcr_base + SLCR_A9_CPU_RST_CTRL_OFFSET);
  59. reg &= ~(SLCR_A9_CPU_CLKSTOP << cpu);
  60. writel(reg, zynq_slcr_base + SLCR_A9_CPU_RST_CTRL_OFFSET);
  61. }
  62. /**
  63. * zynq_slcr_cpu_stop - Stop cpu
  64. * @cpu: cpu number
  65. */
  66. void zynq_slcr_cpu_stop(int cpu)
  67. {
  68. u32 reg = readl(zynq_slcr_base + SLCR_A9_CPU_RST_CTRL_OFFSET);
  69. reg |= (SLCR_A9_CPU_CLKSTOP | SLCR_A9_CPU_RST) << cpu;
  70. writel(reg, zynq_slcr_base + SLCR_A9_CPU_RST_CTRL_OFFSET);
  71. }
  72. /**
  73. * zynq_slcr_init
  74. * Returns 0 on success, negative errno otherwise.
  75. *
  76. * Called early during boot from platform code to remap SLCR area.
  77. */
  78. int __init zynq_slcr_init(void)
  79. {
  80. struct device_node *np;
  81. np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
  82. if (!np) {
  83. pr_err("%s: no slcr node found\n", __func__);
  84. BUG();
  85. }
  86. zynq_slcr_base = of_iomap(np, 0);
  87. if (!zynq_slcr_base) {
  88. pr_err("%s: Unable to map I/O memory\n", __func__);
  89. BUG();
  90. }
  91. /* unlock the SLCR so that registers can be changed */
  92. writel(SLCR_UNLOCK_MAGIC, zynq_slcr_base + SLCR_UNLOCK_OFFSET);
  93. pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
  94. zynq_clock_init(zynq_slcr_base);
  95. of_node_put(np);
  96. return 0;
  97. }