sleep-tegra30.S 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * Copyright (c) 2012, NVIDIA Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/linkage.h>
  17. #include <asm/assembler.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/cache.h>
  20. #include "fuse.h"
  21. #include "sleep.h"
  22. #include "flowctrl.h"
  23. #define EMC_CFG 0xc
  24. #define EMC_ADR_CFG 0x10
  25. #define EMC_TIMING_CONTROL 0x28
  26. #define EMC_REFRESH 0x70
  27. #define EMC_NOP 0xdc
  28. #define EMC_SELF_REF 0xe0
  29. #define EMC_MRW 0xe8
  30. #define EMC_FBIO_CFG5 0x104
  31. #define EMC_AUTO_CAL_CONFIG 0x2a4
  32. #define EMC_AUTO_CAL_INTERVAL 0x2a8
  33. #define EMC_AUTO_CAL_STATUS 0x2ac
  34. #define EMC_REQ_CTRL 0x2b0
  35. #define EMC_CFG_DIG_DLL 0x2bc
  36. #define EMC_EMC_STATUS 0x2b4
  37. #define EMC_ZCAL_INTERVAL 0x2e0
  38. #define EMC_ZQ_CAL 0x2ec
  39. #define EMC_XM2VTTGENPADCTRL 0x310
  40. #define EMC_XM2VTTGENPADCTRL2 0x314
  41. #define PMC_CTRL 0x0
  42. #define PMC_CTRL_SIDE_EFFECT_LP0 (1 << 14) /* enter LP0 when CPU pwr gated */
  43. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  44. #define PMC_IO_DPD_REQ 0x1b8
  45. #define PMC_IO_DPD_STATUS 0x1bc
  46. #define CLK_RESET_CCLK_BURST 0x20
  47. #define CLK_RESET_CCLK_DIVIDER 0x24
  48. #define CLK_RESET_SCLK_BURST 0x28
  49. #define CLK_RESET_SCLK_DIVIDER 0x2c
  50. #define CLK_RESET_PLLC_BASE 0x80
  51. #define CLK_RESET_PLLC_MISC 0x8c
  52. #define CLK_RESET_PLLM_BASE 0x90
  53. #define CLK_RESET_PLLM_MISC 0x9c
  54. #define CLK_RESET_PLLP_BASE 0xa0
  55. #define CLK_RESET_PLLP_MISC 0xac
  56. #define CLK_RESET_PLLA_BASE 0xb0
  57. #define CLK_RESET_PLLA_MISC 0xbc
  58. #define CLK_RESET_PLLX_BASE 0xe0
  59. #define CLK_RESET_PLLX_MISC 0xe4
  60. #define CLK_RESET_PLLX_MISC3 0x518
  61. #define CLK_RESET_PLLX_MISC3_IDDQ 3
  62. #define CLK_RESET_PLLM_MISC_IDDQ 5
  63. #define CLK_RESET_PLLC_MISC_IDDQ 26
  64. #define CLK_RESET_CLK_SOURCE_MSELECT 0x3b4
  65. #define MSELECT_CLKM (0x3 << 30)
  66. #define LOCK_DELAY 50 /* safety delay after lock is detected */
  67. #define TEGRA30_POWER_HOTPLUG_SHUTDOWN (1 << 27) /* Hotplug shutdown */
  68. .macro emc_device_mask, rd, base
  69. ldr \rd, [\base, #EMC_ADR_CFG]
  70. tst \rd, #0x1
  71. moveq \rd, #(0x1 << 8) @ just 1 device
  72. movne \rd, #(0x3 << 8) @ 2 devices
  73. .endm
  74. .macro emc_timing_update, rd, base
  75. mov \rd, #1
  76. str \rd, [\base, #EMC_TIMING_CONTROL]
  77. 1001:
  78. ldr \rd, [\base, #EMC_EMC_STATUS]
  79. tst \rd, #(0x1<<23) @ wait EMC_STATUS_TIMING_UPDATE_STALLED is clear
  80. bne 1001b
  81. .endm
  82. .macro pll_enable, rd, r_car_base, pll_base, pll_misc
  83. ldr \rd, [\r_car_base, #\pll_base]
  84. tst \rd, #(1 << 30)
  85. orreq \rd, \rd, #(1 << 30)
  86. streq \rd, [\r_car_base, #\pll_base]
  87. /* Enable lock detector */
  88. .if \pll_misc
  89. ldr \rd, [\r_car_base, #\pll_misc]
  90. bic \rd, \rd, #(1 << 18)
  91. str \rd, [\r_car_base, #\pll_misc]
  92. ldr \rd, [\r_car_base, #\pll_misc]
  93. ldr \rd, [\r_car_base, #\pll_misc]
  94. orr \rd, \rd, #(1 << 18)
  95. str \rd, [\r_car_base, #\pll_misc]
  96. .endif
  97. .endm
  98. .macro pll_locked, rd, r_car_base, pll_base
  99. 1:
  100. ldr \rd, [\r_car_base, #\pll_base]
  101. tst \rd, #(1 << 27)
  102. beq 1b
  103. .endm
  104. .macro pll_iddq_exit, rd, car, iddq, iddq_bit
  105. ldr \rd, [\car, #\iddq]
  106. bic \rd, \rd, #(1<<\iddq_bit)
  107. str \rd, [\car, #\iddq]
  108. .endm
  109. .macro pll_iddq_entry, rd, car, iddq, iddq_bit
  110. ldr \rd, [\car, #\iddq]
  111. orr \rd, \rd, #(1<<\iddq_bit)
  112. str \rd, [\car, #\iddq]
  113. .endm
  114. #if defined(CONFIG_HOTPLUG_CPU) || defined(CONFIG_PM_SLEEP)
  115. /*
  116. * tegra30_hotplug_shutdown(void)
  117. *
  118. * Powergates the current CPU.
  119. * Should never return.
  120. */
  121. ENTRY(tegra30_hotplug_shutdown)
  122. /* Powergate this CPU */
  123. mov r0, #TEGRA30_POWER_HOTPLUG_SHUTDOWN
  124. bl tegra30_cpu_shutdown
  125. mov pc, lr @ should never get here
  126. ENDPROC(tegra30_hotplug_shutdown)
  127. /*
  128. * tegra30_cpu_shutdown(unsigned long flags)
  129. *
  130. * Puts the current CPU in wait-for-event mode on the flow controller
  131. * and powergates it -- flags (in R0) indicate the request type.
  132. *
  133. * r10 = SoC ID
  134. * corrupts r0-r4, r10-r12
  135. */
  136. ENTRY(tegra30_cpu_shutdown)
  137. cpu_id r3
  138. tegra_get_soc_id TEGRA_APB_MISC_VIRT, r10
  139. cmp r10, #TEGRA30
  140. bne _no_cpu0_chk @ It's not Tegra30
  141. cmp r3, #0
  142. moveq pc, lr @ Must never be called for CPU 0
  143. _no_cpu0_chk:
  144. ldr r12, =TEGRA_FLOW_CTRL_VIRT
  145. cpu_to_csr_reg r1, r3
  146. add r1, r1, r12 @ virtual CSR address for this CPU
  147. cpu_to_halt_reg r2, r3
  148. add r2, r2, r12 @ virtual HALT_EVENTS address for this CPU
  149. /*
  150. * Clear this CPU's "event" and "interrupt" flags and power gate
  151. * it when halting but not before it is in the "WFE" state.
  152. */
  153. movw r12, \
  154. FLOW_CTRL_CSR_INTR_FLAG | FLOW_CTRL_CSR_EVENT_FLAG | \
  155. FLOW_CTRL_CSR_ENABLE
  156. cmp r10, #TEGRA30
  157. moveq r4, #(1 << 4) @ wfe bitmap
  158. movne r4, #(1 << 8) @ wfi bitmap
  159. ARM( orr r12, r12, r4, lsl r3 )
  160. THUMB( lsl r4, r4, r3 )
  161. THUMB( orr r12, r12, r4 )
  162. str r12, [r1]
  163. /* Halt this CPU. */
  164. mov r3, #0x400
  165. delay_1:
  166. subs r3, r3, #1 @ delay as a part of wfe war.
  167. bge delay_1;
  168. cpsid a @ disable imprecise aborts.
  169. ldr r3, [r1] @ read CSR
  170. str r3, [r1] @ clear CSR
  171. tst r0, #TEGRA30_POWER_HOTPLUG_SHUTDOWN
  172. beq flow_ctrl_setting_for_lp2
  173. /* flow controller set up for hotplug */
  174. mov r3, #FLOW_CTRL_WAITEVENT @ For hotplug
  175. b flow_ctrl_done
  176. flow_ctrl_setting_for_lp2:
  177. /* flow controller set up for LP2 */
  178. cmp r10, #TEGRA30
  179. moveq r3, #FLOW_CTRL_WAIT_FOR_INTERRUPT @ For LP2
  180. movne r3, #FLOW_CTRL_WAITEVENT
  181. orrne r3, r3, #FLOW_CTRL_HALT_GIC_IRQ
  182. orrne r3, r3, #FLOW_CTRL_HALT_GIC_FIQ
  183. flow_ctrl_done:
  184. cmp r10, #TEGRA30
  185. str r3, [r2]
  186. ldr r0, [r2]
  187. b wfe_war
  188. __cpu_reset_again:
  189. dsb
  190. .align 5
  191. wfeeq @ CPU should be power gated here
  192. wfine
  193. wfe_war:
  194. b __cpu_reset_again
  195. /*
  196. * 38 nop's, which fills reset of wfe cache line and
  197. * 4 more cachelines with nop
  198. */
  199. .rept 38
  200. nop
  201. .endr
  202. b . @ should never get here
  203. ENDPROC(tegra30_cpu_shutdown)
  204. #endif
  205. #ifdef CONFIG_PM_SLEEP
  206. /*
  207. * tegra30_sleep_core_finish(unsigned long v2p)
  208. *
  209. * Enters suspend in LP0 or LP1 by turning off the MMU and jumping to
  210. * tegra30_tear_down_core in IRAM
  211. */
  212. ENTRY(tegra30_sleep_core_finish)
  213. /* Flush, disable the L1 data cache and exit SMP */
  214. bl tegra_disable_clean_inv_dcache
  215. /*
  216. * Preload all the address literals that are needed for the
  217. * CPU power-gating process, to avoid loading from SDRAM which
  218. * are not supported once SDRAM is put into self-refresh.
  219. * LP0 / LP1 use physical address, since the MMU needs to be
  220. * disabled before putting SDRAM into self-refresh to avoid
  221. * memory access due to page table walks.
  222. */
  223. mov32 r4, TEGRA_PMC_BASE
  224. mov32 r5, TEGRA_CLK_RESET_BASE
  225. mov32 r6, TEGRA_FLOW_CTRL_BASE
  226. mov32 r7, TEGRA_TMRUS_BASE
  227. mov32 r3, tegra_shut_off_mmu
  228. add r3, r3, r0
  229. mov32 r0, tegra30_tear_down_core
  230. mov32 r1, tegra30_iram_start
  231. sub r0, r0, r1
  232. mov32 r1, TEGRA_IRAM_CODE_AREA
  233. add r0, r0, r1
  234. mov pc, r3
  235. ENDPROC(tegra30_sleep_core_finish)
  236. /*
  237. * tegra30_sleep_cpu_secondary_finish(unsigned long v2p)
  238. *
  239. * Enters LP2 on secondary CPU by exiting coherency and powergating the CPU.
  240. */
  241. ENTRY(tegra30_sleep_cpu_secondary_finish)
  242. mov r7, lr
  243. /* Flush and disable the L1 data cache */
  244. mov r0, #TEGRA_FLUSH_CACHE_LOUIS
  245. bl tegra_disable_clean_inv_dcache
  246. /* Powergate this CPU. */
  247. mov r0, #0 @ power mode flags (!hotplug)
  248. bl tegra30_cpu_shutdown
  249. mov r0, #1 @ never return here
  250. mov pc, r7
  251. ENDPROC(tegra30_sleep_cpu_secondary_finish)
  252. /*
  253. * tegra30_tear_down_cpu
  254. *
  255. * Switches the CPU to enter sleep.
  256. */
  257. ENTRY(tegra30_tear_down_cpu)
  258. mov32 r6, TEGRA_FLOW_CTRL_BASE
  259. b tegra30_enter_sleep
  260. ENDPROC(tegra30_tear_down_cpu)
  261. /* START OF ROUTINES COPIED TO IRAM */
  262. .align L1_CACHE_SHIFT
  263. .globl tegra30_iram_start
  264. tegra30_iram_start:
  265. /*
  266. * tegra30_lp1_reset
  267. *
  268. * reset vector for LP1 restore; copied into IRAM during suspend.
  269. * Brings the system back up to a safe staring point (SDRAM out of
  270. * self-refresh, PLLC, PLLM and PLLP reenabled, CPU running on PLLX,
  271. * system clock running on the same PLL that it suspended at), and
  272. * jumps to tegra_resume to restore virtual addressing.
  273. * The physical address of tegra_resume expected to be stored in
  274. * PMC_SCRATCH41.
  275. *
  276. * NOTE: THIS *MUST* BE RELOCATED TO TEGRA_IRAM_CODE_AREA.
  277. */
  278. ENTRY(tegra30_lp1_reset)
  279. /*
  280. * The CPU and system bus are running at 32KHz and executing from
  281. * IRAM when this code is executed; immediately switch to CLKM and
  282. * enable PLLP, PLLM, PLLC, PLLA and PLLX.
  283. */
  284. mov32 r0, TEGRA_CLK_RESET_BASE
  285. mov r1, #(1 << 28)
  286. str r1, [r0, #CLK_RESET_SCLK_BURST]
  287. str r1, [r0, #CLK_RESET_CCLK_BURST]
  288. mov r1, #0
  289. str r1, [r0, #CLK_RESET_CCLK_DIVIDER]
  290. str r1, [r0, #CLK_RESET_SCLK_DIVIDER]
  291. tegra_get_soc_id TEGRA_APB_MISC_BASE, r10
  292. cmp r10, #TEGRA30
  293. beq _no_pll_iddq_exit
  294. pll_iddq_exit r1, r0, CLK_RESET_PLLM_MISC, CLK_RESET_PLLM_MISC_IDDQ
  295. pll_iddq_exit r1, r0, CLK_RESET_PLLC_MISC, CLK_RESET_PLLC_MISC_IDDQ
  296. pll_iddq_exit r1, r0, CLK_RESET_PLLX_MISC3, CLK_RESET_PLLX_MISC3_IDDQ
  297. mov32 r7, TEGRA_TMRUS_BASE
  298. ldr r1, [r7]
  299. add r1, r1, #2
  300. wait_until r1, r7, r3
  301. /* enable PLLM via PMC */
  302. mov32 r2, TEGRA_PMC_BASE
  303. ldr r1, [r2, #PMC_PLLP_WB0_OVERRIDE]
  304. orr r1, r1, #(1 << 12)
  305. str r1, [r2, #PMC_PLLP_WB0_OVERRIDE]
  306. pll_enable r1, r0, CLK_RESET_PLLM_BASE, 0
  307. pll_enable r1, r0, CLK_RESET_PLLC_BASE, 0
  308. pll_enable r1, r0, CLK_RESET_PLLX_BASE, 0
  309. b _pll_m_c_x_done
  310. _no_pll_iddq_exit:
  311. /* enable PLLM via PMC */
  312. mov32 r2, TEGRA_PMC_BASE
  313. ldr r1, [r2, #PMC_PLLP_WB0_OVERRIDE]
  314. orr r1, r1, #(1 << 12)
  315. str r1, [r2, #PMC_PLLP_WB0_OVERRIDE]
  316. pll_enable r1, r0, CLK_RESET_PLLM_BASE, CLK_RESET_PLLM_MISC
  317. pll_enable r1, r0, CLK_RESET_PLLC_BASE, CLK_RESET_PLLC_MISC
  318. pll_enable r1, r0, CLK_RESET_PLLX_BASE, CLK_RESET_PLLX_MISC
  319. _pll_m_c_x_done:
  320. pll_enable r1, r0, CLK_RESET_PLLP_BASE, CLK_RESET_PLLP_MISC
  321. pll_enable r1, r0, CLK_RESET_PLLA_BASE, CLK_RESET_PLLA_MISC
  322. pll_locked r1, r0, CLK_RESET_PLLM_BASE
  323. pll_locked r1, r0, CLK_RESET_PLLP_BASE
  324. pll_locked r1, r0, CLK_RESET_PLLA_BASE
  325. pll_locked r1, r0, CLK_RESET_PLLC_BASE
  326. pll_locked r1, r0, CLK_RESET_PLLX_BASE
  327. mov32 r7, TEGRA_TMRUS_BASE
  328. ldr r1, [r7]
  329. add r1, r1, #LOCK_DELAY
  330. wait_until r1, r7, r3
  331. adr r5, tegra30_sdram_pad_save
  332. ldr r4, [r5, #0x18] @ restore CLK_SOURCE_MSELECT
  333. str r4, [r0, #CLK_RESET_CLK_SOURCE_MSELECT]
  334. ldr r4, [r5, #0x1C] @ restore SCLK_BURST
  335. str r4, [r0, #CLK_RESET_SCLK_BURST]
  336. cmp r10, #TEGRA30
  337. movweq r4, #:lower16:((1 << 28) | (0x8)) @ burst policy is PLLX
  338. movteq r4, #:upper16:((1 << 28) | (0x8))
  339. movwne r4, #:lower16:((1 << 28) | (0xe))
  340. movtne r4, #:upper16:((1 << 28) | (0xe))
  341. str r4, [r0, #CLK_RESET_CCLK_BURST]
  342. /* Restore pad power state to normal */
  343. ldr r1, [r5, #0x14] @ PMC_IO_DPD_STATUS
  344. mvn r1, r1
  345. bic r1, r1, #(1 << 31)
  346. orr r1, r1, #(1 << 30)
  347. str r1, [r2, #PMC_IO_DPD_REQ] @ DPD_OFF
  348. cmp r10, #TEGRA30
  349. movweq r0, #:lower16:TEGRA_EMC_BASE @ r0 reserved for emc base
  350. movteq r0, #:upper16:TEGRA_EMC_BASE
  351. movwne r0, #:lower16:TEGRA_EMC0_BASE
  352. movtne r0, #:upper16:TEGRA_EMC0_BASE
  353. exit_self_refresh:
  354. ldr r1, [r5, #0xC] @ restore EMC_XM2VTTGENPADCTRL
  355. str r1, [r0, #EMC_XM2VTTGENPADCTRL]
  356. ldr r1, [r5, #0x10] @ restore EMC_XM2VTTGENPADCTRL2
  357. str r1, [r0, #EMC_XM2VTTGENPADCTRL2]
  358. ldr r1, [r5, #0x8] @ restore EMC_AUTO_CAL_INTERVAL
  359. str r1, [r0, #EMC_AUTO_CAL_INTERVAL]
  360. /* Relock DLL */
  361. ldr r1, [r0, #EMC_CFG_DIG_DLL]
  362. orr r1, r1, #(1 << 30) @ set DLL_RESET
  363. str r1, [r0, #EMC_CFG_DIG_DLL]
  364. emc_timing_update r1, r0
  365. cmp r10, #TEGRA114
  366. movweq r1, #:lower16:TEGRA_EMC1_BASE
  367. movteq r1, #:upper16:TEGRA_EMC1_BASE
  368. cmpeq r0, r1
  369. ldr r1, [r0, #EMC_AUTO_CAL_CONFIG]
  370. orr r1, r1, #(1 << 31) @ set AUTO_CAL_ACTIVE
  371. orreq r1, r1, #(1 << 27) @ set slave mode for channel 1
  372. str r1, [r0, #EMC_AUTO_CAL_CONFIG]
  373. emc_wait_auto_cal_onetime:
  374. ldr r1, [r0, #EMC_AUTO_CAL_STATUS]
  375. tst r1, #(1 << 31) @ wait until AUTO_CAL_ACTIVE is cleared
  376. bne emc_wait_auto_cal_onetime
  377. ldr r1, [r0, #EMC_CFG]
  378. bic r1, r1, #(1 << 31) @ disable DRAM_CLK_STOP_PD
  379. str r1, [r0, #EMC_CFG]
  380. mov r1, #0
  381. str r1, [r0, #EMC_SELF_REF] @ take DRAM out of self refresh
  382. mov r1, #1
  383. cmp r10, #TEGRA30
  384. streq r1, [r0, #EMC_NOP]
  385. streq r1, [r0, #EMC_NOP]
  386. streq r1, [r0, #EMC_REFRESH]
  387. emc_device_mask r1, r0
  388. exit_selfrefresh_loop:
  389. ldr r2, [r0, #EMC_EMC_STATUS]
  390. ands r2, r2, r1
  391. bne exit_selfrefresh_loop
  392. lsr r1, r1, #8 @ devSel, bit0:dev0, bit1:dev1
  393. mov32 r7, TEGRA_TMRUS_BASE
  394. ldr r2, [r0, #EMC_FBIO_CFG5]
  395. and r2, r2, #3 @ check DRAM_TYPE
  396. cmp r2, #2
  397. beq emc_lpddr2
  398. /* Issue a ZQ_CAL for dev0 - DDR3 */
  399. mov32 r2, 0x80000011 @ DEV_SELECTION=2, LENGTH=LONG, CMD=1
  400. str r2, [r0, #EMC_ZQ_CAL]
  401. ldr r2, [r7]
  402. add r2, r2, #10
  403. wait_until r2, r7, r3
  404. tst r1, #2
  405. beq zcal_done
  406. /* Issue a ZQ_CAL for dev1 - DDR3 */
  407. mov32 r2, 0x40000011 @ DEV_SELECTION=1, LENGTH=LONG, CMD=1
  408. str r2, [r0, #EMC_ZQ_CAL]
  409. ldr r2, [r7]
  410. add r2, r2, #10
  411. wait_until r2, r7, r3
  412. b zcal_done
  413. emc_lpddr2:
  414. /* Issue a ZQ_CAL for dev0 - LPDDR2 */
  415. mov32 r2, 0x800A00AB @ DEV_SELECTION=2, MA=10, OP=0xAB
  416. str r2, [r0, #EMC_MRW]
  417. ldr r2, [r7]
  418. add r2, r2, #1
  419. wait_until r2, r7, r3
  420. tst r1, #2
  421. beq zcal_done
  422. /* Issue a ZQ_CAL for dev0 - LPDDR2 */
  423. mov32 r2, 0x400A00AB @ DEV_SELECTION=1, MA=10, OP=0xAB
  424. str r2, [r0, #EMC_MRW]
  425. ldr r2, [r7]
  426. add r2, r2, #1
  427. wait_until r2, r7, r3
  428. zcal_done:
  429. mov r1, #0 @ unstall all transactions
  430. str r1, [r0, #EMC_REQ_CTRL]
  431. ldr r1, [r5, #0x4] @ restore EMC_ZCAL_INTERVAL
  432. str r1, [r0, #EMC_ZCAL_INTERVAL]
  433. ldr r1, [r5, #0x0] @ restore EMC_CFG
  434. str r1, [r0, #EMC_CFG]
  435. /* Tegra114 had dual EMC channel, now config the other one */
  436. cmp r10, #TEGRA114
  437. bne __no_dual_emc_chanl
  438. mov32 r1, TEGRA_EMC1_BASE
  439. cmp r0, r1
  440. movne r0, r1
  441. addne r5, r5, #0x20
  442. bne exit_self_refresh
  443. __no_dual_emc_chanl:
  444. mov32 r0, TEGRA_PMC_BASE
  445. ldr r0, [r0, #PMC_SCRATCH41]
  446. mov pc, r0 @ jump to tegra_resume
  447. ENDPROC(tegra30_lp1_reset)
  448. .align L1_CACHE_SHIFT
  449. tegra30_sdram_pad_address:
  450. .word TEGRA_EMC_BASE + EMC_CFG @0x0
  451. .word TEGRA_EMC_BASE + EMC_ZCAL_INTERVAL @0x4
  452. .word TEGRA_EMC_BASE + EMC_AUTO_CAL_INTERVAL @0x8
  453. .word TEGRA_EMC_BASE + EMC_XM2VTTGENPADCTRL @0xc
  454. .word TEGRA_EMC_BASE + EMC_XM2VTTGENPADCTRL2 @0x10
  455. .word TEGRA_PMC_BASE + PMC_IO_DPD_STATUS @0x14
  456. .word TEGRA_CLK_RESET_BASE + CLK_RESET_CLK_SOURCE_MSELECT @0x18
  457. .word TEGRA_CLK_RESET_BASE + CLK_RESET_SCLK_BURST @0x1c
  458. tegra114_sdram_pad_address:
  459. .word TEGRA_EMC0_BASE + EMC_CFG @0x0
  460. .word TEGRA_EMC0_BASE + EMC_ZCAL_INTERVAL @0x4
  461. .word TEGRA_EMC0_BASE + EMC_AUTO_CAL_INTERVAL @0x8
  462. .word TEGRA_EMC0_BASE + EMC_XM2VTTGENPADCTRL @0xc
  463. .word TEGRA_EMC0_BASE + EMC_XM2VTTGENPADCTRL2 @0x10
  464. .word TEGRA_PMC_BASE + PMC_IO_DPD_STATUS @0x14
  465. .word TEGRA_CLK_RESET_BASE + CLK_RESET_CLK_SOURCE_MSELECT @0x18
  466. .word TEGRA_CLK_RESET_BASE + CLK_RESET_SCLK_BURST @0x1c
  467. .word TEGRA_EMC1_BASE + EMC_CFG @0x20
  468. .word TEGRA_EMC1_BASE + EMC_ZCAL_INTERVAL @0x24
  469. .word TEGRA_EMC1_BASE + EMC_AUTO_CAL_INTERVAL @0x28
  470. .word TEGRA_EMC1_BASE + EMC_XM2VTTGENPADCTRL @0x2c
  471. .word TEGRA_EMC1_BASE + EMC_XM2VTTGENPADCTRL2 @0x30
  472. tegra30_sdram_pad_size:
  473. .word tegra114_sdram_pad_address - tegra30_sdram_pad_address
  474. tegra114_sdram_pad_size:
  475. .word tegra30_sdram_pad_size - tegra114_sdram_pad_address
  476. .type tegra30_sdram_pad_save, %object
  477. tegra30_sdram_pad_save:
  478. .rept (tegra30_sdram_pad_size - tegra114_sdram_pad_address) / 4
  479. .long 0
  480. .endr
  481. /*
  482. * tegra30_tear_down_core
  483. *
  484. * copied into and executed from IRAM
  485. * puts memory in self-refresh for LP0 and LP1
  486. */
  487. tegra30_tear_down_core:
  488. bl tegra30_sdram_self_refresh
  489. bl tegra30_switch_cpu_to_clk32k
  490. b tegra30_enter_sleep
  491. /*
  492. * tegra30_switch_cpu_to_clk32k
  493. *
  494. * In LP0 and LP1 all PLLs will be turned off. Switching the CPU and System CLK
  495. * to the 32KHz clock.
  496. * r4 = TEGRA_PMC_BASE
  497. * r5 = TEGRA_CLK_RESET_BASE
  498. * r6 = TEGRA_FLOW_CTRL_BASE
  499. * r7 = TEGRA_TMRUS_BASE
  500. * r10= SoC ID
  501. */
  502. tegra30_switch_cpu_to_clk32k:
  503. /*
  504. * start by jumping to CLKM to safely disable PLLs, then jump to
  505. * CLKS.
  506. */
  507. mov r0, #(1 << 28)
  508. str r0, [r5, #CLK_RESET_SCLK_BURST]
  509. /* 2uS delay delay between changing SCLK and CCLK */
  510. ldr r1, [r7]
  511. add r1, r1, #2
  512. wait_until r1, r7, r9
  513. str r0, [r5, #CLK_RESET_CCLK_BURST]
  514. mov r0, #0
  515. str r0, [r5, #CLK_RESET_CCLK_DIVIDER]
  516. str r0, [r5, #CLK_RESET_SCLK_DIVIDER]
  517. /* switch the clock source of mselect to be CLK_M */
  518. ldr r0, [r5, #CLK_RESET_CLK_SOURCE_MSELECT]
  519. orr r0, r0, #MSELECT_CLKM
  520. str r0, [r5, #CLK_RESET_CLK_SOURCE_MSELECT]
  521. /* 2uS delay delay between changing SCLK and disabling PLLs */
  522. ldr r1, [r7]
  523. add r1, r1, #2
  524. wait_until r1, r7, r9
  525. /* disable PLLM via PMC in LP1 */
  526. ldr r0, [r4, #PMC_PLLP_WB0_OVERRIDE]
  527. bic r0, r0, #(1 << 12)
  528. str r0, [r4, #PMC_PLLP_WB0_OVERRIDE]
  529. /* disable PLLP, PLLA, PLLC and PLLX */
  530. ldr r0, [r5, #CLK_RESET_PLLP_BASE]
  531. bic r0, r0, #(1 << 30)
  532. str r0, [r5, #CLK_RESET_PLLP_BASE]
  533. ldr r0, [r5, #CLK_RESET_PLLA_BASE]
  534. bic r0, r0, #(1 << 30)
  535. str r0, [r5, #CLK_RESET_PLLA_BASE]
  536. ldr r0, [r5, #CLK_RESET_PLLC_BASE]
  537. bic r0, r0, #(1 << 30)
  538. str r0, [r5, #CLK_RESET_PLLC_BASE]
  539. ldr r0, [r5, #CLK_RESET_PLLX_BASE]
  540. bic r0, r0, #(1 << 30)
  541. str r0, [r5, #CLK_RESET_PLLX_BASE]
  542. cmp r10, #TEGRA30
  543. beq _no_pll_in_iddq
  544. pll_iddq_entry r1, r5, CLK_RESET_PLLX_MISC3, CLK_RESET_PLLX_MISC3_IDDQ
  545. _no_pll_in_iddq:
  546. /* switch to CLKS */
  547. mov r0, #0 /* brust policy = 32KHz */
  548. str r0, [r5, #CLK_RESET_SCLK_BURST]
  549. mov pc, lr
  550. /*
  551. * tegra30_enter_sleep
  552. *
  553. * uses flow controller to enter sleep state
  554. * executes from IRAM with SDRAM in selfrefresh when target state is LP0 or LP1
  555. * executes from SDRAM with target state is LP2
  556. * r6 = TEGRA_FLOW_CTRL_BASE
  557. */
  558. tegra30_enter_sleep:
  559. cpu_id r1
  560. cpu_to_csr_reg r2, r1
  561. ldr r0, [r6, r2]
  562. orr r0, r0, #FLOW_CTRL_CSR_INTR_FLAG | FLOW_CTRL_CSR_EVENT_FLAG
  563. orr r0, r0, #FLOW_CTRL_CSR_ENABLE
  564. str r0, [r6, r2]
  565. tegra_get_soc_id TEGRA_APB_MISC_BASE, r10
  566. cmp r10, #TEGRA30
  567. mov r0, #FLOW_CTRL_WAIT_FOR_INTERRUPT
  568. orreq r0, r0, #FLOW_CTRL_HALT_CPU_IRQ | FLOW_CTRL_HALT_CPU_FIQ
  569. orrne r0, r0, #FLOW_CTRL_HALT_LIC_IRQ | FLOW_CTRL_HALT_LIC_FIQ
  570. cpu_to_halt_reg r2, r1
  571. str r0, [r6, r2]
  572. dsb
  573. ldr r0, [r6, r2] /* memory barrier */
  574. halted:
  575. isb
  576. dsb
  577. wfi /* CPU should be power gated here */
  578. /* !!!FIXME!!! Implement halt failure handler */
  579. b halted
  580. /*
  581. * tegra30_sdram_self_refresh
  582. *
  583. * called with MMU off and caches disabled
  584. * must be executed from IRAM
  585. * r4 = TEGRA_PMC_BASE
  586. * r5 = TEGRA_CLK_RESET_BASE
  587. * r6 = TEGRA_FLOW_CTRL_BASE
  588. * r7 = TEGRA_TMRUS_BASE
  589. * r10= SoC ID
  590. */
  591. tegra30_sdram_self_refresh:
  592. adr r8, tegra30_sdram_pad_save
  593. tegra_get_soc_id TEGRA_APB_MISC_BASE, r10
  594. cmp r10, #TEGRA30
  595. adreq r2, tegra30_sdram_pad_address
  596. ldreq r3, tegra30_sdram_pad_size
  597. adrne r2, tegra114_sdram_pad_address
  598. ldrne r3, tegra114_sdram_pad_size
  599. mov r9, #0
  600. padsave:
  601. ldr r0, [r2, r9] @ r0 is the addr in the pad_address
  602. ldr r1, [r0]
  603. str r1, [r8, r9] @ save the content of the addr
  604. add r9, r9, #4
  605. cmp r3, r9
  606. bne padsave
  607. padsave_done:
  608. dsb
  609. cmp r10, #TEGRA30
  610. ldreq r0, =TEGRA_EMC_BASE @ r0 reserved for emc base addr
  611. ldrne r0, =TEGRA_EMC0_BASE
  612. enter_self_refresh:
  613. cmp r10, #TEGRA30
  614. mov r1, #0
  615. str r1, [r0, #EMC_ZCAL_INTERVAL]
  616. str r1, [r0, #EMC_AUTO_CAL_INTERVAL]
  617. ldr r1, [r0, #EMC_CFG]
  618. bic r1, r1, #(1 << 28)
  619. bicne r1, r1, #(1 << 29)
  620. str r1, [r0, #EMC_CFG] @ disable DYN_SELF_REF
  621. emc_timing_update r1, r0
  622. ldr r1, [r7]
  623. add r1, r1, #5
  624. wait_until r1, r7, r2
  625. emc_wait_auto_cal:
  626. ldr r1, [r0, #EMC_AUTO_CAL_STATUS]
  627. tst r1, #(1 << 31) @ wait until AUTO_CAL_ACTIVE is cleared
  628. bne emc_wait_auto_cal
  629. mov r1, #3
  630. str r1, [r0, #EMC_REQ_CTRL] @ stall incoming DRAM requests
  631. emcidle:
  632. ldr r1, [r0, #EMC_EMC_STATUS]
  633. tst r1, #4
  634. beq emcidle
  635. mov r1, #1
  636. str r1, [r0, #EMC_SELF_REF]
  637. emc_device_mask r1, r0
  638. emcself:
  639. ldr r2, [r0, #EMC_EMC_STATUS]
  640. and r2, r2, r1
  641. cmp r2, r1
  642. bne emcself @ loop until DDR in self-refresh
  643. /* Put VTTGEN in the lowest power mode */
  644. ldr r1, [r0, #EMC_XM2VTTGENPADCTRL]
  645. mov32 r2, 0xF8F8FFFF @ clear XM2VTTGEN_DRVUP and XM2VTTGEN_DRVDN
  646. and r1, r1, r2
  647. str r1, [r0, #EMC_XM2VTTGENPADCTRL]
  648. ldr r1, [r0, #EMC_XM2VTTGENPADCTRL2]
  649. cmp r10, #TEGRA30
  650. orreq r1, r1, #7 @ set E_NO_VTTGEN
  651. orrne r1, r1, #0x3f
  652. str r1, [r0, #EMC_XM2VTTGENPADCTRL2]
  653. emc_timing_update r1, r0
  654. /* Tegra114 had dual EMC channel, now config the other one */
  655. cmp r10, #TEGRA114
  656. bne no_dual_emc_chanl
  657. mov32 r1, TEGRA_EMC1_BASE
  658. cmp r0, r1
  659. movne r0, r1
  660. bne enter_self_refresh
  661. no_dual_emc_chanl:
  662. ldr r1, [r4, #PMC_CTRL]
  663. tst r1, #PMC_CTRL_SIDE_EFFECT_LP0
  664. bne pmc_io_dpd_skip
  665. /*
  666. * Put DDR_DATA, DISC_ADDR_CMD, DDR_ADDR_CMD, POP_ADDR_CMD, POP_CLK
  667. * and COMP in the lowest power mode when LP1.
  668. */
  669. mov32 r1, 0x8EC00000
  670. str r1, [r4, #PMC_IO_DPD_REQ]
  671. pmc_io_dpd_skip:
  672. dsb
  673. mov pc, lr
  674. .ltorg
  675. /* dummy symbol for end of IRAM */
  676. .align L1_CACHE_SHIFT
  677. .global tegra30_iram_end
  678. tegra30_iram_end:
  679. b .
  680. #endif