clock-r8a7790.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * r8a7790 clock framework support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/init.h>
  21. #include <linux/io.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sh_clk.h>
  24. #include <linux/clkdev.h>
  25. #include <mach/clock.h>
  26. #include <mach/common.h>
  27. #include <mach/r8a7790.h>
  28. /*
  29. * MD EXTAL PLL0 PLL1 PLL3
  30. * 14 13 19 (MHz) *1 *1
  31. *---------------------------------------------------
  32. * 0 0 0 15 x 1 x172/2 x208/2 x106
  33. * 0 0 1 15 x 1 x172/2 x208/2 x88
  34. * 0 1 0 20 x 1 x130/2 x156/2 x80
  35. * 0 1 1 20 x 1 x130/2 x156/2 x66
  36. * 1 0 0 26 / 2 x200/2 x240/2 x122
  37. * 1 0 1 26 / 2 x200/2 x240/2 x102
  38. * 1 1 0 30 / 2 x172/2 x208/2 x106
  39. * 1 1 1 30 / 2 x172/2 x208/2 x88
  40. *
  41. * *1 : Table 7.6 indicates VCO ouput (PLLx = VCO/2)
  42. * see "p1 / 2" on R8A7790_CLOCK_ROOT() below
  43. */
  44. #define CPG_BASE 0xe6150000
  45. #define CPG_LEN 0x1000
  46. #define SMSTPCR1 0xe6150134
  47. #define SMSTPCR2 0xe6150138
  48. #define SMSTPCR3 0xe615013c
  49. #define SMSTPCR5 0xe6150144
  50. #define SMSTPCR7 0xe615014c
  51. #define SMSTPCR8 0xe6150990
  52. #define SDCKCR 0xE6150074
  53. #define SD2CKCR 0xE6150078
  54. #define SD3CKCR 0xE615007C
  55. #define MMC0CKCR 0xE6150240
  56. #define MMC1CKCR 0xE6150244
  57. #define SSPCKCR 0xE6150248
  58. #define SSPRSCKCR 0xE615024C
  59. static struct clk_mapping cpg_mapping = {
  60. .phys = CPG_BASE,
  61. .len = CPG_LEN,
  62. };
  63. static struct clk extal_clk = {
  64. /* .rate will be updated on r8a7790_clock_init() */
  65. .mapping = &cpg_mapping,
  66. };
  67. static struct sh_clk_ops followparent_clk_ops = {
  68. .recalc = followparent_recalc,
  69. };
  70. static struct clk main_clk = {
  71. /* .parent will be set r8a73a4_clock_init */
  72. .ops = &followparent_clk_ops,
  73. };
  74. /*
  75. * clock ratio of these clock will be updated
  76. * on r8a7790_clock_init()
  77. */
  78. SH_FIXED_RATIO_CLK_SET(pll1_clk, main_clk, 1, 1);
  79. SH_FIXED_RATIO_CLK_SET(pll3_clk, main_clk, 1, 1);
  80. SH_FIXED_RATIO_CLK_SET(lb_clk, pll1_clk, 1, 1);
  81. SH_FIXED_RATIO_CLK_SET(qspi_clk, pll1_clk, 1, 1);
  82. /* fixed ratio clock */
  83. SH_FIXED_RATIO_CLK_SET(extal_div2_clk, extal_clk, 1, 2);
  84. SH_FIXED_RATIO_CLK_SET(cp_clk, extal_clk, 1, 2);
  85. SH_FIXED_RATIO_CLK_SET(pll1_div2_clk, pll1_clk, 1, 2);
  86. SH_FIXED_RATIO_CLK_SET(zg_clk, pll1_clk, 1, 3);
  87. SH_FIXED_RATIO_CLK_SET(zx_clk, pll1_clk, 1, 3);
  88. SH_FIXED_RATIO_CLK_SET(zs_clk, pll1_clk, 1, 6);
  89. SH_FIXED_RATIO_CLK_SET(hp_clk, pll1_clk, 1, 12);
  90. SH_FIXED_RATIO_CLK_SET(i_clk, pll1_clk, 1, 2);
  91. SH_FIXED_RATIO_CLK_SET(b_clk, pll1_clk, 1, 12);
  92. SH_FIXED_RATIO_CLK_SET(p_clk, pll1_clk, 1, 24);
  93. SH_FIXED_RATIO_CLK_SET(cl_clk, pll1_clk, 1, 48);
  94. SH_FIXED_RATIO_CLK_SET(m2_clk, pll1_clk, 1, 8);
  95. SH_FIXED_RATIO_CLK_SET(imp_clk, pll1_clk, 1, 4);
  96. SH_FIXED_RATIO_CLK_SET(rclk_clk, pll1_clk, 1, (48 * 1024));
  97. SH_FIXED_RATIO_CLK_SET(oscclk_clk, pll1_clk, 1, (12 * 1024));
  98. SH_FIXED_RATIO_CLK_SET(zb3_clk, pll3_clk, 1, 4);
  99. SH_FIXED_RATIO_CLK_SET(zb3d2_clk, pll3_clk, 1, 8);
  100. SH_FIXED_RATIO_CLK_SET(ddr_clk, pll3_clk, 1, 8);
  101. SH_FIXED_RATIO_CLK_SET(mp_clk, pll1_div2_clk, 1, 15);
  102. static struct clk *main_clks[] = {
  103. &extal_clk,
  104. &extal_div2_clk,
  105. &main_clk,
  106. &pll1_clk,
  107. &pll1_div2_clk,
  108. &pll3_clk,
  109. &lb_clk,
  110. &qspi_clk,
  111. &zg_clk,
  112. &zx_clk,
  113. &zs_clk,
  114. &hp_clk,
  115. &i_clk,
  116. &b_clk,
  117. &p_clk,
  118. &cl_clk,
  119. &m2_clk,
  120. &imp_clk,
  121. &rclk_clk,
  122. &oscclk_clk,
  123. &zb3_clk,
  124. &zb3d2_clk,
  125. &ddr_clk,
  126. &mp_clk,
  127. &cp_clk,
  128. };
  129. /* SDHI (DIV4) clock */
  130. static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 18, 24, 0, 36, 48, 10 };
  131. static struct clk_div_mult_table div4_div_mult_table = {
  132. .divisors = divisors,
  133. .nr_divisors = ARRAY_SIZE(divisors),
  134. };
  135. static struct clk_div4_table div4_table = {
  136. .div_mult_table = &div4_div_mult_table,
  137. };
  138. enum {
  139. DIV4_SDH, DIV4_SD0, DIV4_SD1, DIV4_NR
  140. };
  141. static struct clk div4_clks[DIV4_NR] = {
  142. [DIV4_SDH] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 8, 0x0dff, CLK_ENABLE_ON_INIT),
  143. [DIV4_SD0] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 4, 0x1de0, CLK_ENABLE_ON_INIT),
  144. [DIV4_SD1] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 0, 0x1de0, CLK_ENABLE_ON_INIT),
  145. };
  146. /* DIV6 clocks */
  147. enum {
  148. DIV6_SD2, DIV6_SD3,
  149. DIV6_MMC0, DIV6_MMC1,
  150. DIV6_SSP, DIV6_SSPRS,
  151. DIV6_NR
  152. };
  153. static struct clk div6_clks[DIV6_NR] = {
  154. [DIV6_SD2] = SH_CLK_DIV6(&pll1_div2_clk, SD2CKCR, 0),
  155. [DIV6_SD3] = SH_CLK_DIV6(&pll1_div2_clk, SD3CKCR, 0),
  156. [DIV6_MMC0] = SH_CLK_DIV6(&pll1_div2_clk, MMC0CKCR, 0),
  157. [DIV6_MMC1] = SH_CLK_DIV6(&pll1_div2_clk, MMC1CKCR, 0),
  158. [DIV6_SSP] = SH_CLK_DIV6(&pll1_div2_clk, SSPCKCR, 0),
  159. [DIV6_SSPRS] = SH_CLK_DIV6(&pll1_div2_clk, SSPRSCKCR, 0),
  160. };
  161. /* MSTP */
  162. enum {
  163. MSTP813,
  164. MSTP721, MSTP720,
  165. MSTP717, MSTP716,
  166. MSTP522,
  167. MSTP315, MSTP314, MSTP313, MSTP312, MSTP311, MSTP305, MSTP304,
  168. MSTP216, MSTP207, MSTP206, MSTP204, MSTP203, MSTP202,
  169. MSTP124,
  170. MSTP_NR
  171. };
  172. static struct clk mstp_clks[MSTP_NR] = {
  173. [MSTP813] = SH_CLK_MSTP32(&p_clk, SMSTPCR8, 13, 0), /* Ether */
  174. [MSTP721] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 21, 0), /* SCIF0 */
  175. [MSTP720] = SH_CLK_MSTP32(&p_clk, SMSTPCR7, 20, 0), /* SCIF1 */
  176. [MSTP717] = SH_CLK_MSTP32(&zs_clk, SMSTPCR7, 17, 0), /* HSCIF0 */
  177. [MSTP716] = SH_CLK_MSTP32(&zs_clk, SMSTPCR7, 16, 0), /* HSCIF1 */
  178. [MSTP522] = SH_CLK_MSTP32(&extal_clk, SMSTPCR5, 22, 0), /* Thermal */
  179. [MSTP315] = SH_CLK_MSTP32(&div6_clks[DIV6_MMC0], SMSTPCR3, 15, 0), /* MMC0 */
  180. [MSTP314] = SH_CLK_MSTP32(&div4_clks[DIV4_SD0], SMSTPCR3, 14, 0), /* SDHI0 */
  181. [MSTP313] = SH_CLK_MSTP32(&div4_clks[DIV4_SD1], SMSTPCR3, 13, 0), /* SDHI1 */
  182. [MSTP312] = SH_CLK_MSTP32(&div6_clks[DIV6_SD2], SMSTPCR3, 12, 0), /* SDHI2 */
  183. [MSTP311] = SH_CLK_MSTP32(&div6_clks[DIV6_SD3], SMSTPCR3, 11, 0), /* SDHI3 */
  184. [MSTP305] = SH_CLK_MSTP32(&div6_clks[DIV6_MMC1], SMSTPCR3, 5, 0), /* MMC1 */
  185. [MSTP304] = SH_CLK_MSTP32(&cp_clk, SMSTPCR3, 4, 0), /* TPU0 */
  186. [MSTP216] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 16, 0), /* SCIFB2 */
  187. [MSTP207] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 7, 0), /* SCIFB1 */
  188. [MSTP206] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 6, 0), /* SCIFB0 */
  189. [MSTP204] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 4, 0), /* SCIFA0 */
  190. [MSTP203] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 3, 0), /* SCIFA1 */
  191. [MSTP202] = SH_CLK_MSTP32(&mp_clk, SMSTPCR2, 2, 0), /* SCIFA2 */
  192. [MSTP124] = SH_CLK_MSTP32(&rclk_clk, SMSTPCR1, 24, 0), /* CMT0 */
  193. };
  194. static struct clk_lookup lookups[] = {
  195. /* main clocks */
  196. CLKDEV_CON_ID("extal", &extal_clk),
  197. CLKDEV_CON_ID("extal_div2", &extal_div2_clk),
  198. CLKDEV_CON_ID("main", &main_clk),
  199. CLKDEV_CON_ID("pll1", &pll1_clk),
  200. CLKDEV_CON_ID("pll1_div2", &pll1_div2_clk),
  201. CLKDEV_CON_ID("pll3", &pll3_clk),
  202. CLKDEV_CON_ID("zg", &zg_clk),
  203. CLKDEV_CON_ID("zx", &zx_clk),
  204. CLKDEV_CON_ID("zs", &zs_clk),
  205. CLKDEV_CON_ID("hp", &hp_clk),
  206. CLKDEV_CON_ID("i", &i_clk),
  207. CLKDEV_CON_ID("b", &b_clk),
  208. CLKDEV_CON_ID("lb", &lb_clk),
  209. CLKDEV_CON_ID("p", &p_clk),
  210. CLKDEV_CON_ID("cl", &cl_clk),
  211. CLKDEV_CON_ID("m2", &m2_clk),
  212. CLKDEV_CON_ID("imp", &imp_clk),
  213. CLKDEV_CON_ID("rclk", &rclk_clk),
  214. CLKDEV_CON_ID("oscclk", &oscclk_clk),
  215. CLKDEV_CON_ID("zb3", &zb3_clk),
  216. CLKDEV_CON_ID("zb3d2", &zb3d2_clk),
  217. CLKDEV_CON_ID("ddr", &ddr_clk),
  218. CLKDEV_CON_ID("mp", &mp_clk),
  219. CLKDEV_CON_ID("qspi", &qspi_clk),
  220. CLKDEV_CON_ID("cp", &cp_clk),
  221. /* DIV4 */
  222. CLKDEV_CON_ID("sdh", &div4_clks[DIV4_SDH]),
  223. /* DIV6 */
  224. CLKDEV_CON_ID("ssp", &div6_clks[DIV6_SSP]),
  225. CLKDEV_CON_ID("ssprs", &div6_clks[DIV6_SSPRS]),
  226. /* MSTP */
  227. CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP204]),
  228. CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP203]),
  229. CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP206]),
  230. CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP207]),
  231. CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP216]),
  232. CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP202]),
  233. CLKDEV_DEV_ID("sh-sci.6", &mstp_clks[MSTP721]),
  234. CLKDEV_DEV_ID("sh-sci.7", &mstp_clks[MSTP720]),
  235. CLKDEV_DEV_ID("sh-sci.8", &mstp_clks[MSTP717]),
  236. CLKDEV_DEV_ID("sh-sci.9", &mstp_clks[MSTP716]),
  237. CLKDEV_DEV_ID("r8a7790-ether", &mstp_clks[MSTP813]),
  238. CLKDEV_DEV_ID("rcar_thermal", &mstp_clks[MSTP522]),
  239. CLKDEV_DEV_ID("ee200000.mmcif", &mstp_clks[MSTP315]),
  240. CLKDEV_DEV_ID("sh_mmcif.0", &mstp_clks[MSTP315]),
  241. CLKDEV_DEV_ID("ee100000.sdhi", &mstp_clks[MSTP314]),
  242. CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP314]),
  243. CLKDEV_DEV_ID("ee120000.sdhi", &mstp_clks[MSTP313]),
  244. CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP313]),
  245. CLKDEV_DEV_ID("ee140000.sdhi", &mstp_clks[MSTP312]),
  246. CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP312]),
  247. CLKDEV_DEV_ID("ee160000.sdhi", &mstp_clks[MSTP311]),
  248. CLKDEV_DEV_ID("sh_mobile_sdhi.3", &mstp_clks[MSTP311]),
  249. CLKDEV_DEV_ID("ee220000.mmcif", &mstp_clks[MSTP305]),
  250. CLKDEV_DEV_ID("sh_mmcif.1", &mstp_clks[MSTP305]),
  251. CLKDEV_DEV_ID("sh_cmt.0", &mstp_clks[MSTP124]),
  252. };
  253. #define R8A7790_CLOCK_ROOT(e, m, p0, p1, p30, p31) \
  254. extal_clk.rate = e * 1000 * 1000; \
  255. main_clk.parent = m; \
  256. SH_CLK_SET_RATIO(&pll1_clk_ratio, p1 / 2, 1); \
  257. if (mode & MD(19)) \
  258. SH_CLK_SET_RATIO(&pll3_clk_ratio, p31, 1); \
  259. else \
  260. SH_CLK_SET_RATIO(&pll3_clk_ratio, p30, 1)
  261. void __init r8a7790_clock_init(void)
  262. {
  263. u32 mode = r8a7790_read_mode_pins();
  264. int k, ret = 0;
  265. switch (mode & (MD(14) | MD(13))) {
  266. case 0:
  267. R8A7790_CLOCK_ROOT(15, &extal_clk, 172, 208, 106, 88);
  268. break;
  269. case MD(13):
  270. R8A7790_CLOCK_ROOT(20, &extal_clk, 130, 156, 80, 66);
  271. break;
  272. case MD(14):
  273. R8A7790_CLOCK_ROOT(26, &extal_div2_clk, 200, 240, 122, 102);
  274. break;
  275. case MD(13) | MD(14):
  276. R8A7790_CLOCK_ROOT(30, &extal_div2_clk, 172, 208, 106, 88);
  277. break;
  278. }
  279. if (mode & (MD(18)))
  280. SH_CLK_SET_RATIO(&lb_clk_ratio, 1, 36);
  281. else
  282. SH_CLK_SET_RATIO(&lb_clk_ratio, 1, 24);
  283. if ((mode & (MD(3) | MD(2) | MD(1))) == MD(2))
  284. SH_CLK_SET_RATIO(&qspi_clk_ratio, 1, 16);
  285. else
  286. SH_CLK_SET_RATIO(&qspi_clk_ratio, 1, 20);
  287. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  288. ret = clk_register(main_clks[k]);
  289. if (!ret)
  290. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  291. if (!ret)
  292. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  293. if (!ret)
  294. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  295. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  296. if (!ret)
  297. shmobile_clk_init();
  298. else
  299. panic("failed to setup r8a7790 clocks\n");
  300. }