common.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /* linux/arch/arm/plat-s3c24xx/cpu.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * Common code for S3C24XX machines
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/ioport.h>
  27. #include <linux/serial_core.h>
  28. #include <clocksource/samsung_pwm.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/delay.h>
  31. #include <linux/io.h>
  32. #include <mach/hardware.h>
  33. #include <mach/regs-clock.h>
  34. #include <asm/irq.h>
  35. #include <asm/cacheflush.h>
  36. #include <asm/system_info.h>
  37. #include <asm/system_misc.h>
  38. #include <asm/mach/arch.h>
  39. #include <asm/mach/map.h>
  40. #include <mach/regs-gpio.h>
  41. #include <plat/regs-serial.h>
  42. #include <plat/cpu.h>
  43. #include <plat/devs.h>
  44. #include <plat/clock.h>
  45. #include <plat/cpu-freq.h>
  46. #include <plat/pll.h>
  47. #include <plat/pwm-core.h>
  48. #include "common.h"
  49. /* table of supported CPUs */
  50. static const char name_s3c2410[] = "S3C2410";
  51. static const char name_s3c2412[] = "S3C2412";
  52. static const char name_s3c2416[] = "S3C2416/S3C2450";
  53. static const char name_s3c2440[] = "S3C2440";
  54. static const char name_s3c2442[] = "S3C2442";
  55. static const char name_s3c2442b[] = "S3C2442B";
  56. static const char name_s3c2443[] = "S3C2443";
  57. static const char name_s3c2410a[] = "S3C2410A";
  58. static const char name_s3c2440a[] = "S3C2440A";
  59. static struct cpu_table cpu_ids[] __initdata = {
  60. {
  61. .idcode = 0x32410000,
  62. .idmask = 0xffffffff,
  63. .map_io = s3c2410_map_io,
  64. .init_clocks = s3c2410_init_clocks,
  65. .init_uarts = s3c2410_init_uarts,
  66. .init = s3c2410_init,
  67. .name = name_s3c2410
  68. },
  69. {
  70. .idcode = 0x32410002,
  71. .idmask = 0xffffffff,
  72. .map_io = s3c2410_map_io,
  73. .init_clocks = s3c2410_init_clocks,
  74. .init_uarts = s3c2410_init_uarts,
  75. .init = s3c2410a_init,
  76. .name = name_s3c2410a
  77. },
  78. {
  79. .idcode = 0x32440000,
  80. .idmask = 0xffffffff,
  81. .map_io = s3c2440_map_io,
  82. .init_clocks = s3c244x_init_clocks,
  83. .init_uarts = s3c244x_init_uarts,
  84. .init = s3c2440_init,
  85. .name = name_s3c2440
  86. },
  87. {
  88. .idcode = 0x32440001,
  89. .idmask = 0xffffffff,
  90. .map_io = s3c2440_map_io,
  91. .init_clocks = s3c244x_init_clocks,
  92. .init_uarts = s3c244x_init_uarts,
  93. .init = s3c2440_init,
  94. .name = name_s3c2440a
  95. },
  96. {
  97. .idcode = 0x32440aaa,
  98. .idmask = 0xffffffff,
  99. .map_io = s3c2442_map_io,
  100. .init_clocks = s3c244x_init_clocks,
  101. .init_uarts = s3c244x_init_uarts,
  102. .init = s3c2442_init,
  103. .name = name_s3c2442
  104. },
  105. {
  106. .idcode = 0x32440aab,
  107. .idmask = 0xffffffff,
  108. .map_io = s3c2442_map_io,
  109. .init_clocks = s3c244x_init_clocks,
  110. .init_uarts = s3c244x_init_uarts,
  111. .init = s3c2442_init,
  112. .name = name_s3c2442b
  113. },
  114. {
  115. .idcode = 0x32412001,
  116. .idmask = 0xffffffff,
  117. .map_io = s3c2412_map_io,
  118. .init_clocks = s3c2412_init_clocks,
  119. .init_uarts = s3c2412_init_uarts,
  120. .init = s3c2412_init,
  121. .name = name_s3c2412,
  122. },
  123. { /* a newer version of the s3c2412 */
  124. .idcode = 0x32412003,
  125. .idmask = 0xffffffff,
  126. .map_io = s3c2412_map_io,
  127. .init_clocks = s3c2412_init_clocks,
  128. .init_uarts = s3c2412_init_uarts,
  129. .init = s3c2412_init,
  130. .name = name_s3c2412,
  131. },
  132. { /* a strange version of the s3c2416 */
  133. .idcode = 0x32450003,
  134. .idmask = 0xffffffff,
  135. .map_io = s3c2416_map_io,
  136. .init_clocks = s3c2416_init_clocks,
  137. .init_uarts = s3c2416_init_uarts,
  138. .init = s3c2416_init,
  139. .name = name_s3c2416,
  140. },
  141. {
  142. .idcode = 0x32443001,
  143. .idmask = 0xffffffff,
  144. .map_io = s3c2443_map_io,
  145. .init_clocks = s3c2443_init_clocks,
  146. .init_uarts = s3c2443_init_uarts,
  147. .init = s3c2443_init,
  148. .name = name_s3c2443,
  149. },
  150. };
  151. /* minimal IO mapping */
  152. static struct map_desc s3c_iodesc[] __initdata = {
  153. IODESC_ENT(GPIO),
  154. IODESC_ENT(IRQ),
  155. IODESC_ENT(MEMCTRL),
  156. IODESC_ENT(UART)
  157. };
  158. /* read cpu identificaiton code */
  159. static unsigned long s3c24xx_read_idcode_v5(void)
  160. {
  161. #if defined(CONFIG_CPU_S3C2416)
  162. /* s3c2416 is v5, with S3C24XX_GSTATUS1 instead of S3C2412_GSTATUS1 */
  163. u32 gs = __raw_readl(S3C24XX_GSTATUS1);
  164. /* test for s3c2416 or similar device */
  165. if ((gs >> 16) == 0x3245)
  166. return gs;
  167. #endif
  168. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  169. return __raw_readl(S3C2412_GSTATUS1);
  170. #else
  171. return 1UL; /* don't look like an 2400 */
  172. #endif
  173. }
  174. static unsigned long s3c24xx_read_idcode_v4(void)
  175. {
  176. return __raw_readl(S3C2410_GSTATUS1);
  177. }
  178. static void s3c24xx_default_idle(void)
  179. {
  180. unsigned long tmp = 0;
  181. int i;
  182. /* idle the system by using the idle mode which will wait for an
  183. * interrupt to happen before restarting the system.
  184. */
  185. /* Warning: going into idle state upsets jtag scanning */
  186. __raw_writel(__raw_readl(S3C2410_CLKCON) | S3C2410_CLKCON_IDLE,
  187. S3C2410_CLKCON);
  188. /* the samsung port seems to do a loop and then unset idle.. */
  189. for (i = 0; i < 50; i++)
  190. tmp += __raw_readl(S3C2410_CLKCON); /* ensure loop not optimised out */
  191. /* this bit is not cleared on re-start... */
  192. __raw_writel(__raw_readl(S3C2410_CLKCON) & ~S3C2410_CLKCON_IDLE,
  193. S3C2410_CLKCON);
  194. }
  195. static struct samsung_pwm_variant s3c24xx_pwm_variant = {
  196. .bits = 16,
  197. .div_base = 1,
  198. .has_tint_cstat = false,
  199. .tclk_mask = (1 << 4),
  200. };
  201. void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
  202. {
  203. arm_pm_idle = s3c24xx_default_idle;
  204. /* initialise the io descriptors we need for initialisation */
  205. iotable_init(mach_desc, size);
  206. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  207. if (cpu_architecture() >= CPU_ARCH_ARMv5) {
  208. samsung_cpu_id = s3c24xx_read_idcode_v5();
  209. } else {
  210. samsung_cpu_id = s3c24xx_read_idcode_v4();
  211. }
  212. s3c24xx_init_cpu();
  213. s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
  214. samsung_pwm_set_platdata(&s3c24xx_pwm_variant);
  215. }
  216. void __init samsung_set_timer_source(unsigned int event, unsigned int source)
  217. {
  218. s3c24xx_pwm_variant.output_mask = BIT(SAMSUNG_PWM_NUM) - 1;
  219. s3c24xx_pwm_variant.output_mask &= ~(BIT(event) | BIT(source));
  220. }
  221. void __init samsung_timer_init(void)
  222. {
  223. unsigned int timer_irqs[SAMSUNG_PWM_NUM] = {
  224. IRQ_TIMER0, IRQ_TIMER1, IRQ_TIMER2, IRQ_TIMER3, IRQ_TIMER4,
  225. };
  226. samsung_pwm_clocksource_init(S3C_VA_TIMER,
  227. timer_irqs, &s3c24xx_pwm_variant);
  228. }
  229. /* Serial port registrations */
  230. #define S3C2410_PA_UART0 (S3C24XX_PA_UART)
  231. #define S3C2410_PA_UART1 (S3C24XX_PA_UART + 0x4000 )
  232. #define S3C2410_PA_UART2 (S3C24XX_PA_UART + 0x8000 )
  233. #define S3C2443_PA_UART3 (S3C24XX_PA_UART + 0xC000 )
  234. static struct resource s3c2410_uart0_resource[] = {
  235. [0] = DEFINE_RES_MEM(S3C2410_PA_UART0, SZ_16K),
  236. [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX0, \
  237. IRQ_S3CUART_ERR0 - IRQ_S3CUART_RX0 + 1, \
  238. NULL, IORESOURCE_IRQ)
  239. };
  240. static struct resource s3c2410_uart1_resource[] = {
  241. [0] = DEFINE_RES_MEM(S3C2410_PA_UART1, SZ_16K),
  242. [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX1, \
  243. IRQ_S3CUART_ERR1 - IRQ_S3CUART_RX1 + 1, \
  244. NULL, IORESOURCE_IRQ)
  245. };
  246. static struct resource s3c2410_uart2_resource[] = {
  247. [0] = DEFINE_RES_MEM(S3C2410_PA_UART2, SZ_16K),
  248. [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX2, \
  249. IRQ_S3CUART_ERR2 - IRQ_S3CUART_RX2 + 1, \
  250. NULL, IORESOURCE_IRQ)
  251. };
  252. static struct resource s3c2410_uart3_resource[] = {
  253. [0] = DEFINE_RES_MEM(S3C2443_PA_UART3, SZ_16K),
  254. [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX3, \
  255. IRQ_S3CUART_ERR3 - IRQ_S3CUART_RX3 + 1, \
  256. NULL, IORESOURCE_IRQ)
  257. };
  258. struct s3c24xx_uart_resources s3c2410_uart_resources[] __initdata = {
  259. [0] = {
  260. .resources = s3c2410_uart0_resource,
  261. .nr_resources = ARRAY_SIZE(s3c2410_uart0_resource),
  262. },
  263. [1] = {
  264. .resources = s3c2410_uart1_resource,
  265. .nr_resources = ARRAY_SIZE(s3c2410_uart1_resource),
  266. },
  267. [2] = {
  268. .resources = s3c2410_uart2_resource,
  269. .nr_resources = ARRAY_SIZE(s3c2410_uart2_resource),
  270. },
  271. [3] = {
  272. .resources = s3c2410_uart3_resource,
  273. .nr_resources = ARRAY_SIZE(s3c2410_uart3_resource),
  274. },
  275. };
  276. /* initialise all the clocks */
  277. void __init_or_cpufreq s3c24xx_setup_clocks(unsigned long fclk,
  278. unsigned long hclk,
  279. unsigned long pclk)
  280. {
  281. clk_upll.rate = s3c24xx_get_pll(__raw_readl(S3C2410_UPLLCON),
  282. clk_xtal.rate);
  283. clk_mpll.rate = fclk;
  284. clk_h.rate = hclk;
  285. clk_p.rate = pclk;
  286. clk_f.rate = fclk;
  287. }