powerdomains7xx_data.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * DRA7xx Power domains framework
  3. *
  4. * Copyright (C) 2009-2013 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2011 Nokia Corporation
  6. *
  7. * Generated by code originally written by:
  8. * Abhijit Pagare (abhijitpagare@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. * Paul Walmsley (paul@pwsan.com)
  11. *
  12. * This file is automatically generated from the OMAP hardware databases.
  13. * We respectfully ask that any modifications to this file be coordinated
  14. * with the public linux-omap@vger.kernel.org mailing list and the
  15. * authors above to ensure that the autogeneration scripts are kept
  16. * up-to-date with the file contents.
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License version 2 as
  20. * published by the Free Software Foundation.
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/init.h>
  24. #include "powerdomain.h"
  25. #include "prcm-common.h"
  26. #include "prcm44xx.h"
  27. #include "prm7xx.h"
  28. #include "prcm_mpu7xx.h"
  29. /* iva_7xx_pwrdm: IVA-HD power domain */
  30. static struct powerdomain iva_7xx_pwrdm = {
  31. .name = "iva_pwrdm",
  32. .prcm_offs = DRA7XX_PRM_IVA_INST,
  33. .prcm_partition = DRA7XX_PRM_PARTITION,
  34. .pwrsts = PWRSTS_OFF_RET_ON,
  35. .pwrsts_logic_ret = PWRSTS_OFF,
  36. .banks = 4,
  37. .pwrsts_mem_ret = {
  38. [0] = PWRSTS_OFF_RET, /* hwa_mem */
  39. [1] = PWRSTS_OFF_RET, /* sl2_mem */
  40. [2] = PWRSTS_OFF_RET, /* tcm1_mem */
  41. [3] = PWRSTS_OFF_RET, /* tcm2_mem */
  42. },
  43. .pwrsts_mem_on = {
  44. [0] = PWRSTS_OFF_RET, /* hwa_mem */
  45. [1] = PWRSTS_OFF_RET, /* sl2_mem */
  46. [2] = PWRSTS_OFF_RET, /* tcm1_mem */
  47. [3] = PWRSTS_OFF_RET, /* tcm2_mem */
  48. },
  49. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  50. };
  51. /* rtc_7xx_pwrdm: */
  52. static struct powerdomain rtc_7xx_pwrdm = {
  53. .name = "rtc_pwrdm",
  54. .prcm_offs = DRA7XX_PRM_RTC_INST,
  55. .prcm_partition = DRA7XX_PRM_PARTITION,
  56. .pwrsts = PWRSTS_ON,
  57. };
  58. /* custefuse_7xx_pwrdm: Customer efuse controller power domain */
  59. static struct powerdomain custefuse_7xx_pwrdm = {
  60. .name = "custefuse_pwrdm",
  61. .prcm_offs = DRA7XX_PRM_CUSTEFUSE_INST,
  62. .prcm_partition = DRA7XX_PRM_PARTITION,
  63. .pwrsts = PWRSTS_OFF_ON,
  64. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  65. };
  66. /* ipu_7xx_pwrdm: Audio back end power domain */
  67. static struct powerdomain ipu_7xx_pwrdm = {
  68. .name = "ipu_pwrdm",
  69. .prcm_offs = DRA7XX_PRM_IPU_INST,
  70. .prcm_partition = DRA7XX_PRM_PARTITION,
  71. .pwrsts = PWRSTS_OFF_RET_ON,
  72. .pwrsts_logic_ret = PWRSTS_OFF,
  73. .banks = 2,
  74. .pwrsts_mem_ret = {
  75. [0] = PWRSTS_OFF_RET, /* aessmem */
  76. [1] = PWRSTS_OFF_RET, /* periphmem */
  77. },
  78. .pwrsts_mem_on = {
  79. [0] = PWRSTS_OFF_RET, /* aessmem */
  80. [1] = PWRSTS_OFF_RET, /* periphmem */
  81. },
  82. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  83. };
  84. /* dss_7xx_pwrdm: Display subsystem power domain */
  85. static struct powerdomain dss_7xx_pwrdm = {
  86. .name = "dss_pwrdm",
  87. .prcm_offs = DRA7XX_PRM_DSS_INST,
  88. .prcm_partition = DRA7XX_PRM_PARTITION,
  89. .pwrsts = PWRSTS_OFF_RET_ON,
  90. .pwrsts_logic_ret = PWRSTS_OFF,
  91. .banks = 1,
  92. .pwrsts_mem_ret = {
  93. [0] = PWRSTS_OFF_RET, /* dss_mem */
  94. },
  95. .pwrsts_mem_on = {
  96. [0] = PWRSTS_OFF_RET, /* dss_mem */
  97. },
  98. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  99. };
  100. /* l4per_7xx_pwrdm: Target peripherals power domain */
  101. static struct powerdomain l4per_7xx_pwrdm = {
  102. .name = "l4per_pwrdm",
  103. .prcm_offs = DRA7XX_PRM_L4PER_INST,
  104. .prcm_partition = DRA7XX_PRM_PARTITION,
  105. .pwrsts = PWRSTS_RET_ON,
  106. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  107. .banks = 2,
  108. .pwrsts_mem_ret = {
  109. [0] = PWRSTS_OFF_RET, /* nonretained_bank */
  110. [1] = PWRSTS_OFF_RET, /* retained_bank */
  111. },
  112. .pwrsts_mem_on = {
  113. [0] = PWRSTS_OFF_RET, /* nonretained_bank */
  114. [1] = PWRSTS_OFF_RET, /* retained_bank */
  115. },
  116. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  117. };
  118. /* gpu_7xx_pwrdm: 3D accelerator power domain */
  119. static struct powerdomain gpu_7xx_pwrdm = {
  120. .name = "gpu_pwrdm",
  121. .prcm_offs = DRA7XX_PRM_GPU_INST,
  122. .prcm_partition = DRA7XX_PRM_PARTITION,
  123. .pwrsts = PWRSTS_OFF_ON,
  124. .banks = 1,
  125. .pwrsts_mem_ret = {
  126. [0] = PWRSTS_OFF_RET, /* gpu_mem */
  127. },
  128. .pwrsts_mem_on = {
  129. [0] = PWRSTS_OFF_RET, /* gpu_mem */
  130. },
  131. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  132. };
  133. /* wkupaon_7xx_pwrdm: Wake-up power domain */
  134. static struct powerdomain wkupaon_7xx_pwrdm = {
  135. .name = "wkupaon_pwrdm",
  136. .prcm_offs = DRA7XX_PRM_WKUPAON_INST,
  137. .prcm_partition = DRA7XX_PRM_PARTITION,
  138. .pwrsts = PWRSTS_ON,
  139. .banks = 1,
  140. .pwrsts_mem_ret = {
  141. },
  142. .pwrsts_mem_on = {
  143. [0] = PWRSTS_ON, /* wkup_bank */
  144. },
  145. };
  146. /* core_7xx_pwrdm: CORE power domain */
  147. static struct powerdomain core_7xx_pwrdm = {
  148. .name = "core_pwrdm",
  149. .prcm_offs = DRA7XX_PRM_CORE_INST,
  150. .prcm_partition = DRA7XX_PRM_PARTITION,
  151. .pwrsts = PWRSTS_RET_ON,
  152. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  153. .banks = 5,
  154. .pwrsts_mem_ret = {
  155. [0] = PWRSTS_OFF_RET, /* core_nret_bank */
  156. [1] = PWRSTS_OFF_RET, /* core_ocmram */
  157. [2] = PWRSTS_OFF_RET, /* core_other_bank */
  158. [3] = PWRSTS_OFF_RET, /* ipu_l2ram */
  159. [4] = PWRSTS_OFF_RET, /* ipu_unicache */
  160. },
  161. .pwrsts_mem_on = {
  162. [0] = PWRSTS_OFF_RET, /* core_nret_bank */
  163. [1] = PWRSTS_OFF_RET, /* core_ocmram */
  164. [2] = PWRSTS_OFF_RET, /* core_other_bank */
  165. [3] = PWRSTS_OFF_RET, /* ipu_l2ram */
  166. [4] = PWRSTS_OFF_RET, /* ipu_unicache */
  167. },
  168. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  169. };
  170. /* coreaon_7xx_pwrdm: Always ON logic that sits in VDD_CORE voltage domain */
  171. static struct powerdomain coreaon_7xx_pwrdm = {
  172. .name = "coreaon_pwrdm",
  173. .prcm_offs = DRA7XX_PRM_COREAON_INST,
  174. .prcm_partition = DRA7XX_PRM_PARTITION,
  175. .pwrsts = PWRSTS_ON,
  176. };
  177. /* cpu0_7xx_pwrdm: MPU0 processor and Neon coprocessor power domain */
  178. static struct powerdomain cpu0_7xx_pwrdm = {
  179. .name = "cpu0_pwrdm",
  180. .prcm_offs = DRA7XX_MPU_PRCM_PRM_C0_INST,
  181. .prcm_partition = DRA7XX_MPU_PRCM_PARTITION,
  182. .pwrsts = PWRSTS_OFF_RET_ON,
  183. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  184. .banks = 1,
  185. .pwrsts_mem_ret = {
  186. [0] = PWRSTS_OFF_RET, /* cpu0_l1 */
  187. },
  188. .pwrsts_mem_on = {
  189. [0] = PWRSTS_ON, /* cpu0_l1 */
  190. },
  191. };
  192. /* cpu1_7xx_pwrdm: MPU1 processor and Neon coprocessor power domain */
  193. static struct powerdomain cpu1_7xx_pwrdm = {
  194. .name = "cpu1_pwrdm",
  195. .prcm_offs = DRA7XX_MPU_PRCM_PRM_C1_INST,
  196. .prcm_partition = DRA7XX_MPU_PRCM_PARTITION,
  197. .pwrsts = PWRSTS_OFF_RET_ON,
  198. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  199. .banks = 1,
  200. .pwrsts_mem_ret = {
  201. [0] = PWRSTS_OFF_RET, /* cpu1_l1 */
  202. },
  203. .pwrsts_mem_on = {
  204. [0] = PWRSTS_ON, /* cpu1_l1 */
  205. },
  206. };
  207. /* vpe_7xx_pwrdm: */
  208. static struct powerdomain vpe_7xx_pwrdm = {
  209. .name = "vpe_pwrdm",
  210. .prcm_offs = DRA7XX_PRM_VPE_INST,
  211. .prcm_partition = DRA7XX_PRM_PARTITION,
  212. .pwrsts = PWRSTS_OFF_RET_ON,
  213. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  214. .banks = 1,
  215. .pwrsts_mem_ret = {
  216. [0] = PWRSTS_OFF_RET, /* vpe_bank */
  217. },
  218. .pwrsts_mem_on = {
  219. [0] = PWRSTS_OFF_RET, /* vpe_bank */
  220. },
  221. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  222. };
  223. /* mpu_7xx_pwrdm: Modena processor and the Neon coprocessor power domain */
  224. static struct powerdomain mpu_7xx_pwrdm = {
  225. .name = "mpu_pwrdm",
  226. .prcm_offs = DRA7XX_PRM_MPU_INST,
  227. .prcm_partition = DRA7XX_PRM_PARTITION,
  228. .pwrsts = PWRSTS_RET_ON,
  229. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  230. .banks = 2,
  231. .pwrsts_mem_ret = {
  232. [0] = PWRSTS_OFF_RET, /* mpu_l2 */
  233. [1] = PWRSTS_RET, /* mpu_ram */
  234. },
  235. .pwrsts_mem_on = {
  236. [0] = PWRSTS_OFF_RET, /* mpu_l2 */
  237. [1] = PWRSTS_OFF_RET, /* mpu_ram */
  238. },
  239. };
  240. /* l3init_7xx_pwrdm: L3 initators pheripherals power domain */
  241. static struct powerdomain l3init_7xx_pwrdm = {
  242. .name = "l3init_pwrdm",
  243. .prcm_offs = DRA7XX_PRM_L3INIT_INST,
  244. .prcm_partition = DRA7XX_PRM_PARTITION,
  245. .pwrsts = PWRSTS_RET_ON,
  246. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  247. .banks = 3,
  248. .pwrsts_mem_ret = {
  249. [0] = PWRSTS_OFF_RET, /* gmac_bank */
  250. [1] = PWRSTS_OFF_RET, /* l3init_bank1 */
  251. [2] = PWRSTS_OFF_RET, /* l3init_bank2 */
  252. },
  253. .pwrsts_mem_on = {
  254. [0] = PWRSTS_OFF_RET, /* gmac_bank */
  255. [1] = PWRSTS_OFF_RET, /* l3init_bank1 */
  256. [2] = PWRSTS_OFF_RET, /* l3init_bank2 */
  257. },
  258. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  259. };
  260. /* eve3_7xx_pwrdm: */
  261. static struct powerdomain eve3_7xx_pwrdm = {
  262. .name = "eve3_pwrdm",
  263. .prcm_offs = DRA7XX_PRM_EVE3_INST,
  264. .prcm_partition = DRA7XX_PRM_PARTITION,
  265. .pwrsts = PWRSTS_OFF_ON,
  266. .banks = 1,
  267. .pwrsts_mem_ret = {
  268. [0] = PWRSTS_OFF_RET, /* eve3_bank */
  269. },
  270. .pwrsts_mem_on = {
  271. [0] = PWRSTS_OFF_RET, /* eve3_bank */
  272. },
  273. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  274. };
  275. /* emu_7xx_pwrdm: Emulation power domain */
  276. static struct powerdomain emu_7xx_pwrdm = {
  277. .name = "emu_pwrdm",
  278. .prcm_offs = DRA7XX_PRM_EMU_INST,
  279. .prcm_partition = DRA7XX_PRM_PARTITION,
  280. .pwrsts = PWRSTS_OFF_ON,
  281. .banks = 1,
  282. .pwrsts_mem_ret = {
  283. [0] = PWRSTS_OFF_RET, /* emu_bank */
  284. },
  285. .pwrsts_mem_on = {
  286. [0] = PWRSTS_OFF_RET, /* emu_bank */
  287. },
  288. };
  289. /* dsp2_7xx_pwrdm: */
  290. static struct powerdomain dsp2_7xx_pwrdm = {
  291. .name = "dsp2_pwrdm",
  292. .prcm_offs = DRA7XX_PRM_DSP2_INST,
  293. .prcm_partition = DRA7XX_PRM_PARTITION,
  294. .pwrsts = PWRSTS_OFF_ON,
  295. .banks = 3,
  296. .pwrsts_mem_ret = {
  297. [0] = PWRSTS_OFF_RET, /* dsp2_edma */
  298. [1] = PWRSTS_OFF_RET, /* dsp2_l1 */
  299. [2] = PWRSTS_OFF_RET, /* dsp2_l2 */
  300. },
  301. .pwrsts_mem_on = {
  302. [0] = PWRSTS_OFF_RET, /* dsp2_edma */
  303. [1] = PWRSTS_OFF_RET, /* dsp2_l1 */
  304. [2] = PWRSTS_OFF_RET, /* dsp2_l2 */
  305. },
  306. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  307. };
  308. /* dsp1_7xx_pwrdm: Tesla processor power domain */
  309. static struct powerdomain dsp1_7xx_pwrdm = {
  310. .name = "dsp1_pwrdm",
  311. .prcm_offs = DRA7XX_PRM_DSP1_INST,
  312. .prcm_partition = DRA7XX_PRM_PARTITION,
  313. .pwrsts = PWRSTS_OFF_ON,
  314. .banks = 3,
  315. .pwrsts_mem_ret = {
  316. [0] = PWRSTS_OFF_RET, /* dsp1_edma */
  317. [1] = PWRSTS_OFF_RET, /* dsp1_l1 */
  318. [2] = PWRSTS_OFF_RET, /* dsp1_l2 */
  319. },
  320. .pwrsts_mem_on = {
  321. [0] = PWRSTS_OFF_RET, /* dsp1_edma */
  322. [1] = PWRSTS_OFF_RET, /* dsp1_l1 */
  323. [2] = PWRSTS_OFF_RET, /* dsp1_l2 */
  324. },
  325. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  326. };
  327. /* cam_7xx_pwrdm: Camera subsystem power domain */
  328. static struct powerdomain cam_7xx_pwrdm = {
  329. .name = "cam_pwrdm",
  330. .prcm_offs = DRA7XX_PRM_CAM_INST,
  331. .prcm_partition = DRA7XX_PRM_PARTITION,
  332. .pwrsts = PWRSTS_OFF_ON,
  333. .banks = 1,
  334. .pwrsts_mem_ret = {
  335. [0] = PWRSTS_OFF_RET, /* vip_bank */
  336. },
  337. .pwrsts_mem_on = {
  338. [0] = PWRSTS_OFF_RET, /* vip_bank */
  339. },
  340. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  341. };
  342. /* eve4_7xx_pwrdm: */
  343. static struct powerdomain eve4_7xx_pwrdm = {
  344. .name = "eve4_pwrdm",
  345. .prcm_offs = DRA7XX_PRM_EVE4_INST,
  346. .prcm_partition = DRA7XX_PRM_PARTITION,
  347. .pwrsts = PWRSTS_OFF_ON,
  348. .banks = 1,
  349. .pwrsts_mem_ret = {
  350. [0] = PWRSTS_OFF_RET, /* eve4_bank */
  351. },
  352. .pwrsts_mem_on = {
  353. [0] = PWRSTS_OFF_RET, /* eve4_bank */
  354. },
  355. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  356. };
  357. /* eve2_7xx_pwrdm: */
  358. static struct powerdomain eve2_7xx_pwrdm = {
  359. .name = "eve2_pwrdm",
  360. .prcm_offs = DRA7XX_PRM_EVE2_INST,
  361. .prcm_partition = DRA7XX_PRM_PARTITION,
  362. .pwrsts = PWRSTS_OFF_ON,
  363. .banks = 1,
  364. .pwrsts_mem_ret = {
  365. [0] = PWRSTS_OFF_RET, /* eve2_bank */
  366. },
  367. .pwrsts_mem_on = {
  368. [0] = PWRSTS_OFF_RET, /* eve2_bank */
  369. },
  370. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  371. };
  372. /* eve1_7xx_pwrdm: */
  373. static struct powerdomain eve1_7xx_pwrdm = {
  374. .name = "eve1_pwrdm",
  375. .prcm_offs = DRA7XX_PRM_EVE1_INST,
  376. .prcm_partition = DRA7XX_PRM_PARTITION,
  377. .pwrsts = PWRSTS_OFF_ON,
  378. .banks = 1,
  379. .pwrsts_mem_ret = {
  380. [0] = PWRSTS_OFF_RET, /* eve1_bank */
  381. },
  382. .pwrsts_mem_on = {
  383. [0] = PWRSTS_OFF_RET, /* eve1_bank */
  384. },
  385. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  386. };
  387. /*
  388. * The following power domains are not under SW control
  389. *
  390. * mpuaon
  391. * mmaon
  392. */
  393. /* As powerdomains are added or removed above, this list must also be changed */
  394. static struct powerdomain *powerdomains_dra7xx[] __initdata = {
  395. &iva_7xx_pwrdm,
  396. &rtc_7xx_pwrdm,
  397. &custefuse_7xx_pwrdm,
  398. &ipu_7xx_pwrdm,
  399. &dss_7xx_pwrdm,
  400. &l4per_7xx_pwrdm,
  401. &gpu_7xx_pwrdm,
  402. &wkupaon_7xx_pwrdm,
  403. &core_7xx_pwrdm,
  404. &coreaon_7xx_pwrdm,
  405. &cpu0_7xx_pwrdm,
  406. &cpu1_7xx_pwrdm,
  407. &vpe_7xx_pwrdm,
  408. &mpu_7xx_pwrdm,
  409. &l3init_7xx_pwrdm,
  410. &eve3_7xx_pwrdm,
  411. &emu_7xx_pwrdm,
  412. &dsp2_7xx_pwrdm,
  413. &dsp1_7xx_pwrdm,
  414. &cam_7xx_pwrdm,
  415. &eve4_7xx_pwrdm,
  416. &eve2_7xx_pwrdm,
  417. &eve1_7xx_pwrdm,
  418. NULL
  419. };
  420. void __init dra7xx_powerdomains_init(void)
  421. {
  422. pwrdm_register_platform_funcs(&omap4_pwrdm_operations);
  423. pwrdm_register_pwrdms(powerdomains_dra7xx);
  424. pwrdm_complete_init();
  425. }