cclock33xx_data.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064
  1. /*
  2. * AM33XX Clock data
  3. *
  4. * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
  5. * Vaibhav Hiremath <hvaibhav@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/list.h>
  18. #include <linux/clk-private.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/io.h>
  21. #include "am33xx.h"
  22. #include "soc.h"
  23. #include "iomap.h"
  24. #include "clock.h"
  25. #include "control.h"
  26. #include "cm.h"
  27. #include "cm33xx.h"
  28. #include "cm-regbits-33xx.h"
  29. #include "prm.h"
  30. /* Modulemode control */
  31. #define AM33XX_MODULEMODE_HWCTRL_SHIFT 0
  32. #define AM33XX_MODULEMODE_SWCTRL_SHIFT 1
  33. /*LIST_HEAD(clocks);*/
  34. /* Root clocks */
  35. /* RTC 32k */
  36. DEFINE_CLK_FIXED_RATE(clk_32768_ck, CLK_IS_ROOT, 32768, 0x0);
  37. /* On-Chip 32KHz RC OSC */
  38. DEFINE_CLK_FIXED_RATE(clk_rc32k_ck, CLK_IS_ROOT, 32000, 0x0);
  39. /* Crystal input clks */
  40. DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
  41. DEFINE_CLK_FIXED_RATE(virt_24000000_ck, CLK_IS_ROOT, 24000000, 0x0);
  42. DEFINE_CLK_FIXED_RATE(virt_25000000_ck, CLK_IS_ROOT, 25000000, 0x0);
  43. DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
  44. /* Oscillator clock */
  45. /* 19.2, 24, 25 or 26 MHz */
  46. static const char *sys_clkin_ck_parents[] = {
  47. "virt_19200000_ck", "virt_24000000_ck", "virt_25000000_ck",
  48. "virt_26000000_ck",
  49. };
  50. /*
  51. * sys_clk in: input to the dpll and also used as funtional clock for,
  52. * adc_tsc, smartreflex0-1, timer1-7, mcasp0-1, dcan0-1, cefuse
  53. *
  54. */
  55. DEFINE_CLK_MUX(sys_clkin_ck, sys_clkin_ck_parents, NULL, 0x0,
  56. AM33XX_CTRL_REGADDR(AM33XX_CONTROL_STATUS),
  57. AM33XX_CONTROL_STATUS_SYSBOOT1_SHIFT,
  58. AM33XX_CONTROL_STATUS_SYSBOOT1_WIDTH,
  59. 0, NULL);
  60. /* External clock - 12 MHz */
  61. DEFINE_CLK_FIXED_RATE(tclkin_ck, CLK_IS_ROOT, 12000000, 0x0);
  62. /* Module clocks and DPLL outputs */
  63. /* DPLL_CORE */
  64. static struct dpll_data dpll_core_dd = {
  65. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_CORE,
  66. .clk_bypass = &sys_clkin_ck,
  67. .clk_ref = &sys_clkin_ck,
  68. .control_reg = AM33XX_CM_CLKMODE_DPLL_CORE,
  69. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  70. .idlest_reg = AM33XX_CM_IDLEST_DPLL_CORE,
  71. .mult_mask = AM33XX_DPLL_MULT_MASK,
  72. .div1_mask = AM33XX_DPLL_DIV_MASK,
  73. .enable_mask = AM33XX_DPLL_EN_MASK,
  74. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  75. .max_multiplier = 2047,
  76. .max_divider = 128,
  77. .min_divider = 1,
  78. };
  79. /* CLKDCOLDO output */
  80. static const char *dpll_core_ck_parents[] = {
  81. "sys_clkin_ck",
  82. };
  83. static struct clk dpll_core_ck;
  84. static const struct clk_ops dpll_core_ck_ops = {
  85. .recalc_rate = &omap3_dpll_recalc,
  86. .get_parent = &omap2_init_dpll_parent,
  87. };
  88. static struct clk_hw_omap dpll_core_ck_hw = {
  89. .hw = {
  90. .clk = &dpll_core_ck,
  91. },
  92. .dpll_data = &dpll_core_dd,
  93. .ops = &clkhwops_omap3_dpll,
  94. };
  95. DEFINE_STRUCT_CLK(dpll_core_ck, dpll_core_ck_parents, dpll_core_ck_ops);
  96. static const char *dpll_core_x2_ck_parents[] = {
  97. "dpll_core_ck",
  98. };
  99. static struct clk dpll_core_x2_ck;
  100. static const struct clk_ops dpll_x2_ck_ops = {
  101. .recalc_rate = &omap3_clkoutx2_recalc,
  102. };
  103. static struct clk_hw_omap dpll_core_x2_ck_hw = {
  104. .hw = {
  105. .clk = &dpll_core_x2_ck,
  106. },
  107. .flags = CLOCK_CLKOUTX2,
  108. };
  109. DEFINE_STRUCT_CLK(dpll_core_x2_ck, dpll_core_x2_ck_parents, dpll_x2_ck_ops);
  110. DEFINE_CLK_DIVIDER(dpll_core_m4_ck, "dpll_core_x2_ck", &dpll_core_x2_ck,
  111. 0x0, AM33XX_CM_DIV_M4_DPLL_CORE,
  112. AM33XX_HSDIVIDER_CLKOUT1_DIV_SHIFT,
  113. AM33XX_HSDIVIDER_CLKOUT1_DIV_WIDTH, CLK_DIVIDER_ONE_BASED,
  114. NULL);
  115. DEFINE_CLK_DIVIDER(dpll_core_m5_ck, "dpll_core_x2_ck", &dpll_core_x2_ck,
  116. 0x0, AM33XX_CM_DIV_M5_DPLL_CORE,
  117. AM33XX_HSDIVIDER_CLKOUT2_DIV_SHIFT,
  118. AM33XX_HSDIVIDER_CLKOUT2_DIV_WIDTH,
  119. CLK_DIVIDER_ONE_BASED, NULL);
  120. DEFINE_CLK_DIVIDER(dpll_core_m6_ck, "dpll_core_x2_ck", &dpll_core_x2_ck,
  121. 0x0, AM33XX_CM_DIV_M6_DPLL_CORE,
  122. AM33XX_HSDIVIDER_CLKOUT3_DIV_SHIFT,
  123. AM33XX_HSDIVIDER_CLKOUT3_DIV_WIDTH,
  124. CLK_DIVIDER_ONE_BASED, NULL);
  125. /* DPLL_MPU */
  126. static struct dpll_data dpll_mpu_dd = {
  127. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_MPU,
  128. .clk_bypass = &sys_clkin_ck,
  129. .clk_ref = &sys_clkin_ck,
  130. .control_reg = AM33XX_CM_CLKMODE_DPLL_MPU,
  131. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  132. .idlest_reg = AM33XX_CM_IDLEST_DPLL_MPU,
  133. .mult_mask = AM33XX_DPLL_MULT_MASK,
  134. .div1_mask = AM33XX_DPLL_DIV_MASK,
  135. .enable_mask = AM33XX_DPLL_EN_MASK,
  136. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  137. .max_multiplier = 2047,
  138. .max_divider = 128,
  139. .min_divider = 1,
  140. };
  141. /* CLKOUT: fdpll/M2 */
  142. static struct clk dpll_mpu_ck;
  143. static const struct clk_ops dpll_mpu_ck_ops = {
  144. .enable = &omap3_noncore_dpll_enable,
  145. .disable = &omap3_noncore_dpll_disable,
  146. .recalc_rate = &omap3_dpll_recalc,
  147. .round_rate = &omap2_dpll_round_rate,
  148. .set_rate = &omap3_noncore_dpll_set_rate,
  149. .get_parent = &omap2_init_dpll_parent,
  150. };
  151. static struct clk_hw_omap dpll_mpu_ck_hw = {
  152. .hw = {
  153. .clk = &dpll_mpu_ck,
  154. },
  155. .dpll_data = &dpll_mpu_dd,
  156. .ops = &clkhwops_omap3_dpll,
  157. };
  158. DEFINE_STRUCT_CLK(dpll_mpu_ck, dpll_core_ck_parents, dpll_mpu_ck_ops);
  159. /*
  160. * TODO: Add clksel here (sys_clkin, CORE_CLKOUTM6, PER_CLKOUTM2
  161. * and ALT_CLK1/2)
  162. */
  163. DEFINE_CLK_DIVIDER(dpll_mpu_m2_ck, "dpll_mpu_ck", &dpll_mpu_ck,
  164. 0x0, AM33XX_CM_DIV_M2_DPLL_MPU, AM33XX_DPLL_CLKOUT_DIV_SHIFT,
  165. AM33XX_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  166. /* DPLL_DDR */
  167. static struct dpll_data dpll_ddr_dd = {
  168. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_DDR,
  169. .clk_bypass = &sys_clkin_ck,
  170. .clk_ref = &sys_clkin_ck,
  171. .control_reg = AM33XX_CM_CLKMODE_DPLL_DDR,
  172. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  173. .idlest_reg = AM33XX_CM_IDLEST_DPLL_DDR,
  174. .mult_mask = AM33XX_DPLL_MULT_MASK,
  175. .div1_mask = AM33XX_DPLL_DIV_MASK,
  176. .enable_mask = AM33XX_DPLL_EN_MASK,
  177. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  178. .max_multiplier = 2047,
  179. .max_divider = 128,
  180. .min_divider = 1,
  181. };
  182. /* CLKOUT: fdpll/M2 */
  183. static struct clk dpll_ddr_ck;
  184. static const struct clk_ops dpll_ddr_ck_ops = {
  185. .recalc_rate = &omap3_dpll_recalc,
  186. .get_parent = &omap2_init_dpll_parent,
  187. .round_rate = &omap2_dpll_round_rate,
  188. .set_rate = &omap3_noncore_dpll_set_rate,
  189. };
  190. static struct clk_hw_omap dpll_ddr_ck_hw = {
  191. .hw = {
  192. .clk = &dpll_ddr_ck,
  193. },
  194. .dpll_data = &dpll_ddr_dd,
  195. .ops = &clkhwops_omap3_dpll,
  196. };
  197. DEFINE_STRUCT_CLK(dpll_ddr_ck, dpll_core_ck_parents, dpll_ddr_ck_ops);
  198. /*
  199. * TODO: Add clksel here (sys_clkin, CORE_CLKOUTM6, PER_CLKOUTM2
  200. * and ALT_CLK1/2)
  201. */
  202. DEFINE_CLK_DIVIDER(dpll_ddr_m2_ck, "dpll_ddr_ck", &dpll_ddr_ck,
  203. 0x0, AM33XX_CM_DIV_M2_DPLL_DDR,
  204. AM33XX_DPLL_CLKOUT_DIV_SHIFT, AM33XX_DPLL_CLKOUT_DIV_WIDTH,
  205. CLK_DIVIDER_ONE_BASED, NULL);
  206. /* emif_fck functional clock */
  207. DEFINE_CLK_FIXED_FACTOR(dpll_ddr_m2_div2_ck, "dpll_ddr_m2_ck", &dpll_ddr_m2_ck,
  208. 0x0, 1, 2);
  209. /* DPLL_DISP */
  210. static struct dpll_data dpll_disp_dd = {
  211. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_DISP,
  212. .clk_bypass = &sys_clkin_ck,
  213. .clk_ref = &sys_clkin_ck,
  214. .control_reg = AM33XX_CM_CLKMODE_DPLL_DISP,
  215. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  216. .idlest_reg = AM33XX_CM_IDLEST_DPLL_DISP,
  217. .mult_mask = AM33XX_DPLL_MULT_MASK,
  218. .div1_mask = AM33XX_DPLL_DIV_MASK,
  219. .enable_mask = AM33XX_DPLL_EN_MASK,
  220. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  221. .max_multiplier = 2047,
  222. .max_divider = 128,
  223. .min_divider = 1,
  224. };
  225. /* CLKOUT: fdpll/M2 */
  226. static struct clk dpll_disp_ck;
  227. static struct clk_hw_omap dpll_disp_ck_hw = {
  228. .hw = {
  229. .clk = &dpll_disp_ck,
  230. },
  231. .dpll_data = &dpll_disp_dd,
  232. .ops = &clkhwops_omap3_dpll,
  233. };
  234. DEFINE_STRUCT_CLK(dpll_disp_ck, dpll_core_ck_parents, dpll_ddr_ck_ops);
  235. /*
  236. * TODO: Add clksel here (sys_clkin, CORE_CLKOUTM6, PER_CLKOUTM2
  237. * and ALT_CLK1/2)
  238. */
  239. DEFINE_CLK_DIVIDER(dpll_disp_m2_ck, "dpll_disp_ck", &dpll_disp_ck,
  240. CLK_SET_RATE_PARENT, AM33XX_CM_DIV_M2_DPLL_DISP,
  241. AM33XX_DPLL_CLKOUT_DIV_SHIFT, AM33XX_DPLL_CLKOUT_DIV_WIDTH,
  242. CLK_DIVIDER_ONE_BASED, NULL);
  243. /* DPLL_PER */
  244. static struct dpll_data dpll_per_dd = {
  245. .mult_div1_reg = AM33XX_CM_CLKSEL_DPLL_PERIPH,
  246. .clk_bypass = &sys_clkin_ck,
  247. .clk_ref = &sys_clkin_ck,
  248. .control_reg = AM33XX_CM_CLKMODE_DPLL_PER,
  249. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  250. .idlest_reg = AM33XX_CM_IDLEST_DPLL_PER,
  251. .mult_mask = AM33XX_DPLL_MULT_PERIPH_MASK,
  252. .div1_mask = AM33XX_DPLL_PER_DIV_MASK,
  253. .enable_mask = AM33XX_DPLL_EN_MASK,
  254. .idlest_mask = AM33XX_ST_DPLL_CLK_MASK,
  255. .max_multiplier = 2047,
  256. .max_divider = 128,
  257. .min_divider = 1,
  258. .flags = DPLL_J_TYPE,
  259. };
  260. /* CLKDCOLDO */
  261. static struct clk dpll_per_ck;
  262. static struct clk_hw_omap dpll_per_ck_hw = {
  263. .hw = {
  264. .clk = &dpll_per_ck,
  265. },
  266. .dpll_data = &dpll_per_dd,
  267. .ops = &clkhwops_omap3_dpll,
  268. };
  269. DEFINE_STRUCT_CLK(dpll_per_ck, dpll_core_ck_parents, dpll_ddr_ck_ops);
  270. /* CLKOUT: fdpll/M2 */
  271. DEFINE_CLK_DIVIDER(dpll_per_m2_ck, "dpll_per_ck", &dpll_per_ck, 0x0,
  272. AM33XX_CM_DIV_M2_DPLL_PER, AM33XX_DPLL_CLKOUT_DIV_SHIFT,
  273. AM33XX_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED,
  274. NULL);
  275. DEFINE_CLK_FIXED_FACTOR(dpll_per_m2_div4_wkupdm_ck, "dpll_per_m2_ck",
  276. &dpll_per_m2_ck, 0x0, 1, 4);
  277. DEFINE_CLK_FIXED_FACTOR(dpll_per_m2_div4_ck, "dpll_per_m2_ck",
  278. &dpll_per_m2_ck, 0x0, 1, 4);
  279. DEFINE_CLK_FIXED_FACTOR(dpll_core_m4_div2_ck, "dpll_core_m4_ck",
  280. &dpll_core_m4_ck, 0x0, 1, 2);
  281. DEFINE_CLK_FIXED_FACTOR(l4_rtc_gclk, "dpll_core_m4_ck", &dpll_core_m4_ck, 0x0,
  282. 1, 2);
  283. DEFINE_CLK_FIXED_FACTOR(clk_24mhz, "dpll_per_m2_ck", &dpll_per_m2_ck, 0x0, 1,
  284. 8);
  285. /*
  286. * Below clock nodes describes clockdomains derived out
  287. * of core clock.
  288. */
  289. static const struct clk_ops clk_ops_null = {
  290. };
  291. static const char *l3_gclk_parents[] = {
  292. "dpll_core_m4_ck"
  293. };
  294. static struct clk l3_gclk;
  295. DEFINE_STRUCT_CLK_HW_OMAP(l3_gclk, NULL);
  296. DEFINE_STRUCT_CLK(l3_gclk, l3_gclk_parents, clk_ops_null);
  297. static struct clk l4hs_gclk;
  298. DEFINE_STRUCT_CLK_HW_OMAP(l4hs_gclk, NULL);
  299. DEFINE_STRUCT_CLK(l4hs_gclk, l3_gclk_parents, clk_ops_null);
  300. static const char *l3s_gclk_parents[] = {
  301. "dpll_core_m4_div2_ck"
  302. };
  303. static struct clk l3s_gclk;
  304. DEFINE_STRUCT_CLK_HW_OMAP(l3s_gclk, NULL);
  305. DEFINE_STRUCT_CLK(l3s_gclk, l3s_gclk_parents, clk_ops_null);
  306. static struct clk l4fw_gclk;
  307. DEFINE_STRUCT_CLK_HW_OMAP(l4fw_gclk, NULL);
  308. DEFINE_STRUCT_CLK(l4fw_gclk, l3s_gclk_parents, clk_ops_null);
  309. static struct clk l4ls_gclk;
  310. DEFINE_STRUCT_CLK_HW_OMAP(l4ls_gclk, NULL);
  311. DEFINE_STRUCT_CLK(l4ls_gclk, l3s_gclk_parents, clk_ops_null);
  312. static struct clk sysclk_div_ck;
  313. DEFINE_STRUCT_CLK_HW_OMAP(sysclk_div_ck, NULL);
  314. DEFINE_STRUCT_CLK(sysclk_div_ck, l3_gclk_parents, clk_ops_null);
  315. /*
  316. * In order to match the clock domain with hwmod clockdomain entry,
  317. * separate clock nodes is required for the modules which are
  318. * directly getting their funtioncal clock from sys_clkin.
  319. */
  320. static struct clk adc_tsc_fck;
  321. DEFINE_STRUCT_CLK_HW_OMAP(adc_tsc_fck, NULL);
  322. DEFINE_STRUCT_CLK(adc_tsc_fck, dpll_core_ck_parents, clk_ops_null);
  323. static struct clk dcan0_fck;
  324. DEFINE_STRUCT_CLK_HW_OMAP(dcan0_fck, NULL);
  325. DEFINE_STRUCT_CLK(dcan0_fck, dpll_core_ck_parents, clk_ops_null);
  326. static struct clk dcan1_fck;
  327. DEFINE_STRUCT_CLK_HW_OMAP(dcan1_fck, NULL);
  328. DEFINE_STRUCT_CLK(dcan1_fck, dpll_core_ck_parents, clk_ops_null);
  329. static struct clk mcasp0_fck;
  330. DEFINE_STRUCT_CLK_HW_OMAP(mcasp0_fck, NULL);
  331. DEFINE_STRUCT_CLK(mcasp0_fck, dpll_core_ck_parents, clk_ops_null);
  332. static struct clk mcasp1_fck;
  333. DEFINE_STRUCT_CLK_HW_OMAP(mcasp1_fck, NULL);
  334. DEFINE_STRUCT_CLK(mcasp1_fck, dpll_core_ck_parents, clk_ops_null);
  335. static struct clk smartreflex0_fck;
  336. DEFINE_STRUCT_CLK_HW_OMAP(smartreflex0_fck, NULL);
  337. DEFINE_STRUCT_CLK(smartreflex0_fck, dpll_core_ck_parents, clk_ops_null);
  338. static struct clk smartreflex1_fck;
  339. DEFINE_STRUCT_CLK_HW_OMAP(smartreflex1_fck, NULL);
  340. DEFINE_STRUCT_CLK(smartreflex1_fck, dpll_core_ck_parents, clk_ops_null);
  341. static struct clk sha0_fck;
  342. DEFINE_STRUCT_CLK_HW_OMAP(sha0_fck, NULL);
  343. DEFINE_STRUCT_CLK(sha0_fck, dpll_core_ck_parents, clk_ops_null);
  344. static struct clk aes0_fck;
  345. DEFINE_STRUCT_CLK_HW_OMAP(aes0_fck, NULL);
  346. DEFINE_STRUCT_CLK(aes0_fck, dpll_core_ck_parents, clk_ops_null);
  347. static struct clk rng_fck;
  348. DEFINE_STRUCT_CLK_HW_OMAP(rng_fck, NULL);
  349. DEFINE_STRUCT_CLK(rng_fck, dpll_core_ck_parents, clk_ops_null);
  350. /*
  351. * Modules clock nodes
  352. *
  353. * The following clock leaf nodes are added for the moment because:
  354. *
  355. * - hwmod data is not present for these modules, either hwmod
  356. * control is not required or its not populated.
  357. * - Driver code is not yet migrated to use hwmod/runtime pm
  358. * - Modules outside kernel access (to disable them by default)
  359. *
  360. * - mmu (gfx domain)
  361. * - cefuse
  362. * - usbotg_fck (its additional clock and not really a modulemode)
  363. * - ieee5000
  364. */
  365. DEFINE_CLK_GATE(mmu_fck, "dpll_core_m4_ck", &dpll_core_m4_ck, 0x0,
  366. AM33XX_CM_GFX_MMUDATA_CLKCTRL, AM33XX_MODULEMODE_SWCTRL_SHIFT,
  367. 0x0, NULL);
  368. DEFINE_CLK_GATE(cefuse_fck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  369. AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL, AM33XX_MODULEMODE_SWCTRL_SHIFT,
  370. 0x0, NULL);
  371. /*
  372. * clkdiv32 is generated from fixed division of 732.4219
  373. */
  374. DEFINE_CLK_FIXED_FACTOR(clkdiv32k_ck, "clk_24mhz", &clk_24mhz, 0x0, 1, 732);
  375. static struct clk clkdiv32k_ick;
  376. static const char *clkdiv32k_ick_parent_names[] = {
  377. "clkdiv32k_ck",
  378. };
  379. static const struct clk_ops clkdiv32k_ick_ops = {
  380. .enable = &omap2_dflt_clk_enable,
  381. .disable = &omap2_dflt_clk_disable,
  382. .is_enabled = &omap2_dflt_clk_is_enabled,
  383. .init = &omap2_init_clk_clkdm,
  384. };
  385. static struct clk_hw_omap clkdiv32k_ick_hw = {
  386. .hw = {
  387. .clk = &clkdiv32k_ick,
  388. },
  389. .enable_reg = AM33XX_CM_PER_CLKDIV32K_CLKCTRL,
  390. .enable_bit = AM33XX_MODULEMODE_SWCTRL_SHIFT,
  391. .clkdm_name = "clk_24mhz_clkdm",
  392. };
  393. DEFINE_STRUCT_CLK(clkdiv32k_ick, clkdiv32k_ick_parent_names, clkdiv32k_ick_ops);
  394. /* "usbotg_fck" is an additional clock and not really a modulemode */
  395. DEFINE_CLK_GATE(usbotg_fck, "dpll_per_ck", &dpll_per_ck, 0x0,
  396. AM33XX_CM_CLKDCOLDO_DPLL_PER, AM33XX_ST_DPLL_CLKDCOLDO_SHIFT,
  397. 0x0, NULL);
  398. DEFINE_CLK_GATE(ieee5000_fck, "dpll_core_m4_div2_ck", &dpll_core_m4_div2_ck,
  399. 0x0, AM33XX_CM_PER_IEEE5000_CLKCTRL,
  400. AM33XX_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  401. /* Timers */
  402. static const struct clksel timer1_clkmux_sel[] = {
  403. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  404. { .parent = &clkdiv32k_ick, .rates = div_1_1_rates },
  405. { .parent = &tclkin_ck, .rates = div_1_2_rates },
  406. { .parent = &clk_rc32k_ck, .rates = div_1_3_rates },
  407. { .parent = &clk_32768_ck, .rates = div_1_4_rates },
  408. { .parent = NULL },
  409. };
  410. static const char *timer1_ck_parents[] = {
  411. "sys_clkin_ck", "clkdiv32k_ick", "tclkin_ck", "clk_rc32k_ck",
  412. "clk_32768_ck",
  413. };
  414. static struct clk timer1_fck;
  415. static const struct clk_ops timer1_fck_ops = {
  416. .recalc_rate = &omap2_clksel_recalc,
  417. .get_parent = &omap2_clksel_find_parent_index,
  418. .set_parent = &omap2_clksel_set_parent,
  419. .init = &omap2_init_clk_clkdm,
  420. };
  421. static struct clk_hw_omap timer1_fck_hw = {
  422. .hw = {
  423. .clk = &timer1_fck,
  424. },
  425. .clkdm_name = "l4ls_clkdm",
  426. .clksel = timer1_clkmux_sel,
  427. .clksel_reg = AM33XX_CLKSEL_TIMER1MS_CLK,
  428. .clksel_mask = AM33XX_CLKSEL_0_2_MASK,
  429. };
  430. DEFINE_STRUCT_CLK(timer1_fck, timer1_ck_parents, timer1_fck_ops);
  431. static const struct clksel timer2_to_7_clk_sel[] = {
  432. { .parent = &tclkin_ck, .rates = div_1_0_rates },
  433. { .parent = &sys_clkin_ck, .rates = div_1_1_rates },
  434. { .parent = &clkdiv32k_ick, .rates = div_1_2_rates },
  435. { .parent = NULL },
  436. };
  437. static const char *timer2_to_7_ck_parents[] = {
  438. "tclkin_ck", "sys_clkin_ck", "clkdiv32k_ick",
  439. };
  440. static struct clk timer2_fck;
  441. static struct clk_hw_omap timer2_fck_hw = {
  442. .hw = {
  443. .clk = &timer2_fck,
  444. },
  445. .clkdm_name = "l4ls_clkdm",
  446. .clksel = timer2_to_7_clk_sel,
  447. .clksel_reg = AM33XX_CLKSEL_TIMER2_CLK,
  448. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  449. };
  450. DEFINE_STRUCT_CLK(timer2_fck, timer2_to_7_ck_parents, timer1_fck_ops);
  451. static struct clk timer3_fck;
  452. static struct clk_hw_omap timer3_fck_hw = {
  453. .hw = {
  454. .clk = &timer3_fck,
  455. },
  456. .clkdm_name = "l4ls_clkdm",
  457. .clksel = timer2_to_7_clk_sel,
  458. .clksel_reg = AM33XX_CLKSEL_TIMER3_CLK,
  459. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  460. };
  461. DEFINE_STRUCT_CLK(timer3_fck, timer2_to_7_ck_parents, timer1_fck_ops);
  462. static struct clk timer4_fck;
  463. static struct clk_hw_omap timer4_fck_hw = {
  464. .hw = {
  465. .clk = &timer4_fck,
  466. },
  467. .clkdm_name = "l4ls_clkdm",
  468. .clksel = timer2_to_7_clk_sel,
  469. .clksel_reg = AM33XX_CLKSEL_TIMER4_CLK,
  470. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  471. };
  472. DEFINE_STRUCT_CLK(timer4_fck, timer2_to_7_ck_parents, timer1_fck_ops);
  473. static struct clk timer5_fck;
  474. static struct clk_hw_omap timer5_fck_hw = {
  475. .hw = {
  476. .clk = &timer5_fck,
  477. },
  478. .clkdm_name = "l4ls_clkdm",
  479. .clksel = timer2_to_7_clk_sel,
  480. .clksel_reg = AM33XX_CLKSEL_TIMER5_CLK,
  481. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  482. };
  483. DEFINE_STRUCT_CLK(timer5_fck, timer2_to_7_ck_parents, timer1_fck_ops);
  484. static struct clk timer6_fck;
  485. static struct clk_hw_omap timer6_fck_hw = {
  486. .hw = {
  487. .clk = &timer6_fck,
  488. },
  489. .clkdm_name = "l4ls_clkdm",
  490. .clksel = timer2_to_7_clk_sel,
  491. .clksel_reg = AM33XX_CLKSEL_TIMER6_CLK,
  492. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  493. };
  494. DEFINE_STRUCT_CLK(timer6_fck, timer2_to_7_ck_parents, timer1_fck_ops);
  495. static struct clk timer7_fck;
  496. static struct clk_hw_omap timer7_fck_hw = {
  497. .hw = {
  498. .clk = &timer7_fck,
  499. },
  500. .clkdm_name = "l4ls_clkdm",
  501. .clksel = timer2_to_7_clk_sel,
  502. .clksel_reg = AM33XX_CLKSEL_TIMER7_CLK,
  503. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  504. };
  505. DEFINE_STRUCT_CLK(timer7_fck, timer2_to_7_ck_parents, timer1_fck_ops);
  506. DEFINE_CLK_FIXED_FACTOR(cpsw_125mhz_gclk,
  507. "dpll_core_m5_ck",
  508. &dpll_core_m5_ck,
  509. 0x0,
  510. 1, 2);
  511. static const struct clk_ops cpsw_fck_ops = {
  512. .recalc_rate = &omap2_clksel_recalc,
  513. .get_parent = &omap2_clksel_find_parent_index,
  514. .set_parent = &omap2_clksel_set_parent,
  515. };
  516. static const struct clksel cpsw_cpts_rft_clkmux_sel[] = {
  517. { .parent = &dpll_core_m5_ck, .rates = div_1_0_rates },
  518. { .parent = &dpll_core_m4_ck, .rates = div_1_1_rates },
  519. { .parent = NULL },
  520. };
  521. static const char *cpsw_cpts_rft_ck_parents[] = {
  522. "dpll_core_m5_ck", "dpll_core_m4_ck",
  523. };
  524. static struct clk cpsw_cpts_rft_clk;
  525. static struct clk_hw_omap cpsw_cpts_rft_clk_hw = {
  526. .hw = {
  527. .clk = &cpsw_cpts_rft_clk,
  528. },
  529. .clkdm_name = "cpsw_125mhz_clkdm",
  530. .clksel = cpsw_cpts_rft_clkmux_sel,
  531. .clksel_reg = AM33XX_CM_CPTS_RFT_CLKSEL,
  532. .clksel_mask = AM33XX_CLKSEL_0_0_MASK,
  533. };
  534. DEFINE_STRUCT_CLK(cpsw_cpts_rft_clk, cpsw_cpts_rft_ck_parents, cpsw_fck_ops);
  535. /* gpio */
  536. static const char *gpio0_ck_parents[] = {
  537. "clk_rc32k_ck", "clk_32768_ck", "clkdiv32k_ick",
  538. };
  539. static const struct clksel gpio0_dbclk_mux_sel[] = {
  540. { .parent = &clk_rc32k_ck, .rates = div_1_0_rates },
  541. { .parent = &clk_32768_ck, .rates = div_1_1_rates },
  542. { .parent = &clkdiv32k_ick, .rates = div_1_2_rates },
  543. { .parent = NULL },
  544. };
  545. static const struct clk_ops gpio_fck_ops = {
  546. .recalc_rate = &omap2_clksel_recalc,
  547. .get_parent = &omap2_clksel_find_parent_index,
  548. .set_parent = &omap2_clksel_set_parent,
  549. .init = &omap2_init_clk_clkdm,
  550. };
  551. static struct clk gpio0_dbclk_mux_ck;
  552. static struct clk_hw_omap gpio0_dbclk_mux_ck_hw = {
  553. .hw = {
  554. .clk = &gpio0_dbclk_mux_ck,
  555. },
  556. .clkdm_name = "l4_wkup_clkdm",
  557. .clksel = gpio0_dbclk_mux_sel,
  558. .clksel_reg = AM33XX_CLKSEL_GPIO0_DBCLK,
  559. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  560. };
  561. DEFINE_STRUCT_CLK(gpio0_dbclk_mux_ck, gpio0_ck_parents, gpio_fck_ops);
  562. DEFINE_CLK_GATE(gpio0_dbclk, "gpio0_dbclk_mux_ck", &gpio0_dbclk_mux_ck, 0x0,
  563. AM33XX_CM_WKUP_GPIO0_CLKCTRL,
  564. AM33XX_OPTFCLKEN_GPIO0_GDBCLK_SHIFT, 0x0, NULL);
  565. DEFINE_CLK_GATE(gpio1_dbclk, "clkdiv32k_ick", &clkdiv32k_ick, 0x0,
  566. AM33XX_CM_PER_GPIO1_CLKCTRL,
  567. AM33XX_OPTFCLKEN_GPIO_1_GDBCLK_SHIFT, 0x0, NULL);
  568. DEFINE_CLK_GATE(gpio2_dbclk, "clkdiv32k_ick", &clkdiv32k_ick, 0x0,
  569. AM33XX_CM_PER_GPIO2_CLKCTRL,
  570. AM33XX_OPTFCLKEN_GPIO_2_GDBCLK_SHIFT, 0x0, NULL);
  571. DEFINE_CLK_GATE(gpio3_dbclk, "clkdiv32k_ick", &clkdiv32k_ick, 0x0,
  572. AM33XX_CM_PER_GPIO3_CLKCTRL,
  573. AM33XX_OPTFCLKEN_GPIO_3_GDBCLK_SHIFT, 0x0, NULL);
  574. static const char *pruss_ck_parents[] = {
  575. "l3_gclk", "dpll_disp_m2_ck",
  576. };
  577. static const struct clksel pruss_ocp_clk_mux_sel[] = {
  578. { .parent = &l3_gclk, .rates = div_1_0_rates },
  579. { .parent = &dpll_disp_m2_ck, .rates = div_1_1_rates },
  580. { .parent = NULL },
  581. };
  582. static struct clk pruss_ocp_gclk;
  583. static struct clk_hw_omap pruss_ocp_gclk_hw = {
  584. .hw = {
  585. .clk = &pruss_ocp_gclk,
  586. },
  587. .clkdm_name = "pruss_ocp_clkdm",
  588. .clksel = pruss_ocp_clk_mux_sel,
  589. .clksel_reg = AM33XX_CLKSEL_PRUSS_OCP_CLK,
  590. .clksel_mask = AM33XX_CLKSEL_0_0_MASK,
  591. };
  592. DEFINE_STRUCT_CLK(pruss_ocp_gclk, pruss_ck_parents, gpio_fck_ops);
  593. static const char *lcd_ck_parents[] = {
  594. "dpll_disp_m2_ck", "dpll_core_m5_ck", "dpll_per_m2_ck",
  595. };
  596. static const struct clksel lcd_clk_mux_sel[] = {
  597. { .parent = &dpll_disp_m2_ck, .rates = div_1_0_rates },
  598. { .parent = &dpll_core_m5_ck, .rates = div_1_1_rates },
  599. { .parent = &dpll_per_m2_ck, .rates = div_1_2_rates },
  600. { .parent = NULL },
  601. };
  602. static struct clk lcd_gclk;
  603. static struct clk_hw_omap lcd_gclk_hw = {
  604. .hw = {
  605. .clk = &lcd_gclk,
  606. },
  607. .clkdm_name = "lcdc_clkdm",
  608. .clksel = lcd_clk_mux_sel,
  609. .clksel_reg = AM33XX_CLKSEL_LCDC_PIXEL_CLK,
  610. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  611. };
  612. DEFINE_STRUCT_CLK_FLAGS(lcd_gclk, lcd_ck_parents,
  613. gpio_fck_ops, CLK_SET_RATE_PARENT);
  614. DEFINE_CLK_FIXED_FACTOR(mmc_clk, "dpll_per_m2_ck", &dpll_per_m2_ck, 0x0, 1, 2);
  615. static const char *gfx_ck_parents[] = {
  616. "dpll_core_m4_ck", "dpll_per_m2_ck",
  617. };
  618. static const struct clksel gfx_clksel_sel[] = {
  619. { .parent = &dpll_core_m4_ck, .rates = div_1_0_rates },
  620. { .parent = &dpll_per_m2_ck, .rates = div_1_1_rates },
  621. { .parent = NULL },
  622. };
  623. static struct clk gfx_fclk_clksel_ck;
  624. static struct clk_hw_omap gfx_fclk_clksel_ck_hw = {
  625. .hw = {
  626. .clk = &gfx_fclk_clksel_ck,
  627. },
  628. .clksel = gfx_clksel_sel,
  629. .clksel_reg = AM33XX_CLKSEL_GFX_FCLK,
  630. .clksel_mask = AM33XX_CLKSEL_GFX_FCLK_MASK,
  631. };
  632. DEFINE_STRUCT_CLK(gfx_fclk_clksel_ck, gfx_ck_parents, gpio_fck_ops);
  633. static const struct clk_div_table div_1_0_2_1_rates[] = {
  634. { .div = 1, .val = 0, },
  635. { .div = 2, .val = 1, },
  636. { .div = 0 },
  637. };
  638. DEFINE_CLK_DIVIDER_TABLE(gfx_fck_div_ck, "gfx_fclk_clksel_ck",
  639. &gfx_fclk_clksel_ck, 0x0, AM33XX_CLKSEL_GFX_FCLK,
  640. AM33XX_CLKSEL_0_0_SHIFT, AM33XX_CLKSEL_0_0_WIDTH,
  641. 0x0, div_1_0_2_1_rates, NULL);
  642. static const char *sysclkout_ck_parents[] = {
  643. "clk_32768_ck", "l3_gclk", "dpll_ddr_m2_ck", "dpll_per_m2_ck",
  644. "lcd_gclk",
  645. };
  646. static const struct clksel sysclkout_pre_sel[] = {
  647. { .parent = &clk_32768_ck, .rates = div_1_0_rates },
  648. { .parent = &l3_gclk, .rates = div_1_1_rates },
  649. { .parent = &dpll_ddr_m2_ck, .rates = div_1_2_rates },
  650. { .parent = &dpll_per_m2_ck, .rates = div_1_3_rates },
  651. { .parent = &lcd_gclk, .rates = div_1_4_rates },
  652. { .parent = NULL },
  653. };
  654. static struct clk sysclkout_pre_ck;
  655. static struct clk_hw_omap sysclkout_pre_ck_hw = {
  656. .hw = {
  657. .clk = &sysclkout_pre_ck,
  658. },
  659. .clksel = sysclkout_pre_sel,
  660. .clksel_reg = AM33XX_CM_CLKOUT_CTRL,
  661. .clksel_mask = AM33XX_CLKOUT2SOURCE_MASK,
  662. };
  663. DEFINE_STRUCT_CLK(sysclkout_pre_ck, sysclkout_ck_parents, gpio_fck_ops);
  664. /* Divide by 8 clock rates with default clock is 1/1*/
  665. static const struct clk_div_table div8_rates[] = {
  666. { .div = 1, .val = 0, },
  667. { .div = 2, .val = 1, },
  668. { .div = 3, .val = 2, },
  669. { .div = 4, .val = 3, },
  670. { .div = 5, .val = 4, },
  671. { .div = 6, .val = 5, },
  672. { .div = 7, .val = 6, },
  673. { .div = 8, .val = 7, },
  674. { .div = 0 },
  675. };
  676. DEFINE_CLK_DIVIDER_TABLE(clkout2_div_ck, "sysclkout_pre_ck", &sysclkout_pre_ck,
  677. 0x0, AM33XX_CM_CLKOUT_CTRL, AM33XX_CLKOUT2DIV_SHIFT,
  678. AM33XX_CLKOUT2DIV_WIDTH, 0x0, div8_rates, NULL);
  679. DEFINE_CLK_GATE(clkout2_ck, "clkout2_div_ck", &clkout2_div_ck, 0x0,
  680. AM33XX_CM_CLKOUT_CTRL, AM33XX_CLKOUT2EN_SHIFT, 0x0, NULL);
  681. static const char *wdt_ck_parents[] = {
  682. "clk_rc32k_ck", "clkdiv32k_ick",
  683. };
  684. static const struct clksel wdt_clkmux_sel[] = {
  685. { .parent = &clk_rc32k_ck, .rates = div_1_0_rates },
  686. { .parent = &clkdiv32k_ick, .rates = div_1_1_rates },
  687. { .parent = NULL },
  688. };
  689. static struct clk wdt1_fck;
  690. static struct clk_hw_omap wdt1_fck_hw = {
  691. .hw = {
  692. .clk = &wdt1_fck,
  693. },
  694. .clkdm_name = "l4_wkup_clkdm",
  695. .clksel = wdt_clkmux_sel,
  696. .clksel_reg = AM33XX_CLKSEL_WDT1_CLK,
  697. .clksel_mask = AM33XX_CLKSEL_0_1_MASK,
  698. };
  699. DEFINE_STRUCT_CLK(wdt1_fck, wdt_ck_parents, gpio_fck_ops);
  700. static const char *pwmss_clk_parents[] = {
  701. "dpll_per_m2_ck",
  702. };
  703. static const struct clk_ops ehrpwm_tbclk_ops = {
  704. .enable = &omap2_dflt_clk_enable,
  705. .disable = &omap2_dflt_clk_disable,
  706. };
  707. DEFINE_CLK_OMAP_MUX_GATE(ehrpwm0_tbclk, "l4ls_clkdm",
  708. NULL, NULL, 0,
  709. AM33XX_CTRL_REGADDR(AM33XX_PWMSS_TBCLK_CLKCTRL),
  710. AM33XX_PWMSS0_TBCLKEN_SHIFT,
  711. NULL, pwmss_clk_parents, ehrpwm_tbclk_ops);
  712. DEFINE_CLK_OMAP_MUX_GATE(ehrpwm1_tbclk, "l4ls_clkdm",
  713. NULL, NULL, 0,
  714. AM33XX_CTRL_REGADDR(AM33XX_PWMSS_TBCLK_CLKCTRL),
  715. AM33XX_PWMSS1_TBCLKEN_SHIFT,
  716. NULL, pwmss_clk_parents, ehrpwm_tbclk_ops);
  717. DEFINE_CLK_OMAP_MUX_GATE(ehrpwm2_tbclk, "l4ls_clkdm",
  718. NULL, NULL, 0,
  719. AM33XX_CTRL_REGADDR(AM33XX_PWMSS_TBCLK_CLKCTRL),
  720. AM33XX_PWMSS2_TBCLKEN_SHIFT,
  721. NULL, pwmss_clk_parents, ehrpwm_tbclk_ops);
  722. /*
  723. * debugss optional clocks
  724. */
  725. DEFINE_CLK_GATE(dbg_sysclk_ck, "sys_clkin_ck", &sys_clkin_ck,
  726. 0x0, AM33XX_CM_WKUP_DEBUGSS_CLKCTRL,
  727. AM33XX_OPTFCLKEN_DBGSYSCLK_SHIFT, 0x0, NULL);
  728. DEFINE_CLK_GATE(dbg_clka_ck, "dpll_core_m4_ck", &dpll_core_m4_ck,
  729. 0x0, AM33XX_CM_WKUP_DEBUGSS_CLKCTRL,
  730. AM33XX_OPTCLK_DEBUG_CLKA_SHIFT, 0x0, NULL);
  731. static const char *stm_pmd_clock_mux_ck_parents[] = {
  732. "dbg_sysclk_ck", "dbg_clka_ck",
  733. };
  734. DEFINE_CLK_MUX(stm_pmd_clock_mux_ck, stm_pmd_clock_mux_ck_parents, NULL, 0x0,
  735. AM33XX_CM_WKUP_DEBUGSS_CLKCTRL, AM33XX_STM_PMD_CLKSEL_SHIFT,
  736. AM33XX_STM_PMD_CLKSEL_WIDTH, 0x0, NULL);
  737. DEFINE_CLK_MUX(trace_pmd_clk_mux_ck, stm_pmd_clock_mux_ck_parents, NULL, 0x0,
  738. AM33XX_CM_WKUP_DEBUGSS_CLKCTRL,
  739. AM33XX_TRC_PMD_CLKSEL_SHIFT,
  740. AM33XX_TRC_PMD_CLKSEL_WIDTH, 0x0, NULL);
  741. DEFINE_CLK_DIVIDER(stm_clk_div_ck, "stm_pmd_clock_mux_ck",
  742. &stm_pmd_clock_mux_ck, 0x0, AM33XX_CM_WKUP_DEBUGSS_CLKCTRL,
  743. AM33XX_STM_PMD_CLKDIVSEL_SHIFT,
  744. AM33XX_STM_PMD_CLKDIVSEL_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  745. NULL);
  746. DEFINE_CLK_DIVIDER(trace_clk_div_ck, "trace_pmd_clk_mux_ck",
  747. &trace_pmd_clk_mux_ck, 0x0, AM33XX_CM_WKUP_DEBUGSS_CLKCTRL,
  748. AM33XX_TRC_PMD_CLKDIVSEL_SHIFT,
  749. AM33XX_TRC_PMD_CLKDIVSEL_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  750. NULL);
  751. /*
  752. * clkdev
  753. */
  754. static struct omap_clk am33xx_clks[] = {
  755. CLK(NULL, "clk_32768_ck", &clk_32768_ck),
  756. CLK(NULL, "clk_rc32k_ck", &clk_rc32k_ck),
  757. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck),
  758. CLK(NULL, "virt_24000000_ck", &virt_24000000_ck),
  759. CLK(NULL, "virt_25000000_ck", &virt_25000000_ck),
  760. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck),
  761. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck),
  762. CLK(NULL, "tclkin_ck", &tclkin_ck),
  763. CLK(NULL, "dpll_core_ck", &dpll_core_ck),
  764. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck),
  765. CLK(NULL, "dpll_core_m4_ck", &dpll_core_m4_ck),
  766. CLK(NULL, "dpll_core_m5_ck", &dpll_core_m5_ck),
  767. CLK(NULL, "dpll_core_m6_ck", &dpll_core_m6_ck),
  768. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck),
  769. CLK("cpu0", NULL, &dpll_mpu_ck),
  770. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck),
  771. CLK(NULL, "dpll_ddr_ck", &dpll_ddr_ck),
  772. CLK(NULL, "dpll_ddr_m2_ck", &dpll_ddr_m2_ck),
  773. CLK(NULL, "dpll_ddr_m2_div2_ck", &dpll_ddr_m2_div2_ck),
  774. CLK(NULL, "dpll_disp_ck", &dpll_disp_ck),
  775. CLK(NULL, "dpll_disp_m2_ck", &dpll_disp_m2_ck),
  776. CLK(NULL, "dpll_per_ck", &dpll_per_ck),
  777. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck),
  778. CLK(NULL, "dpll_per_m2_div4_wkupdm_ck", &dpll_per_m2_div4_wkupdm_ck),
  779. CLK(NULL, "dpll_per_m2_div4_ck", &dpll_per_m2_div4_ck),
  780. CLK(NULL, "adc_tsc_fck", &adc_tsc_fck),
  781. CLK(NULL, "cefuse_fck", &cefuse_fck),
  782. CLK(NULL, "clkdiv32k_ck", &clkdiv32k_ck),
  783. CLK(NULL, "clkdiv32k_ick", &clkdiv32k_ick),
  784. CLK(NULL, "dcan0_fck", &dcan0_fck),
  785. CLK("481cc000.d_can", NULL, &dcan0_fck),
  786. CLK(NULL, "dcan1_fck", &dcan1_fck),
  787. CLK("481d0000.d_can", NULL, &dcan1_fck),
  788. CLK(NULL, "pruss_ocp_gclk", &pruss_ocp_gclk),
  789. CLK(NULL, "mcasp0_fck", &mcasp0_fck),
  790. CLK(NULL, "mcasp1_fck", &mcasp1_fck),
  791. CLK(NULL, "mmu_fck", &mmu_fck),
  792. CLK(NULL, "smartreflex0_fck", &smartreflex0_fck),
  793. CLK(NULL, "smartreflex1_fck", &smartreflex1_fck),
  794. CLK(NULL, "sha0_fck", &sha0_fck),
  795. CLK(NULL, "aes0_fck", &aes0_fck),
  796. CLK(NULL, "rng_fck", &rng_fck),
  797. CLK(NULL, "timer1_fck", &timer1_fck),
  798. CLK(NULL, "timer2_fck", &timer2_fck),
  799. CLK(NULL, "timer3_fck", &timer3_fck),
  800. CLK(NULL, "timer4_fck", &timer4_fck),
  801. CLK(NULL, "timer5_fck", &timer5_fck),
  802. CLK(NULL, "timer6_fck", &timer6_fck),
  803. CLK(NULL, "timer7_fck", &timer7_fck),
  804. CLK(NULL, "usbotg_fck", &usbotg_fck),
  805. CLK(NULL, "ieee5000_fck", &ieee5000_fck),
  806. CLK(NULL, "wdt1_fck", &wdt1_fck),
  807. CLK(NULL, "l4_rtc_gclk", &l4_rtc_gclk),
  808. CLK(NULL, "l3_gclk", &l3_gclk),
  809. CLK(NULL, "dpll_core_m4_div2_ck", &dpll_core_m4_div2_ck),
  810. CLK(NULL, "l4hs_gclk", &l4hs_gclk),
  811. CLK(NULL, "l3s_gclk", &l3s_gclk),
  812. CLK(NULL, "l4fw_gclk", &l4fw_gclk),
  813. CLK(NULL, "l4ls_gclk", &l4ls_gclk),
  814. CLK(NULL, "clk_24mhz", &clk_24mhz),
  815. CLK(NULL, "sysclk_div_ck", &sysclk_div_ck),
  816. CLK(NULL, "cpsw_125mhz_gclk", &cpsw_125mhz_gclk),
  817. CLK(NULL, "cpsw_cpts_rft_clk", &cpsw_cpts_rft_clk),
  818. CLK(NULL, "gpio0_dbclk_mux_ck", &gpio0_dbclk_mux_ck),
  819. CLK(NULL, "gpio0_dbclk", &gpio0_dbclk),
  820. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk),
  821. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk),
  822. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk),
  823. CLK(NULL, "lcd_gclk", &lcd_gclk),
  824. CLK(NULL, "mmc_clk", &mmc_clk),
  825. CLK(NULL, "gfx_fclk_clksel_ck", &gfx_fclk_clksel_ck),
  826. CLK(NULL, "gfx_fck_div_ck", &gfx_fck_div_ck),
  827. CLK(NULL, "sysclkout_pre_ck", &sysclkout_pre_ck),
  828. CLK(NULL, "clkout2_div_ck", &clkout2_div_ck),
  829. CLK(NULL, "timer_32k_ck", &clkdiv32k_ick),
  830. CLK(NULL, "timer_sys_ck", &sys_clkin_ck),
  831. CLK(NULL, "dbg_sysclk_ck", &dbg_sysclk_ck),
  832. CLK(NULL, "dbg_clka_ck", &dbg_clka_ck),
  833. CLK(NULL, "stm_pmd_clock_mux_ck", &stm_pmd_clock_mux_ck),
  834. CLK(NULL, "trace_pmd_clk_mux_ck", &trace_pmd_clk_mux_ck),
  835. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck),
  836. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck),
  837. CLK(NULL, "clkout2_ck", &clkout2_ck),
  838. CLK("48300200.ehrpwm", "tbclk", &ehrpwm0_tbclk),
  839. CLK("48302200.ehrpwm", "tbclk", &ehrpwm1_tbclk),
  840. CLK("48304200.ehrpwm", "tbclk", &ehrpwm2_tbclk),
  841. };
  842. static const char *enable_init_clks[] = {
  843. "dpll_ddr_m2_ck",
  844. "dpll_mpu_m2_ck",
  845. "l3_gclk",
  846. "l4hs_gclk",
  847. "l4fw_gclk",
  848. "l4ls_gclk",
  849. "clkout2_ck", /* Required for external peripherals like, Audio codecs */
  850. };
  851. int __init am33xx_clk_init(void)
  852. {
  853. if (soc_is_am33xx())
  854. cpu_mask = RATE_IN_AM33XX;
  855. omap_clocks_register(am33xx_clks, ARRAY_SIZE(am33xx_clks));
  856. omap2_clk_disable_autoidle_all();
  857. omap2_clk_enable_init_clocks(enable_init_clks,
  858. ARRAY_SIZE(enable_init_clks));
  859. /* TRM ERRATA: Timer 3 & 6 default parent (TCLKIN) may not be always
  860. * physically present, in such a case HWMOD enabling of
  861. * clock would be failure with default parent. And timer
  862. * probe thinks clock is already enabled, this leads to
  863. * crash upon accessing timer 3 & 6 registers in probe.
  864. * Fix by setting parent of both these timers to master
  865. * oscillator clock.
  866. */
  867. clk_set_parent(&timer3_fck, &sys_clkin_ck);
  868. clk_set_parent(&timer6_fck, &sys_clkin_ck);
  869. /*
  870. * The On-Chip 32K RC Osc clock is not an accurate clock-source as per
  871. * the design/spec, so as a result, for example, timer which supposed
  872. * to get expired @60Sec, but will expire somewhere ~@40Sec, which is
  873. * not expected by any use-case, so change WDT1 clock source to PRCM
  874. * 32KHz clock.
  875. */
  876. clk_set_parent(&wdt1_fck, &clkdiv32k_ick);
  877. return 0;
  878. }