core.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * Copyright 1999 - 2003 ARM Limited
  3. * Copyright 2000 Deep Blue Solutions Ltd
  4. * Copyright 2008 Cavium Networks
  5. *
  6. * This file is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License, Version 2, as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/clockchips.h>
  13. #include <linux/io.h>
  14. #include <linux/irqchip/arm-gic.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/usb/ehci_pdriver.h>
  18. #include <linux/usb/ohci_pdriver.h>
  19. #include <asm/mach/arch.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/mach/time.h>
  22. #include <asm/mach/irq.h>
  23. #include <asm/hardware/cache-l2x0.h>
  24. #include "cns3xxx.h"
  25. #include "core.h"
  26. #include "pm.h"
  27. static struct map_desc cns3xxx_io_desc[] __initdata = {
  28. {
  29. .virtual = CNS3XXX_TC11MP_SCU_BASE_VIRT,
  30. .pfn = __phys_to_pfn(CNS3XXX_TC11MP_SCU_BASE),
  31. .length = SZ_8K,
  32. .type = MT_DEVICE,
  33. }, {
  34. .virtual = CNS3XXX_TIMER1_2_3_BASE_VIRT,
  35. .pfn = __phys_to_pfn(CNS3XXX_TIMER1_2_3_BASE),
  36. .length = SZ_4K,
  37. .type = MT_DEVICE,
  38. }, {
  39. .virtual = CNS3XXX_MISC_BASE_VIRT,
  40. .pfn = __phys_to_pfn(CNS3XXX_MISC_BASE),
  41. .length = SZ_4K,
  42. .type = MT_DEVICE,
  43. }, {
  44. .virtual = CNS3XXX_PM_BASE_VIRT,
  45. .pfn = __phys_to_pfn(CNS3XXX_PM_BASE),
  46. .length = SZ_4K,
  47. .type = MT_DEVICE,
  48. },
  49. };
  50. void __init cns3xxx_map_io(void)
  51. {
  52. iotable_init(cns3xxx_io_desc, ARRAY_SIZE(cns3xxx_io_desc));
  53. }
  54. /* used by entry-macro.S */
  55. void __init cns3xxx_init_irq(void)
  56. {
  57. gic_init(0, 29, IOMEM(CNS3XXX_TC11MP_GIC_DIST_BASE_VIRT),
  58. IOMEM(CNS3XXX_TC11MP_GIC_CPU_BASE_VIRT));
  59. }
  60. void cns3xxx_power_off(void)
  61. {
  62. u32 __iomem *pm_base = IOMEM(CNS3XXX_PM_BASE_VIRT);
  63. u32 clkctrl;
  64. printk(KERN_INFO "powering system down...\n");
  65. clkctrl = readl(pm_base + PM_SYS_CLK_CTRL_OFFSET);
  66. clkctrl &= 0xfffff1ff;
  67. clkctrl |= (0x5 << 9); /* Hibernate */
  68. writel(clkctrl, pm_base + PM_SYS_CLK_CTRL_OFFSET);
  69. }
  70. /*
  71. * Timer
  72. */
  73. static void __iomem *cns3xxx_tmr1;
  74. static void cns3xxx_timer_set_mode(enum clock_event_mode mode,
  75. struct clock_event_device *clk)
  76. {
  77. unsigned long ctrl = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  78. int pclk = cns3xxx_cpu_clock() / 8;
  79. int reload;
  80. switch (mode) {
  81. case CLOCK_EVT_MODE_PERIODIC:
  82. reload = pclk * 20 / (3 * HZ) * 0x25000;
  83. writel(reload, cns3xxx_tmr1 + TIMER1_AUTO_RELOAD_OFFSET);
  84. ctrl |= (1 << 0) | (1 << 2) | (1 << 9);
  85. break;
  86. case CLOCK_EVT_MODE_ONESHOT:
  87. /* period set, and timer enabled in 'next_event' hook */
  88. ctrl |= (1 << 2) | (1 << 9);
  89. break;
  90. case CLOCK_EVT_MODE_UNUSED:
  91. case CLOCK_EVT_MODE_SHUTDOWN:
  92. default:
  93. ctrl = 0;
  94. }
  95. writel(ctrl, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  96. }
  97. static int cns3xxx_timer_set_next_event(unsigned long evt,
  98. struct clock_event_device *unused)
  99. {
  100. unsigned long ctrl = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  101. writel(evt, cns3xxx_tmr1 + TIMER1_AUTO_RELOAD_OFFSET);
  102. writel(ctrl | (1 << 0), cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  103. return 0;
  104. }
  105. static struct clock_event_device cns3xxx_tmr1_clockevent = {
  106. .name = "cns3xxx timer1",
  107. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  108. .set_mode = cns3xxx_timer_set_mode,
  109. .set_next_event = cns3xxx_timer_set_next_event,
  110. .rating = 350,
  111. .cpumask = cpu_all_mask,
  112. };
  113. static void __init cns3xxx_clockevents_init(unsigned int timer_irq)
  114. {
  115. cns3xxx_tmr1_clockevent.irq = timer_irq;
  116. clockevents_config_and_register(&cns3xxx_tmr1_clockevent,
  117. (cns3xxx_cpu_clock() >> 3) * 1000000,
  118. 0xf, 0xffffffff);
  119. }
  120. /*
  121. * IRQ handler for the timer
  122. */
  123. static irqreturn_t cns3xxx_timer_interrupt(int irq, void *dev_id)
  124. {
  125. struct clock_event_device *evt = &cns3xxx_tmr1_clockevent;
  126. u32 __iomem *stat = cns3xxx_tmr1 + TIMER1_2_INTERRUPT_STATUS_OFFSET;
  127. u32 val;
  128. /* Clear the interrupt */
  129. val = readl(stat);
  130. writel(val & ~(1 << 2), stat);
  131. evt->event_handler(evt);
  132. return IRQ_HANDLED;
  133. }
  134. static struct irqaction cns3xxx_timer_irq = {
  135. .name = "timer",
  136. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  137. .handler = cns3xxx_timer_interrupt,
  138. };
  139. /*
  140. * Set up the clock source and clock events devices
  141. */
  142. static void __init __cns3xxx_timer_init(unsigned int timer_irq)
  143. {
  144. u32 val;
  145. u32 irq_mask;
  146. /*
  147. * Initialise to a known state (all timers off)
  148. */
  149. /* disable timer1 and timer2 */
  150. writel(0, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  151. /* stop free running timer3 */
  152. writel(0, cns3xxx_tmr1 + TIMER_FREERUN_CONTROL_OFFSET);
  153. /* timer1 */
  154. writel(0x5C800, cns3xxx_tmr1 + TIMER1_COUNTER_OFFSET);
  155. writel(0x5C800, cns3xxx_tmr1 + TIMER1_AUTO_RELOAD_OFFSET);
  156. writel(0, cns3xxx_tmr1 + TIMER1_MATCH_V1_OFFSET);
  157. writel(0, cns3xxx_tmr1 + TIMER1_MATCH_V2_OFFSET);
  158. /* mask irq, non-mask timer1 overflow */
  159. irq_mask = readl(cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  160. irq_mask &= ~(1 << 2);
  161. irq_mask |= 0x03;
  162. writel(irq_mask, cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  163. /* down counter */
  164. val = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  165. val |= (1 << 9);
  166. writel(val, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  167. /* timer2 */
  168. writel(0, cns3xxx_tmr1 + TIMER2_MATCH_V1_OFFSET);
  169. writel(0, cns3xxx_tmr1 + TIMER2_MATCH_V2_OFFSET);
  170. /* mask irq */
  171. irq_mask = readl(cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  172. irq_mask |= ((1 << 3) | (1 << 4) | (1 << 5));
  173. writel(irq_mask, cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  174. /* down counter */
  175. val = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  176. val |= (1 << 10);
  177. writel(val, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  178. /* Make irqs happen for the system timer */
  179. setup_irq(timer_irq, &cns3xxx_timer_irq);
  180. cns3xxx_clockevents_init(timer_irq);
  181. }
  182. void __init cns3xxx_timer_init(void)
  183. {
  184. cns3xxx_tmr1 = IOMEM(CNS3XXX_TIMER1_2_3_BASE_VIRT);
  185. __cns3xxx_timer_init(IRQ_CNS3XXX_TIMER0);
  186. }
  187. #ifdef CONFIG_CACHE_L2X0
  188. void __init cns3xxx_l2x0_init(void)
  189. {
  190. void __iomem *base = ioremap(CNS3XXX_L2C_BASE, SZ_4K);
  191. u32 val;
  192. if (WARN_ON(!base))
  193. return;
  194. /*
  195. * Tag RAM Control register
  196. *
  197. * bit[10:8] - 1 cycle of write accesses latency
  198. * bit[6:4] - 1 cycle of read accesses latency
  199. * bit[3:0] - 1 cycle of setup latency
  200. *
  201. * 1 cycle of latency for setup, read and write accesses
  202. */
  203. val = readl(base + L2X0_TAG_LATENCY_CTRL);
  204. val &= 0xfffff888;
  205. writel(val, base + L2X0_TAG_LATENCY_CTRL);
  206. /*
  207. * Data RAM Control register
  208. *
  209. * bit[10:8] - 1 cycles of write accesses latency
  210. * bit[6:4] - 1 cycles of read accesses latency
  211. * bit[3:0] - 1 cycle of setup latency
  212. *
  213. * 1 cycle of latency for setup, read and write accesses
  214. */
  215. val = readl(base + L2X0_DATA_LATENCY_CTRL);
  216. val &= 0xfffff888;
  217. writel(val, base + L2X0_DATA_LATENCY_CTRL);
  218. /* 32 KiB, 8-way, parity disable */
  219. l2x0_init(base, 0x00540000, 0xfe000fff);
  220. }
  221. #endif /* CONFIG_CACHE_L2X0 */
  222. static int csn3xxx_usb_power_on(struct platform_device *pdev)
  223. {
  224. /*
  225. * EHCI and OHCI share the same clock and power,
  226. * resetting twice would cause the 1st controller been reset.
  227. * Therefore only do power up at the first up device, and
  228. * power down at the last down device.
  229. *
  230. * Set USB AHB INCR length to 16
  231. */
  232. if (atomic_inc_return(&usb_pwr_ref) == 1) {
  233. cns3xxx_pwr_power_up(1 << PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_USB);
  234. cns3xxx_pwr_clk_en(1 << PM_CLK_GATE_REG_OFFSET_USB_HOST);
  235. cns3xxx_pwr_soft_rst(1 << PM_SOFT_RST_REG_OFFST_USB_HOST);
  236. __raw_writel((__raw_readl(MISC_CHIP_CONFIG_REG) | (0X2 << 24)),
  237. MISC_CHIP_CONFIG_REG);
  238. }
  239. return 0;
  240. }
  241. static void csn3xxx_usb_power_off(struct platform_device *pdev)
  242. {
  243. /*
  244. * EHCI and OHCI share the same clock and power,
  245. * resetting twice would cause the 1st controller been reset.
  246. * Therefore only do power up at the first up device, and
  247. * power down at the last down device.
  248. */
  249. if (atomic_dec_return(&usb_pwr_ref) == 0)
  250. cns3xxx_pwr_clk_dis(1 << PM_CLK_GATE_REG_OFFSET_USB_HOST);
  251. }
  252. static struct usb_ehci_pdata cns3xxx_usb_ehci_pdata = {
  253. .power_on = csn3xxx_usb_power_on,
  254. .power_off = csn3xxx_usb_power_off,
  255. };
  256. static struct usb_ohci_pdata cns3xxx_usb_ohci_pdata = {
  257. .num_ports = 1,
  258. .power_on = csn3xxx_usb_power_on,
  259. .power_off = csn3xxx_usb_power_off,
  260. };
  261. static struct of_dev_auxdata cns3xxx_auxdata[] __initconst = {
  262. { "intel,usb-ehci", CNS3XXX_USB_BASE, "ehci-platform", &cns3xxx_usb_ehci_pdata },
  263. { "intel,usb-ohci", CNS3XXX_USB_OHCI_BASE, "ohci-platform", &cns3xxx_usb_ohci_pdata },
  264. { "cavium,cns3420-ahci", CNS3XXX_SATA2_BASE, "ahci", NULL },
  265. { "cavium,cns3420-sdhci", CNS3XXX_SDIO_BASE, "ahci", NULL },
  266. {},
  267. };
  268. static void __init cns3xxx_init(void)
  269. {
  270. struct device_node *dn;
  271. cns3xxx_l2x0_init();
  272. dn = of_find_compatible_node(NULL, NULL, "cavium,cns3420-ahci");
  273. if (of_device_is_available(dn)) {
  274. u32 tmp;
  275. tmp = __raw_readl(MISC_SATA_POWER_MODE);
  276. tmp |= 0x1 << 16; /* Disable SATA PHY 0 from SLUMBER Mode */
  277. tmp |= 0x1 << 17; /* Disable SATA PHY 1 from SLUMBER Mode */
  278. __raw_writel(tmp, MISC_SATA_POWER_MODE);
  279. /* Enable SATA PHY */
  280. cns3xxx_pwr_power_up(0x1 << PM_PLL_HM_PD_CTRL_REG_OFFSET_SATA_PHY0);
  281. cns3xxx_pwr_power_up(0x1 << PM_PLL_HM_PD_CTRL_REG_OFFSET_SATA_PHY1);
  282. /* Enable SATA Clock */
  283. cns3xxx_pwr_clk_en(0x1 << PM_CLK_GATE_REG_OFFSET_SATA);
  284. /* De-Asscer SATA Reset */
  285. cns3xxx_pwr_soft_rst(CNS3XXX_PWR_SOFTWARE_RST(SATA));
  286. }
  287. dn = of_find_compatible_node(NULL, NULL, "cavium,cns3420-sdhci");
  288. if (of_device_is_available(dn)) {
  289. u32 __iomem *gpioa = IOMEM(CNS3XXX_MISC_BASE_VIRT + 0x0014);
  290. u32 gpioa_pins = __raw_readl(gpioa);
  291. /* MMC/SD pins share with GPIOA */
  292. gpioa_pins |= 0x1fff0004;
  293. __raw_writel(gpioa_pins, gpioa);
  294. cns3xxx_pwr_clk_en(CNS3XXX_PWR_CLK_EN(SDIO));
  295. cns3xxx_pwr_soft_rst(CNS3XXX_PWR_SOFTWARE_RST(SDIO));
  296. }
  297. pm_power_off = cns3xxx_power_off;
  298. of_platform_populate(NULL, of_default_bus_match_table,
  299. cns3xxx_auxdata, NULL);
  300. }
  301. static const char *cns3xxx_dt_compat[] __initdata = {
  302. "cavium,cns3410",
  303. "cavium,cns3420",
  304. NULL,
  305. };
  306. DT_MACHINE_START(CNS3XXX_DT, "Cavium Networks CNS3xxx")
  307. .dt_compat = cns3xxx_dt_compat,
  308. .nr_irqs = NR_IRQS_CNS3XXX,
  309. .map_io = cns3xxx_map_io,
  310. .init_irq = cns3xxx_init_irq,
  311. .init_time = cns3xxx_timer_init,
  312. .init_machine = cns3xxx_init,
  313. .restart = cns3xxx_restart,
  314. MACHINE_END