vexpress-v2p-ca15_a7.dts 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * ARM Ltd. Versatile Express
  3. *
  4. * CoreTile Express A15x2 A7x3
  5. * Cortex-A15_A7 MPCore (V2P-CA15_A7)
  6. *
  7. * HBI-0249A
  8. */
  9. /dts-v1/;
  10. / {
  11. model = "V2P-CA15_CA7";
  12. arm,hbi = <0x249>;
  13. arm,vexpress,site = <0xf>;
  14. compatible = "arm,vexpress,v2p-ca15_a7", "arm,vexpress";
  15. interrupt-parent = <&gic>;
  16. #address-cells = <2>;
  17. #size-cells = <2>;
  18. chosen { };
  19. aliases {
  20. serial0 = &v2m_serial0;
  21. serial1 = &v2m_serial1;
  22. serial2 = &v2m_serial2;
  23. serial3 = &v2m_serial3;
  24. i2c0 = &v2m_i2c_dvi;
  25. i2c1 = &v2m_i2c_pcie;
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. cpu0: cpu@0 {
  31. device_type = "cpu";
  32. compatible = "arm,cortex-a15";
  33. reg = <0>;
  34. cci-control-port = <&cci_control1>;
  35. };
  36. cpu1: cpu@1 {
  37. device_type = "cpu";
  38. compatible = "arm,cortex-a15";
  39. reg = <1>;
  40. cci-control-port = <&cci_control1>;
  41. };
  42. cpu2: cpu@2 {
  43. device_type = "cpu";
  44. compatible = "arm,cortex-a7";
  45. reg = <0x100>;
  46. cci-control-port = <&cci_control2>;
  47. };
  48. cpu3: cpu@3 {
  49. device_type = "cpu";
  50. compatible = "arm,cortex-a7";
  51. reg = <0x101>;
  52. cci-control-port = <&cci_control2>;
  53. };
  54. cpu4: cpu@4 {
  55. device_type = "cpu";
  56. compatible = "arm,cortex-a7";
  57. reg = <0x102>;
  58. cci-control-port = <&cci_control2>;
  59. };
  60. };
  61. memory@80000000 {
  62. device_type = "memory";
  63. reg = <0 0x80000000 0 0x40000000>;
  64. };
  65. wdt@2a490000 {
  66. compatible = "arm,sp805", "arm,primecell";
  67. reg = <0 0x2a490000 0 0x1000>;
  68. interrupts = <0 98 4>;
  69. clocks = <&oscclk6a>, <&oscclk6a>;
  70. clock-names = "wdogclk", "apb_pclk";
  71. };
  72. hdlcd@2b000000 {
  73. compatible = "arm,hdlcd";
  74. reg = <0 0x2b000000 0 0x1000>;
  75. interrupts = <0 85 4>;
  76. clocks = <&oscclk5>;
  77. clock-names = "pxlclk";
  78. };
  79. memory-controller@2b0a0000 {
  80. compatible = "arm,pl341", "arm,primecell";
  81. reg = <0 0x2b0a0000 0 0x1000>;
  82. clocks = <&oscclk6a>;
  83. clock-names = "apb_pclk";
  84. };
  85. gic: interrupt-controller@2c001000 {
  86. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  87. #interrupt-cells = <3>;
  88. #address-cells = <0>;
  89. interrupt-controller;
  90. reg = <0 0x2c001000 0 0x1000>,
  91. <0 0x2c002000 0 0x1000>,
  92. <0 0x2c004000 0 0x2000>,
  93. <0 0x2c006000 0 0x2000>;
  94. interrupts = <1 9 0xf04>;
  95. };
  96. cci@2c090000 {
  97. compatible = "arm,cci-400";
  98. #address-cells = <1>;
  99. #size-cells = <1>;
  100. reg = <0 0x2c090000 0 0x1000>;
  101. ranges = <0x0 0x0 0x2c090000 0x10000>;
  102. cci_control1: slave-if@4000 {
  103. compatible = "arm,cci-400-ctrl-if";
  104. interface-type = "ace";
  105. reg = <0x4000 0x1000>;
  106. };
  107. cci_control2: slave-if@5000 {
  108. compatible = "arm,cci-400-ctrl-if";
  109. interface-type = "ace";
  110. reg = <0x5000 0x1000>;
  111. };
  112. };
  113. memory-controller@7ffd0000 {
  114. compatible = "arm,pl354", "arm,primecell";
  115. reg = <0 0x7ffd0000 0 0x1000>;
  116. interrupts = <0 86 4>,
  117. <0 87 4>;
  118. clocks = <&oscclk6a>;
  119. clock-names = "apb_pclk";
  120. };
  121. dma@7ff00000 {
  122. compatible = "arm,pl330", "arm,primecell";
  123. reg = <0 0x7ff00000 0 0x1000>;
  124. interrupts = <0 92 4>,
  125. <0 88 4>,
  126. <0 89 4>,
  127. <0 90 4>,
  128. <0 91 4>;
  129. clocks = <&oscclk6a>;
  130. clock-names = "apb_pclk";
  131. };
  132. scc@7fff0000 {
  133. compatible = "arm,vexpress-scc,v2p-ca15_a7", "arm,vexpress-scc";
  134. reg = <0 0x7fff0000 0 0x1000>;
  135. interrupts = <0 95 4>;
  136. };
  137. timer {
  138. compatible = "arm,armv7-timer";
  139. interrupts = <1 13 0xf08>,
  140. <1 14 0xf08>,
  141. <1 11 0xf08>,
  142. <1 10 0xf08>;
  143. };
  144. pmu {
  145. compatible = "arm,cortex-a15-pmu";
  146. interrupts = <0 68 4>,
  147. <0 69 4>;
  148. };
  149. oscclk6a: oscclk6a {
  150. /* Reference 24MHz clock */
  151. compatible = "fixed-clock";
  152. #clock-cells = <0>;
  153. clock-frequency = <24000000>;
  154. clock-output-names = "oscclk6a";
  155. };
  156. dcc {
  157. compatible = "arm,vexpress,config-bus";
  158. arm,vexpress,config-bridge = <&v2m_sysreg>;
  159. osc@0 {
  160. /* A15 PLL 0 reference clock */
  161. compatible = "arm,vexpress-osc";
  162. arm,vexpress-sysreg,func = <1 0>;
  163. freq-range = <17000000 50000000>;
  164. #clock-cells = <0>;
  165. clock-output-names = "oscclk0";
  166. };
  167. osc@1 {
  168. /* A15 PLL 1 reference clock */
  169. compatible = "arm,vexpress-osc";
  170. arm,vexpress-sysreg,func = <1 1>;
  171. freq-range = <17000000 50000000>;
  172. #clock-cells = <0>;
  173. clock-output-names = "oscclk1";
  174. };
  175. osc@2 {
  176. /* A7 PLL 0 reference clock */
  177. compatible = "arm,vexpress-osc";
  178. arm,vexpress-sysreg,func = <1 2>;
  179. freq-range = <17000000 50000000>;
  180. #clock-cells = <0>;
  181. clock-output-names = "oscclk2";
  182. };
  183. osc@3 {
  184. /* A7 PLL 1 reference clock */
  185. compatible = "arm,vexpress-osc";
  186. arm,vexpress-sysreg,func = <1 3>;
  187. freq-range = <17000000 50000000>;
  188. #clock-cells = <0>;
  189. clock-output-names = "oscclk3";
  190. };
  191. osc@4 {
  192. /* External AXI master clock */
  193. compatible = "arm,vexpress-osc";
  194. arm,vexpress-sysreg,func = <1 4>;
  195. freq-range = <20000000 40000000>;
  196. #clock-cells = <0>;
  197. clock-output-names = "oscclk4";
  198. };
  199. oscclk5: osc@5 {
  200. /* HDLCD PLL reference clock */
  201. compatible = "arm,vexpress-osc";
  202. arm,vexpress-sysreg,func = <1 5>;
  203. freq-range = <23750000 165000000>;
  204. #clock-cells = <0>;
  205. clock-output-names = "oscclk5";
  206. };
  207. smbclk: osc@6 {
  208. /* Static memory controller clock */
  209. compatible = "arm,vexpress-osc";
  210. arm,vexpress-sysreg,func = <1 6>;
  211. freq-range = <20000000 40000000>;
  212. #clock-cells = <0>;
  213. clock-output-names = "oscclk6";
  214. };
  215. osc@7 {
  216. /* SYS PLL reference clock */
  217. compatible = "arm,vexpress-osc";
  218. arm,vexpress-sysreg,func = <1 7>;
  219. freq-range = <17000000 50000000>;
  220. #clock-cells = <0>;
  221. clock-output-names = "oscclk7";
  222. };
  223. osc@8 {
  224. /* DDR2 PLL reference clock */
  225. compatible = "arm,vexpress-osc";
  226. arm,vexpress-sysreg,func = <1 8>;
  227. freq-range = <20000000 50000000>;
  228. #clock-cells = <0>;
  229. clock-output-names = "oscclk8";
  230. };
  231. volt@0 {
  232. /* A15 CPU core voltage */
  233. compatible = "arm,vexpress-volt";
  234. arm,vexpress-sysreg,func = <2 0>;
  235. regulator-name = "A15 Vcore";
  236. regulator-min-microvolt = <800000>;
  237. regulator-max-microvolt = <1050000>;
  238. regulator-always-on;
  239. label = "A15 Vcore";
  240. };
  241. volt@1 {
  242. /* A7 CPU core voltage */
  243. compatible = "arm,vexpress-volt";
  244. arm,vexpress-sysreg,func = <2 1>;
  245. regulator-name = "A7 Vcore";
  246. regulator-min-microvolt = <800000>;
  247. regulator-max-microvolt = <1050000>;
  248. regulator-always-on;
  249. label = "A7 Vcore";
  250. };
  251. amp@0 {
  252. /* Total current for the two A15 cores */
  253. compatible = "arm,vexpress-amp";
  254. arm,vexpress-sysreg,func = <3 0>;
  255. label = "A15 Icore";
  256. };
  257. amp@1 {
  258. /* Total current for the three A7 cores */
  259. compatible = "arm,vexpress-amp";
  260. arm,vexpress-sysreg,func = <3 1>;
  261. label = "A7 Icore";
  262. };
  263. temp@0 {
  264. /* DCC internal temperature */
  265. compatible = "arm,vexpress-temp";
  266. arm,vexpress-sysreg,func = <4 0>;
  267. label = "DCC";
  268. };
  269. power@0 {
  270. /* Total power for the two A15 cores */
  271. compatible = "arm,vexpress-power";
  272. arm,vexpress-sysreg,func = <12 0>;
  273. label = "A15 Pcore";
  274. };
  275. power@1 {
  276. /* Total power for the three A7 cores */
  277. compatible = "arm,vexpress-power";
  278. arm,vexpress-sysreg,func = <12 1>;
  279. label = "A7 Pcore";
  280. };
  281. energy@0 {
  282. /* Total energy for the two A15 cores */
  283. compatible = "arm,vexpress-energy";
  284. arm,vexpress-sysreg,func = <13 0>;
  285. label = "A15 Jcore";
  286. };
  287. energy@2 {
  288. /* Total energy for the three A7 cores */
  289. compatible = "arm,vexpress-energy";
  290. arm,vexpress-sysreg,func = <13 2>;
  291. label = "A7 Jcore";
  292. };
  293. };
  294. smb {
  295. compatible = "simple-bus";
  296. #address-cells = <2>;
  297. #size-cells = <1>;
  298. ranges = <0 0 0 0x08000000 0x04000000>,
  299. <1 0 0 0x14000000 0x04000000>,
  300. <2 0 0 0x18000000 0x04000000>,
  301. <3 0 0 0x1c000000 0x04000000>,
  302. <4 0 0 0x0c000000 0x04000000>,
  303. <5 0 0 0x10000000 0x04000000>;
  304. #interrupt-cells = <1>;
  305. interrupt-map-mask = <0 0 63>;
  306. interrupt-map = <0 0 0 &gic 0 0 4>,
  307. <0 0 1 &gic 0 1 4>,
  308. <0 0 2 &gic 0 2 4>,
  309. <0 0 3 &gic 0 3 4>,
  310. <0 0 4 &gic 0 4 4>,
  311. <0 0 5 &gic 0 5 4>,
  312. <0 0 6 &gic 0 6 4>,
  313. <0 0 7 &gic 0 7 4>,
  314. <0 0 8 &gic 0 8 4>,
  315. <0 0 9 &gic 0 9 4>,
  316. <0 0 10 &gic 0 10 4>,
  317. <0 0 11 &gic 0 11 4>,
  318. <0 0 12 &gic 0 12 4>,
  319. <0 0 13 &gic 0 13 4>,
  320. <0 0 14 &gic 0 14 4>,
  321. <0 0 15 &gic 0 15 4>,
  322. <0 0 16 &gic 0 16 4>,
  323. <0 0 17 &gic 0 17 4>,
  324. <0 0 18 &gic 0 18 4>,
  325. <0 0 19 &gic 0 19 4>,
  326. <0 0 20 &gic 0 20 4>,
  327. <0 0 21 &gic 0 21 4>,
  328. <0 0 22 &gic 0 22 4>,
  329. <0 0 23 &gic 0 23 4>,
  330. <0 0 24 &gic 0 24 4>,
  331. <0 0 25 &gic 0 25 4>,
  332. <0 0 26 &gic 0 26 4>,
  333. <0 0 27 &gic 0 27 4>,
  334. <0 0 28 &gic 0 28 4>,
  335. <0 0 29 &gic 0 29 4>,
  336. <0 0 30 &gic 0 30 4>,
  337. <0 0 31 &gic 0 31 4>,
  338. <0 0 32 &gic 0 32 4>,
  339. <0 0 33 &gic 0 33 4>,
  340. <0 0 34 &gic 0 34 4>,
  341. <0 0 35 &gic 0 35 4>,
  342. <0 0 36 &gic 0 36 4>,
  343. <0 0 37 &gic 0 37 4>,
  344. <0 0 38 &gic 0 38 4>,
  345. <0 0 39 &gic 0 39 4>,
  346. <0 0 40 &gic 0 40 4>,
  347. <0 0 41 &gic 0 41 4>,
  348. <0 0 42 &gic 0 42 4>;
  349. /include/ "vexpress-v2m-rs1.dtsi"
  350. };
  351. };