tegra30.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. #include <dt-bindings/clock/tegra30-car.h>
  2. #include <dt-bindings/gpio/tegra-gpio.h>
  3. #include <dt-bindings/interrupt-controller/arm-gic.h>
  4. #include "skeleton.dtsi"
  5. / {
  6. compatible = "nvidia,tegra30";
  7. interrupt-parent = <&intc>;
  8. aliases {
  9. serial0 = &uarta;
  10. serial1 = &uartb;
  11. serial2 = &uartc;
  12. serial3 = &uartd;
  13. serial4 = &uarte;
  14. };
  15. pcie-controller {
  16. compatible = "nvidia,tegra30-pcie";
  17. device_type = "pci";
  18. reg = <0x00003000 0x00000800 /* PADS registers */
  19. 0x00003800 0x00000200 /* AFI registers */
  20. 0x10000000 0x10000000>; /* configuration space */
  21. reg-names = "pads", "afi", "cs";
  22. interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */
  23. GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
  24. interrupt-names = "intr", "msi";
  25. bus-range = <0x00 0xff>;
  26. #address-cells = <3>;
  27. #size-cells = <2>;
  28. ranges = <0x82000000 0 0x00000000 0x00000000 0 0x00001000 /* port 0 configuration space */
  29. 0x82000000 0 0x00001000 0x00001000 0 0x00001000 /* port 1 configuration space */
  30. 0x82000000 0 0x00004000 0x00004000 0 0x00001000 /* port 2 configuration space */
  31. 0x81000000 0 0 0x02000000 0 0x00010000 /* downstream I/O */
  32. 0x82000000 0 0x20000000 0x20000000 0 0x08000000 /* non-prefetchable memory */
  33. 0xc2000000 0 0x28000000 0x28000000 0 0x18000000>; /* prefetchable memory */
  34. clocks = <&tegra_car TEGRA30_CLK_PCIE>,
  35. <&tegra_car TEGRA30_CLK_AFI>,
  36. <&tegra_car TEGRA30_CLK_PCIEX>,
  37. <&tegra_car TEGRA30_CLK_PLL_E>,
  38. <&tegra_car TEGRA30_CLK_CML0>;
  39. clock-names = "pex", "afi", "pcie_xclk", "pll_e", "cml";
  40. status = "disabled";
  41. pci@1,0 {
  42. device_type = "pci";
  43. assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>;
  44. reg = <0x000800 0 0 0 0>;
  45. status = "disabled";
  46. #address-cells = <3>;
  47. #size-cells = <2>;
  48. ranges;
  49. nvidia,num-lanes = <2>;
  50. };
  51. pci@2,0 {
  52. device_type = "pci";
  53. assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>;
  54. reg = <0x001000 0 0 0 0>;
  55. status = "disabled";
  56. #address-cells = <3>;
  57. #size-cells = <2>;
  58. ranges;
  59. nvidia,num-lanes = <2>;
  60. };
  61. pci@3,0 {
  62. device_type = "pci";
  63. assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>;
  64. reg = <0x001800 0 0 0 0>;
  65. status = "disabled";
  66. #address-cells = <3>;
  67. #size-cells = <2>;
  68. ranges;
  69. nvidia,num-lanes = <2>;
  70. };
  71. };
  72. host1x {
  73. compatible = "nvidia,tegra30-host1x", "simple-bus";
  74. reg = <0x50000000 0x00024000>;
  75. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
  76. <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
  77. clocks = <&tegra_car TEGRA30_CLK_HOST1X>;
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. ranges = <0x54000000 0x54000000 0x04000000>;
  81. mpe {
  82. compatible = "nvidia,tegra30-mpe";
  83. reg = <0x54040000 0x00040000>;
  84. interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
  85. clocks = <&tegra_car TEGRA30_CLK_MPE>;
  86. };
  87. vi {
  88. compatible = "nvidia,tegra30-vi";
  89. reg = <0x54080000 0x00040000>;
  90. interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  91. clocks = <&tegra_car TEGRA30_CLK_VI>;
  92. };
  93. epp {
  94. compatible = "nvidia,tegra30-epp";
  95. reg = <0x540c0000 0x00040000>;
  96. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
  97. clocks = <&tegra_car TEGRA30_CLK_EPP>;
  98. };
  99. isp {
  100. compatible = "nvidia,tegra30-isp";
  101. reg = <0x54100000 0x00040000>;
  102. interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  103. clocks = <&tegra_car TEGRA30_CLK_ISP>;
  104. };
  105. gr2d {
  106. compatible = "nvidia,tegra30-gr2d";
  107. reg = <0x54140000 0x00040000>;
  108. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  109. clocks = <&tegra_car TEGRA30_CLK_GR2D>;
  110. };
  111. gr3d {
  112. compatible = "nvidia,tegra30-gr3d";
  113. reg = <0x54180000 0x00040000>;
  114. clocks = <&tegra_car 24 &tegra_car 98>;
  115. clock-names = "3d", "3d2";
  116. };
  117. dc@54200000 {
  118. compatible = "nvidia,tegra30-dc";
  119. reg = <0x54200000 0x00040000>;
  120. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  121. clocks = <&tegra_car TEGRA30_CLK_DISP1>,
  122. <&tegra_car TEGRA30_CLK_PLL_P>;
  123. clock-names = "disp1", "parent";
  124. rgb {
  125. status = "disabled";
  126. };
  127. };
  128. dc@54240000 {
  129. compatible = "nvidia,tegra30-dc";
  130. reg = <0x54240000 0x00040000>;
  131. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  132. clocks = <&tegra_car TEGRA30_CLK_DISP2>,
  133. <&tegra_car TEGRA30_CLK_PLL_P>;
  134. clock-names = "disp2", "parent";
  135. rgb {
  136. status = "disabled";
  137. };
  138. };
  139. hdmi {
  140. compatible = "nvidia,tegra30-hdmi";
  141. reg = <0x54280000 0x00040000>;
  142. interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  143. clocks = <&tegra_car TEGRA30_CLK_HDMI>,
  144. <&tegra_car TEGRA30_CLK_PLL_D2_OUT0>;
  145. clock-names = "hdmi", "parent";
  146. status = "disabled";
  147. };
  148. tvo {
  149. compatible = "nvidia,tegra30-tvo";
  150. reg = <0x542c0000 0x00040000>;
  151. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  152. clocks = <&tegra_car TEGRA30_CLK_TVO>;
  153. status = "disabled";
  154. };
  155. dsi {
  156. compatible = "nvidia,tegra30-dsi";
  157. reg = <0x54300000 0x00040000>;
  158. clocks = <&tegra_car TEGRA30_CLK_DSIA>;
  159. status = "disabled";
  160. };
  161. };
  162. timer@50004600 {
  163. compatible = "arm,cortex-a9-twd-timer";
  164. reg = <0x50040600 0x20>;
  165. interrupts = <GIC_PPI 13
  166. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  167. clocks = <&tegra_car TEGRA30_CLK_TWD>;
  168. };
  169. intc: interrupt-controller {
  170. compatible = "arm,cortex-a9-gic";
  171. reg = <0x50041000 0x1000
  172. 0x50040100 0x0100>;
  173. interrupt-controller;
  174. #interrupt-cells = <3>;
  175. };
  176. cache-controller {
  177. compatible = "arm,pl310-cache";
  178. reg = <0x50043000 0x1000>;
  179. arm,data-latency = <6 6 2>;
  180. arm,tag-latency = <5 5 2>;
  181. cache-unified;
  182. cache-level = <2>;
  183. };
  184. timer@60005000 {
  185. compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
  186. reg = <0x60005000 0x400>;
  187. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  188. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  189. <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  190. <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
  191. <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  192. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
  193. clocks = <&tegra_car TEGRA30_CLK_TIMER>;
  194. };
  195. tegra_car: clock {
  196. compatible = "nvidia,tegra30-car";
  197. reg = <0x60006000 0x1000>;
  198. #clock-cells = <1>;
  199. };
  200. apbdma: dma {
  201. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  202. reg = <0x6000a000 0x1400>;
  203. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  204. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  205. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
  206. <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
  207. <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
  208. <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
  209. <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
  210. <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
  211. <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
  212. <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
  213. <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
  214. <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
  215. <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
  216. <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
  217. <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
  218. <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
  219. <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
  220. <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
  221. <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
  222. <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
  223. <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
  224. <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
  225. <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
  226. <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
  227. <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
  228. <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
  229. <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
  230. <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
  231. <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
  232. <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
  233. <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
  234. <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
  235. clocks = <&tegra_car TEGRA30_CLK_APBDMA>;
  236. };
  237. ahb: ahb {
  238. compatible = "nvidia,tegra30-ahb";
  239. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  240. };
  241. gpio: gpio {
  242. compatible = "nvidia,tegra30-gpio";
  243. reg = <0x6000d000 0x1000>;
  244. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
  245. <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
  246. <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  247. <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  248. <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
  249. <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
  250. <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
  251. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
  252. #gpio-cells = <2>;
  253. gpio-controller;
  254. #interrupt-cells = <2>;
  255. interrupt-controller;
  256. };
  257. pinmux: pinmux {
  258. compatible = "nvidia,tegra30-pinmux";
  259. reg = <0x70000868 0xd4 /* Pad control registers */
  260. 0x70003000 0x3e4>; /* Mux registers */
  261. };
  262. /*
  263. * There are two serial driver i.e. 8250 based simple serial
  264. * driver and APB DMA based serial driver for higher baudrate
  265. * and performace. To enable the 8250 based driver, the compatible
  266. * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
  267. * the APB DMA based serial driver, the comptible is
  268. * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
  269. */
  270. uarta: serial@70006000 {
  271. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  272. reg = <0x70006000 0x40>;
  273. reg-shift = <2>;
  274. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  275. nvidia,dma-request-selector = <&apbdma 8>;
  276. clocks = <&tegra_car TEGRA30_CLK_UARTA>;
  277. status = "disabled";
  278. };
  279. uartb: serial@70006040 {
  280. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  281. reg = <0x70006040 0x40>;
  282. reg-shift = <2>;
  283. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  284. nvidia,dma-request-selector = <&apbdma 9>;
  285. clocks = <&tegra_car TEGRA30_CLK_UARTB>;
  286. status = "disabled";
  287. };
  288. uartc: serial@70006200 {
  289. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  290. reg = <0x70006200 0x100>;
  291. reg-shift = <2>;
  292. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  293. nvidia,dma-request-selector = <&apbdma 10>;
  294. clocks = <&tegra_car TEGRA30_CLK_UARTC>;
  295. status = "disabled";
  296. };
  297. uartd: serial@70006300 {
  298. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  299. reg = <0x70006300 0x100>;
  300. reg-shift = <2>;
  301. interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
  302. nvidia,dma-request-selector = <&apbdma 19>;
  303. clocks = <&tegra_car TEGRA30_CLK_UARTD>;
  304. status = "disabled";
  305. };
  306. uarte: serial@70006400 {
  307. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  308. reg = <0x70006400 0x100>;
  309. reg-shift = <2>;
  310. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  311. nvidia,dma-request-selector = <&apbdma 20>;
  312. clocks = <&tegra_car TEGRA30_CLK_UARTE>;
  313. status = "disabled";
  314. };
  315. pwm: pwm {
  316. compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
  317. reg = <0x7000a000 0x100>;
  318. #pwm-cells = <2>;
  319. clocks = <&tegra_car TEGRA30_CLK_PWM>;
  320. status = "disabled";
  321. };
  322. rtc {
  323. compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
  324. reg = <0x7000e000 0x100>;
  325. interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
  326. clocks = <&tegra_car TEGRA30_CLK_RTC>;
  327. };
  328. i2c@7000c000 {
  329. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  330. reg = <0x7000c000 0x100>;
  331. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  332. #address-cells = <1>;
  333. #size-cells = <0>;
  334. clocks = <&tegra_car TEGRA30_CLK_I2C1>,
  335. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  336. clock-names = "div-clk", "fast-clk";
  337. status = "disabled";
  338. };
  339. i2c@7000c400 {
  340. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  341. reg = <0x7000c400 0x100>;
  342. interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
  343. #address-cells = <1>;
  344. #size-cells = <0>;
  345. clocks = <&tegra_car TEGRA30_CLK_I2C2>,
  346. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  347. clock-names = "div-clk", "fast-clk";
  348. status = "disabled";
  349. };
  350. i2c@7000c500 {
  351. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  352. reg = <0x7000c500 0x100>;
  353. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
  354. #address-cells = <1>;
  355. #size-cells = <0>;
  356. clocks = <&tegra_car TEGRA30_CLK_I2C3>,
  357. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  358. clock-names = "div-clk", "fast-clk";
  359. status = "disabled";
  360. };
  361. i2c@7000c700 {
  362. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  363. reg = <0x7000c700 0x100>;
  364. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  365. #address-cells = <1>;
  366. #size-cells = <0>;
  367. clocks = <&tegra_car TEGRA30_CLK_I2C4>,
  368. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  369. clock-names = "div-clk", "fast-clk";
  370. status = "disabled";
  371. };
  372. i2c@7000d000 {
  373. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  374. reg = <0x7000d000 0x100>;
  375. interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
  376. #address-cells = <1>;
  377. #size-cells = <0>;
  378. clocks = <&tegra_car TEGRA30_CLK_I2C5>,
  379. <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
  380. clock-names = "div-clk", "fast-clk";
  381. status = "disabled";
  382. };
  383. spi@7000d400 {
  384. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  385. reg = <0x7000d400 0x200>;
  386. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  387. nvidia,dma-request-selector = <&apbdma 15>;
  388. #address-cells = <1>;
  389. #size-cells = <0>;
  390. clocks = <&tegra_car TEGRA30_CLK_SBC1>;
  391. status = "disabled";
  392. };
  393. spi@7000d600 {
  394. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  395. reg = <0x7000d600 0x200>;
  396. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  397. nvidia,dma-request-selector = <&apbdma 16>;
  398. #address-cells = <1>;
  399. #size-cells = <0>;
  400. clocks = <&tegra_car TEGRA30_CLK_SBC2>;
  401. status = "disabled";
  402. };
  403. spi@7000d800 {
  404. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  405. reg = <0x7000d800 0x200>;
  406. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  407. nvidia,dma-request-selector = <&apbdma 17>;
  408. #address-cells = <1>;
  409. #size-cells = <0>;
  410. clocks = <&tegra_car TEGRA30_CLK_SBC3>;
  411. status = "disabled";
  412. };
  413. spi@7000da00 {
  414. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  415. reg = <0x7000da00 0x200>;
  416. interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  417. nvidia,dma-request-selector = <&apbdma 18>;
  418. #address-cells = <1>;
  419. #size-cells = <0>;
  420. clocks = <&tegra_car TEGRA30_CLK_SBC4>;
  421. status = "disabled";
  422. };
  423. spi@7000dc00 {
  424. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  425. reg = <0x7000dc00 0x200>;
  426. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  427. nvidia,dma-request-selector = <&apbdma 27>;
  428. #address-cells = <1>;
  429. #size-cells = <0>;
  430. clocks = <&tegra_car TEGRA30_CLK_SBC5>;
  431. status = "disabled";
  432. };
  433. spi@7000de00 {
  434. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  435. reg = <0x7000de00 0x200>;
  436. interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
  437. nvidia,dma-request-selector = <&apbdma 28>;
  438. #address-cells = <1>;
  439. #size-cells = <0>;
  440. clocks = <&tegra_car TEGRA30_CLK_SBC6>;
  441. status = "disabled";
  442. };
  443. kbc {
  444. compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
  445. reg = <0x7000e200 0x100>;
  446. interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
  447. clocks = <&tegra_car TEGRA30_CLK_KBC>;
  448. status = "disabled";
  449. };
  450. pmc {
  451. compatible = "nvidia,tegra30-pmc";
  452. reg = <0x7000e400 0x400>;
  453. clocks = <&tegra_car TEGRA30_CLK_PCLK>, <&clk32k_in>;
  454. clock-names = "pclk", "clk32k_in";
  455. };
  456. memory-controller {
  457. compatible = "nvidia,tegra30-mc";
  458. reg = <0x7000f000 0x010
  459. 0x7000f03c 0x1b4
  460. 0x7000f200 0x028
  461. 0x7000f284 0x17c>;
  462. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  463. };
  464. iommu {
  465. compatible = "nvidia,tegra30-smmu";
  466. reg = <0x7000f010 0x02c
  467. 0x7000f1f0 0x010
  468. 0x7000f228 0x05c>;
  469. nvidia,#asids = <4>; /* # of ASIDs */
  470. dma-window = <0 0x40000000>; /* IOVA start & length */
  471. nvidia,ahb = <&ahb>;
  472. };
  473. ahub {
  474. compatible = "nvidia,tegra30-ahub";
  475. reg = <0x70080000 0x200
  476. 0x70080200 0x100>;
  477. interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
  478. nvidia,dma-request-selector = <&apbdma 1>;
  479. clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
  480. <&tegra_car TEGRA30_CLK_APBIF>,
  481. <&tegra_car TEGRA30_CLK_I2S0>,
  482. <&tegra_car TEGRA30_CLK_I2S1>,
  483. <&tegra_car TEGRA30_CLK_I2S2>,
  484. <&tegra_car TEGRA30_CLK_I2S3>,
  485. <&tegra_car TEGRA30_CLK_I2S4>,
  486. <&tegra_car TEGRA30_CLK_DAM0>,
  487. <&tegra_car TEGRA30_CLK_DAM1>,
  488. <&tegra_car TEGRA30_CLK_DAM2>,
  489. <&tegra_car TEGRA30_CLK_SPDIF_IN>;
  490. clock-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
  491. "i2s3", "i2s4", "dam0", "dam1", "dam2",
  492. "spdif_in";
  493. ranges;
  494. #address-cells = <1>;
  495. #size-cells = <1>;
  496. tegra_i2s0: i2s@70080300 {
  497. compatible = "nvidia,tegra30-i2s";
  498. reg = <0x70080300 0x100>;
  499. nvidia,ahub-cif-ids = <4 4>;
  500. clocks = <&tegra_car TEGRA30_CLK_I2S0>;
  501. status = "disabled";
  502. };
  503. tegra_i2s1: i2s@70080400 {
  504. compatible = "nvidia,tegra30-i2s";
  505. reg = <0x70080400 0x100>;
  506. nvidia,ahub-cif-ids = <5 5>;
  507. clocks = <&tegra_car TEGRA30_CLK_I2S1>;
  508. status = "disabled";
  509. };
  510. tegra_i2s2: i2s@70080500 {
  511. compatible = "nvidia,tegra30-i2s";
  512. reg = <0x70080500 0x100>;
  513. nvidia,ahub-cif-ids = <6 6>;
  514. clocks = <&tegra_car TEGRA30_CLK_I2S2>;
  515. status = "disabled";
  516. };
  517. tegra_i2s3: i2s@70080600 {
  518. compatible = "nvidia,tegra30-i2s";
  519. reg = <0x70080600 0x100>;
  520. nvidia,ahub-cif-ids = <7 7>;
  521. clocks = <&tegra_car TEGRA30_CLK_I2S3>;
  522. status = "disabled";
  523. };
  524. tegra_i2s4: i2s@70080700 {
  525. compatible = "nvidia,tegra30-i2s";
  526. reg = <0x70080700 0x100>;
  527. nvidia,ahub-cif-ids = <8 8>;
  528. clocks = <&tegra_car TEGRA30_CLK_I2S4>;
  529. status = "disabled";
  530. };
  531. };
  532. sdhci@78000000 {
  533. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  534. reg = <0x78000000 0x200>;
  535. interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
  536. clocks = <&tegra_car TEGRA30_CLK_SDMMC1>;
  537. status = "disabled";
  538. };
  539. sdhci@78000200 {
  540. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  541. reg = <0x78000200 0x200>;
  542. interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  543. clocks = <&tegra_car TEGRA30_CLK_SDMMC2>;
  544. status = "disabled";
  545. };
  546. sdhci@78000400 {
  547. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  548. reg = <0x78000400 0x200>;
  549. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  550. clocks = <&tegra_car TEGRA30_CLK_SDMMC3>;
  551. status = "disabled";
  552. };
  553. sdhci@78000600 {
  554. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  555. reg = <0x78000600 0x200>;
  556. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  557. clocks = <&tegra_car TEGRA30_CLK_SDMMC4>;
  558. status = "disabled";
  559. };
  560. usb@7d000000 {
  561. compatible = "nvidia,tegra30-ehci", "usb-ehci";
  562. reg = <0x7d000000 0x4000>;
  563. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  564. phy_type = "utmi";
  565. clocks = <&tegra_car TEGRA30_CLK_USBD>;
  566. nvidia,needs-double-reset;
  567. nvidia,phy = <&phy1>;
  568. status = "disabled";
  569. };
  570. phy1: usb-phy@7d000000 {
  571. compatible = "nvidia,tegra30-usb-phy";
  572. reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
  573. phy_type = "utmi";
  574. clocks = <&tegra_car TEGRA30_CLK_USBD>,
  575. <&tegra_car TEGRA30_CLK_PLL_U>,
  576. <&tegra_car TEGRA30_CLK_USBD>;
  577. clock-names = "reg", "pll_u", "utmi-pads";
  578. nvidia,hssync-start-delay = <9>;
  579. nvidia,idle-wait-delay = <17>;
  580. nvidia,elastic-limit = <16>;
  581. nvidia,term-range-adj = <6>;
  582. nvidia,xcvr-setup = <51>;
  583. nvidia.xcvr-setup-use-fuses;
  584. nvidia,xcvr-lsfslew = <1>;
  585. nvidia,xcvr-lsrslew = <1>;
  586. nvidia,xcvr-hsslew = <32>;
  587. nvidia,hssquelch-level = <2>;
  588. nvidia,hsdiscon-level = <5>;
  589. status = "disabled";
  590. };
  591. usb@7d004000 {
  592. compatible = "nvidia,tegra30-ehci", "usb-ehci";
  593. reg = <0x7d004000 0x4000>;
  594. interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
  595. phy_type = "ulpi";
  596. clocks = <&tegra_car TEGRA30_CLK_USB2>;
  597. nvidia,phy = <&phy2>;
  598. status = "disabled";
  599. };
  600. phy2: usb-phy@7d004000 {
  601. compatible = "nvidia,tegra30-usb-phy";
  602. reg = <0x7d004000 0x4000>;
  603. phy_type = "ulpi";
  604. clocks = <&tegra_car TEGRA30_CLK_USB2>,
  605. <&tegra_car TEGRA30_CLK_PLL_U>,
  606. <&tegra_car TEGRA30_CLK_CDEV2>;
  607. clock-names = "reg", "pll_u", "ulpi-link";
  608. status = "disabled";
  609. };
  610. usb@7d008000 {
  611. compatible = "nvidia,tegra30-ehci", "usb-ehci";
  612. reg = <0x7d008000 0x4000>;
  613. interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
  614. phy_type = "utmi";
  615. clocks = <&tegra_car TEGRA30_CLK_USB3>;
  616. nvidia,phy = <&phy3>;
  617. status = "disabled";
  618. };
  619. phy3: usb-phy@7d008000 {
  620. compatible = "nvidia,tegra30-usb-phy";
  621. reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
  622. phy_type = "utmi";
  623. clocks = <&tegra_car TEGRA30_CLK_USB3>,
  624. <&tegra_car TEGRA30_CLK_PLL_U>,
  625. <&tegra_car TEGRA30_CLK_USBD>;
  626. clock-names = "reg", "pll_u", "utmi-pads";
  627. nvidia,hssync-start-delay = <0>;
  628. nvidia,idle-wait-delay = <17>;
  629. nvidia,elastic-limit = <16>;
  630. nvidia,term-range-adj = <6>;
  631. nvidia,xcvr-setup = <51>;
  632. nvidia.xcvr-setup-use-fuses;
  633. nvidia,xcvr-lsfslew = <2>;
  634. nvidia,xcvr-lsrslew = <2>;
  635. nvidia,xcvr-hsslew = <32>;
  636. nvidia,hssquelch-level = <2>;
  637. nvidia,hsdiscon-level = <5>;
  638. status = "disabled";
  639. };
  640. cpus {
  641. #address-cells = <1>;
  642. #size-cells = <0>;
  643. cpu@0 {
  644. device_type = "cpu";
  645. compatible = "arm,cortex-a9";
  646. reg = <0>;
  647. };
  648. cpu@1 {
  649. device_type = "cpu";
  650. compatible = "arm,cortex-a9";
  651. reg = <1>;
  652. };
  653. cpu@2 {
  654. device_type = "cpu";
  655. compatible = "arm,cortex-a9";
  656. reg = <2>;
  657. };
  658. cpu@3 {
  659. device_type = "cpu";
  660. compatible = "arm,cortex-a9";
  661. reg = <3>;
  662. };
  663. };
  664. pmu {
  665. compatible = "arm,cortex-a9-pmu";
  666. interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
  667. <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
  668. <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
  669. <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
  670. };
  671. };