sama5d3.dtsi 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063
  1. /*
  2. * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
  3. * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC
  4. *
  5. * Copyright (C) 2013 Atmel,
  6. * 2013 Ludovic Desroches <ludovic.desroches@atmel.com>
  7. *
  8. * Licensed under GPLv2 or later.
  9. */
  10. #include "skeleton.dtsi"
  11. #include <dt-bindings/dma/at91.h>
  12. #include <dt-bindings/pinctrl/at91.h>
  13. #include <dt-bindings/interrupt-controller/irq.h>
  14. #include <dt-bindings/gpio/gpio.h>
  15. / {
  16. model = "Atmel SAMA5D3 family SoC";
  17. compatible = "atmel,sama5d3", "atmel,sama5";
  18. interrupt-parent = <&aic>;
  19. aliases {
  20. serial0 = &dbgu;
  21. serial1 = &usart0;
  22. serial2 = &usart1;
  23. serial3 = &usart2;
  24. serial4 = &usart3;
  25. gpio0 = &pioA;
  26. gpio1 = &pioB;
  27. gpio2 = &pioC;
  28. gpio3 = &pioD;
  29. gpio4 = &pioE;
  30. tcb0 = &tcb0;
  31. tcb1 = &tcb1;
  32. i2c0 = &i2c0;
  33. i2c1 = &i2c1;
  34. i2c2 = &i2c2;
  35. ssc0 = &ssc0;
  36. ssc1 = &ssc1;
  37. };
  38. cpus {
  39. #address-cells = <1>;
  40. #size-cells = <0>;
  41. cpu@0 {
  42. device_type = "cpu";
  43. compatible = "arm,cortex-a5";
  44. reg = <0x0>;
  45. };
  46. };
  47. pmu {
  48. compatible = "arm,cortex-a5-pmu";
  49. interrupts = <46 IRQ_TYPE_LEVEL_HIGH 0>;
  50. };
  51. memory {
  52. reg = <0x20000000 0x8000000>;
  53. };
  54. ahb {
  55. compatible = "simple-bus";
  56. #address-cells = <1>;
  57. #size-cells = <1>;
  58. ranges;
  59. apb {
  60. compatible = "simple-bus";
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. ranges;
  64. mmc0: mmc@f0000000 {
  65. compatible = "atmel,hsmci";
  66. reg = <0xf0000000 0x600>;
  67. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  68. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(0)>;
  69. dma-names = "rxtx";
  70. pinctrl-names = "default";
  71. pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
  72. status = "disabled";
  73. #address-cells = <1>;
  74. #size-cells = <0>;
  75. };
  76. spi0: spi@f0004000 {
  77. #address-cells = <1>;
  78. #size-cells = <0>;
  79. compatible = "atmel,at91rm9200-spi";
  80. reg = <0xf0004000 0x100>;
  81. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  82. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(1)>,
  83. <&dma0 2 AT91_DMA_CFG_PER_ID(2)>;
  84. dma-names = "tx", "rx";
  85. pinctrl-names = "default";
  86. pinctrl-0 = <&pinctrl_spi0>;
  87. status = "disabled";
  88. };
  89. ssc0: ssc@f0008000 {
  90. compatible = "atmel,at91sam9g45-ssc";
  91. reg = <0xf0008000 0x4000>;
  92. interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  95. status = "disabled";
  96. };
  97. can0: can@f000c000 {
  98. compatible = "atmel,at91sam9x5-can";
  99. reg = <0xf000c000 0x300>;
  100. interrupts = <40 IRQ_TYPE_LEVEL_HIGH 3>;
  101. pinctrl-names = "default";
  102. pinctrl-0 = <&pinctrl_can0_rx_tx>;
  103. status = "disabled";
  104. };
  105. tcb0: timer@f0010000 {
  106. compatible = "atmel,at91sam9x5-tcb";
  107. reg = <0xf0010000 0x100>;
  108. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  109. };
  110. i2c0: i2c@f0014000 {
  111. compatible = "atmel,at91sam9x5-i2c";
  112. reg = <0xf0014000 0x4000>;
  113. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
  114. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(7)>,
  115. <&dma0 2 AT91_DMA_CFG_PER_ID(8)>;
  116. dma-names = "tx", "rx";
  117. pinctrl-names = "default";
  118. pinctrl-0 = <&pinctrl_i2c0>;
  119. #address-cells = <1>;
  120. #size-cells = <0>;
  121. status = "disabled";
  122. };
  123. i2c1: i2c@f0018000 {
  124. compatible = "atmel,at91sam9x5-i2c";
  125. reg = <0xf0018000 0x4000>;
  126. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
  127. dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(9)>,
  128. <&dma0 2 AT91_DMA_CFG_PER_ID(10)>;
  129. dma-names = "tx", "rx";
  130. pinctrl-names = "default";
  131. pinctrl-0 = <&pinctrl_i2c1>;
  132. #address-cells = <1>;
  133. #size-cells = <0>;
  134. status = "disabled";
  135. };
  136. usart0: serial@f001c000 {
  137. compatible = "atmel,at91sam9260-usart";
  138. reg = <0xf001c000 0x100>;
  139. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
  140. pinctrl-names = "default";
  141. pinctrl-0 = <&pinctrl_usart0>;
  142. status = "disabled";
  143. };
  144. usart1: serial@f0020000 {
  145. compatible = "atmel,at91sam9260-usart";
  146. reg = <0xf0020000 0x100>;
  147. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
  148. pinctrl-names = "default";
  149. pinctrl-0 = <&pinctrl_usart1>;
  150. status = "disabled";
  151. };
  152. macb0: ethernet@f0028000 {
  153. compatible = "cdns,pc302-gem", "cdns,gem";
  154. reg = <0xf0028000 0x100>;
  155. interrupts = <34 IRQ_TYPE_LEVEL_HIGH 3>;
  156. pinctrl-names = "default";
  157. pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>;
  158. status = "disabled";
  159. };
  160. isi: isi@f0034000 {
  161. compatible = "atmel,at91sam9g45-isi";
  162. reg = <0xf0034000 0x4000>;
  163. interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
  164. status = "disabled";
  165. };
  166. mmc1: mmc@f8000000 {
  167. compatible = "atmel,hsmci";
  168. reg = <0xf8000000 0x600>;
  169. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
  170. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(0)>;
  171. dma-names = "rxtx";
  172. pinctrl-names = "default";
  173. pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
  174. status = "disabled";
  175. #address-cells = <1>;
  176. #size-cells = <0>;
  177. };
  178. mmc2: mmc@f8004000 {
  179. compatible = "atmel,hsmci";
  180. reg = <0xf8004000 0x600>;
  181. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
  182. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(1)>;
  183. dma-names = "rxtx";
  184. pinctrl-names = "default";
  185. pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>;
  186. status = "disabled";
  187. #address-cells = <1>;
  188. #size-cells = <0>;
  189. };
  190. spi1: spi@f8008000 {
  191. #address-cells = <1>;
  192. #size-cells = <0>;
  193. compatible = "atmel,at91rm9200-spi";
  194. reg = <0xf8008000 0x100>;
  195. interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
  196. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(15)>,
  197. <&dma1 2 AT91_DMA_CFG_PER_ID(16)>;
  198. dma-names = "tx", "rx";
  199. pinctrl-names = "default";
  200. pinctrl-0 = <&pinctrl_spi1>;
  201. status = "disabled";
  202. };
  203. ssc1: ssc@f800c000 {
  204. compatible = "atmel,at91sam9g45-ssc";
  205. reg = <0xf800c000 0x4000>;
  206. interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
  207. pinctrl-names = "default";
  208. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  209. status = "disabled";
  210. };
  211. can1: can@f8010000 {
  212. compatible = "atmel,at91sam9x5-can";
  213. reg = <0xf8010000 0x300>;
  214. interrupts = <41 IRQ_TYPE_LEVEL_HIGH 3>;
  215. pinctrl-names = "default";
  216. pinctrl-0 = <&pinctrl_can1_rx_tx>;
  217. };
  218. tcb1: timer@f8014000 {
  219. compatible = "atmel,at91sam9x5-tcb";
  220. reg = <0xf8014000 0x100>;
  221. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
  222. };
  223. adc0: adc@f8018000 {
  224. compatible = "atmel,at91sam9260-adc";
  225. reg = <0xf8018000 0x100>;
  226. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  227. pinctrl-names = "default";
  228. pinctrl-0 = <
  229. &pinctrl_adc0_adtrg
  230. &pinctrl_adc0_ad0
  231. &pinctrl_adc0_ad1
  232. &pinctrl_adc0_ad2
  233. &pinctrl_adc0_ad3
  234. &pinctrl_adc0_ad4
  235. &pinctrl_adc0_ad5
  236. &pinctrl_adc0_ad6
  237. &pinctrl_adc0_ad7
  238. &pinctrl_adc0_ad8
  239. &pinctrl_adc0_ad9
  240. &pinctrl_adc0_ad10
  241. &pinctrl_adc0_ad11
  242. >;
  243. atmel,adc-channel-base = <0x50>;
  244. atmel,adc-channels-used = <0xfff>;
  245. atmel,adc-drdy-mask = <0x1000000>;
  246. atmel,adc-num-channels = <12>;
  247. atmel,adc-startup-time = <40>;
  248. atmel,adc-status-register = <0x30>;
  249. atmel,adc-trigger-register = <0xc0>;
  250. atmel,adc-use-external;
  251. atmel,adc-vref = <3000>;
  252. atmel,adc-res = <10 12>;
  253. atmel,adc-res-names = "lowres", "highres";
  254. status = "disabled";
  255. trigger@0 {
  256. trigger-name = "external-rising";
  257. trigger-value = <0x1>;
  258. trigger-external;
  259. };
  260. trigger@1 {
  261. trigger-name = "external-falling";
  262. trigger-value = <0x2>;
  263. trigger-external;
  264. };
  265. trigger@2 {
  266. trigger-name = "external-any";
  267. trigger-value = <0x3>;
  268. trigger-external;
  269. };
  270. trigger@3 {
  271. trigger-name = "continuous";
  272. trigger-value = <0x6>;
  273. };
  274. };
  275. tsadcc: tsadcc@f8018000 {
  276. compatible = "atmel,at91sam9x5-tsadcc";
  277. reg = <0xf8018000 0x4000>;
  278. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  279. atmel,tsadcc_clock = <300000>;
  280. atmel,filtering_average = <0x03>;
  281. atmel,pendet_debounce = <0x08>;
  282. atmel,pendet_sensitivity = <0x02>;
  283. atmel,ts_sample_hold_time = <0x0a>;
  284. status = "disabled";
  285. };
  286. i2c2: i2c@f801c000 {
  287. compatible = "atmel,at91sam9x5-i2c";
  288. reg = <0xf801c000 0x4000>;
  289. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
  290. dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(11)>,
  291. <&dma1 2 AT91_DMA_CFG_PER_ID(12)>;
  292. dma-names = "tx", "rx";
  293. #address-cells = <1>;
  294. #size-cells = <0>;
  295. status = "disabled";
  296. };
  297. usart2: serial@f8020000 {
  298. compatible = "atmel,at91sam9260-usart";
  299. reg = <0xf8020000 0x100>;
  300. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  301. pinctrl-names = "default";
  302. pinctrl-0 = <&pinctrl_usart2>;
  303. status = "disabled";
  304. };
  305. usart3: serial@f8024000 {
  306. compatible = "atmel,at91sam9260-usart";
  307. reg = <0xf8024000 0x100>;
  308. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  309. pinctrl-names = "default";
  310. pinctrl-0 = <&pinctrl_usart3>;
  311. status = "disabled";
  312. };
  313. macb1: ethernet@f802c000 {
  314. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  315. reg = <0xf802c000 0x100>;
  316. interrupts = <35 IRQ_TYPE_LEVEL_HIGH 3>;
  317. pinctrl-names = "default";
  318. pinctrl-0 = <&pinctrl_macb1_rmii>;
  319. status = "disabled";
  320. };
  321. sha@f8034000 {
  322. compatible = "atmel,sam9g46-sha";
  323. reg = <0xf8034000 0x100>;
  324. interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
  325. };
  326. aes@f8038000 {
  327. compatible = "atmel,sam9g46-aes";
  328. reg = <0xf8038000 0x100>;
  329. interrupts = <43 4 0>;
  330. };
  331. tdes@f803c000 {
  332. compatible = "atmel,sam9g46-tdes";
  333. reg = <0xf803c000 0x100>;
  334. interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
  335. };
  336. dma0: dma-controller@ffffe600 {
  337. compatible = "atmel,at91sam9g45-dma";
  338. reg = <0xffffe600 0x200>;
  339. interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
  340. #dma-cells = <2>;
  341. };
  342. dma1: dma-controller@ffffe800 {
  343. compatible = "atmel,at91sam9g45-dma";
  344. reg = <0xffffe800 0x200>;
  345. interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
  346. #dma-cells = <2>;
  347. };
  348. ramc0: ramc@ffffea00 {
  349. compatible = "atmel,at91sam9g45-ddramc";
  350. reg = <0xffffea00 0x200>;
  351. };
  352. dbgu: serial@ffffee00 {
  353. compatible = "atmel,at91sam9260-usart";
  354. reg = <0xffffee00 0x200>;
  355. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
  356. pinctrl-names = "default";
  357. pinctrl-0 = <&pinctrl_dbgu>;
  358. status = "disabled";
  359. };
  360. aic: interrupt-controller@fffff000 {
  361. #interrupt-cells = <3>;
  362. compatible = "atmel,sama5d3-aic";
  363. interrupt-controller;
  364. reg = <0xfffff000 0x200>;
  365. atmel,external-irqs = <47>;
  366. };
  367. pinctrl@fffff200 {
  368. #address-cells = <1>;
  369. #size-cells = <1>;
  370. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  371. ranges = <0xfffff200 0xfffff200 0xa00>;
  372. atmel,mux-mask = <
  373. /* A B C */
  374. 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */
  375. 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */
  376. 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */
  377. 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */
  378. 0xffffffff 0xbf9f8000 0x18000000 /* pioE */
  379. >;
  380. /* shared pinctrl settings */
  381. adc0 {
  382. pinctrl_adc0_adtrg: adc0_adtrg {
  383. atmel,pins =
  384. <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */
  385. };
  386. pinctrl_adc0_ad0: adc0_ad0 {
  387. atmel,pins =
  388. <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */
  389. };
  390. pinctrl_adc0_ad1: adc0_ad1 {
  391. atmel,pins =
  392. <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */
  393. };
  394. pinctrl_adc0_ad2: adc0_ad2 {
  395. atmel,pins =
  396. <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */
  397. };
  398. pinctrl_adc0_ad3: adc0_ad3 {
  399. atmel,pins =
  400. <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */
  401. };
  402. pinctrl_adc0_ad4: adc0_ad4 {
  403. atmel,pins =
  404. <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */
  405. };
  406. pinctrl_adc0_ad5: adc0_ad5 {
  407. atmel,pins =
  408. <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */
  409. };
  410. pinctrl_adc0_ad6: adc0_ad6 {
  411. atmel,pins =
  412. <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */
  413. };
  414. pinctrl_adc0_ad7: adc0_ad7 {
  415. atmel,pins =
  416. <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */
  417. };
  418. pinctrl_adc0_ad8: adc0_ad8 {
  419. atmel,pins =
  420. <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */
  421. };
  422. pinctrl_adc0_ad9: adc0_ad9 {
  423. atmel,pins =
  424. <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */
  425. };
  426. pinctrl_adc0_ad10: adc0_ad10 {
  427. atmel,pins =
  428. <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */
  429. };
  430. pinctrl_adc0_ad11: adc0_ad11 {
  431. atmel,pins =
  432. <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */
  433. };
  434. };
  435. can0 {
  436. pinctrl_can0_rx_tx: can0_rx_tx {
  437. atmel,pins =
  438. <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */
  439. AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */
  440. };
  441. };
  442. can1 {
  443. pinctrl_can1_rx_tx: can1_rx_tx {
  444. atmel,pins =
  445. <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */
  446. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */
  447. };
  448. };
  449. dbgu {
  450. pinctrl_dbgu: dbgu-0 {
  451. atmel,pins =
  452. <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */
  453. AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */
  454. };
  455. };
  456. i2c0 {
  457. pinctrl_i2c0: i2c0-0 {
  458. atmel,pins =
  459. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
  460. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
  461. };
  462. };
  463. i2c1 {
  464. pinctrl_i2c1: i2c1-0 {
  465. atmel,pins =
  466. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
  467. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
  468. };
  469. };
  470. isi {
  471. pinctrl_isi: isi-0 {
  472. atmel,pins =
  473. <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
  474. AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
  475. AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
  476. AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
  477. AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
  478. AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
  479. AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
  480. AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
  481. AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */
  482. AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
  483. AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
  484. AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
  485. AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
  486. };
  487. pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 {
  488. atmel,pins =
  489. <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */
  490. };
  491. };
  492. lcd {
  493. pinctrl_lcd: lcd-0 {
  494. atmel,pins =
  495. <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */
  496. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */
  497. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */
  498. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */
  499. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */
  500. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */
  501. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */
  502. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */
  503. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */
  504. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */
  505. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */
  506. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */
  507. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */
  508. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */
  509. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */
  510. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */
  511. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */
  512. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */
  513. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */
  514. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */
  515. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */
  516. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */
  517. AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */
  518. AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */
  519. AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */
  520. AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */
  521. AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */
  522. AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */
  523. AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */
  524. AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */
  525. };
  526. };
  527. macb0 {
  528. pinctrl_macb0_data_rgmii: macb0_data_rgmii {
  529. atmel,pins =
  530. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */
  531. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */
  532. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */
  533. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */
  534. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */
  535. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */
  536. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */
  537. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */
  538. };
  539. pinctrl_macb0_data_gmii: macb0_data_gmii {
  540. atmel,pins =
  541. <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */
  542. AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */
  543. AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */
  544. AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */
  545. AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */
  546. AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */
  547. AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */
  548. AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */
  549. };
  550. pinctrl_macb0_signal_rgmii: macb0_signal_rgmii {
  551. atmel,pins =
  552. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */
  553. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  554. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  555. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  556. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  557. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  558. AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */
  559. };
  560. pinctrl_macb0_signal_gmii: macb0_signal_gmii {
  561. atmel,pins =
  562. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  563. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */
  564. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  565. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */
  566. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  567. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */
  568. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */
  569. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  570. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  571. AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */
  572. };
  573. };
  574. macb1 {
  575. pinctrl_macb1_rmii: macb1_rmii-0 {
  576. atmel,pins =
  577. <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */
  578. AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */
  579. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */
  580. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */
  581. AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */
  582. AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */
  583. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */
  584. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */
  585. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */
  586. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */
  587. };
  588. };
  589. mmc0 {
  590. pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
  591. atmel,pins =
  592. <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */
  593. AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
  594. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */
  595. };
  596. pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
  597. atmel,pins =
  598. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
  599. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
  600. AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */
  601. };
  602. pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
  603. atmel,pins =
  604. <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
  605. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
  606. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
  607. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
  608. };
  609. };
  610. mmc1 {
  611. pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
  612. atmel,pins =
  613. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */
  614. AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
  615. AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
  616. };
  617. pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
  618. atmel,pins =
  619. <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
  620. AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
  621. AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
  622. };
  623. };
  624. mmc2 {
  625. pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 {
  626. atmel,pins =
  627. <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */
  628. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */
  629. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */
  630. };
  631. pinctrl_mmc2_dat1_3: mmc2_dat1_3 {
  632. atmel,pins =
  633. <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */
  634. AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */
  635. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */
  636. };
  637. };
  638. nand0 {
  639. pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
  640. atmel,pins =
  641. <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */
  642. AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */
  643. };
  644. };
  645. spi0 {
  646. pinctrl_spi0: spi0-0 {
  647. atmel,pins =
  648. <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */
  649. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */
  650. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */
  651. };
  652. };
  653. spi1 {
  654. pinctrl_spi1: spi1-0 {
  655. atmel,pins =
  656. <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */
  657. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */
  658. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */
  659. };
  660. };
  661. ssc0 {
  662. pinctrl_ssc0_tx: ssc0_tx {
  663. atmel,pins =
  664. <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */
  665. AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */
  666. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */
  667. };
  668. pinctrl_ssc0_rx: ssc0_rx {
  669. atmel,pins =
  670. <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */
  671. AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */
  672. AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */
  673. };
  674. };
  675. ssc1 {
  676. pinctrl_ssc1_tx: ssc1_tx {
  677. atmel,pins =
  678. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */
  679. AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */
  680. AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */
  681. };
  682. pinctrl_ssc1_rx: ssc1_rx {
  683. atmel,pins =
  684. <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */
  685. AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */
  686. AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */
  687. };
  688. };
  689. uart0 {
  690. pinctrl_uart0: uart0-0 {
  691. atmel,pins =
  692. <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */
  693. AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */
  694. };
  695. };
  696. uart1 {
  697. pinctrl_uart1: uart1-0 {
  698. atmel,pins =
  699. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */
  700. AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */
  701. };
  702. };
  703. usart0 {
  704. pinctrl_usart0: usart0-0 {
  705. atmel,pins =
  706. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */
  707. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */
  708. };
  709. pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
  710. atmel,pins =
  711. <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
  712. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
  713. };
  714. };
  715. usart1 {
  716. pinctrl_usart1: usart1-0 {
  717. atmel,pins =
  718. <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */
  719. AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */
  720. };
  721. pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
  722. atmel,pins =
  723. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */
  724. AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */
  725. };
  726. };
  727. usart2 {
  728. pinctrl_usart2: usart2-0 {
  729. atmel,pins =
  730. <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */
  731. AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */
  732. };
  733. pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
  734. atmel,pins =
  735. <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */
  736. AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */
  737. };
  738. };
  739. usart3 {
  740. pinctrl_usart3: usart3-0 {
  741. atmel,pins =
  742. <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */
  743. AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */
  744. };
  745. pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
  746. atmel,pins =
  747. <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */
  748. AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */
  749. };
  750. };
  751. pioA: gpio@fffff200 {
  752. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  753. reg = <0xfffff200 0x100>;
  754. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
  755. #gpio-cells = <2>;
  756. gpio-controller;
  757. interrupt-controller;
  758. #interrupt-cells = <2>;
  759. };
  760. pioB: gpio@fffff400 {
  761. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  762. reg = <0xfffff400 0x100>;
  763. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
  764. #gpio-cells = <2>;
  765. gpio-controller;
  766. interrupt-controller;
  767. #interrupt-cells = <2>;
  768. };
  769. pioC: gpio@fffff600 {
  770. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  771. reg = <0xfffff600 0x100>;
  772. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
  773. #gpio-cells = <2>;
  774. gpio-controller;
  775. interrupt-controller;
  776. #interrupt-cells = <2>;
  777. };
  778. pioD: gpio@fffff800 {
  779. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  780. reg = <0xfffff800 0x100>;
  781. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
  782. #gpio-cells = <2>;
  783. gpio-controller;
  784. interrupt-controller;
  785. #interrupt-cells = <2>;
  786. };
  787. pioE: gpio@fffffa00 {
  788. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  789. reg = <0xfffffa00 0x100>;
  790. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
  791. #gpio-cells = <2>;
  792. gpio-controller;
  793. interrupt-controller;
  794. #interrupt-cells = <2>;
  795. };
  796. };
  797. pmc: pmc@fffffc00 {
  798. compatible = "atmel,at91rm9200-pmc";
  799. reg = <0xfffffc00 0x120>;
  800. };
  801. rstc@fffffe00 {
  802. compatible = "atmel,at91sam9g45-rstc";
  803. reg = <0xfffffe00 0x10>;
  804. };
  805. pit: timer@fffffe30 {
  806. compatible = "atmel,at91sam9260-pit";
  807. reg = <0xfffffe30 0xf>;
  808. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
  809. };
  810. watchdog@fffffe40 {
  811. compatible = "atmel,at91sam9260-wdt";
  812. reg = <0xfffffe40 0x10>;
  813. status = "disabled";
  814. };
  815. rtc@fffffeb0 {
  816. compatible = "atmel,at91rm9200-rtc";
  817. reg = <0xfffffeb0 0x30>;
  818. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  819. };
  820. };
  821. usb0: gadget@00500000 {
  822. #address-cells = <1>;
  823. #size-cells = <0>;
  824. compatible = "atmel,at91sam9rl-udc";
  825. reg = <0x00500000 0x100000
  826. 0xf8030000 0x4000>;
  827. interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
  828. status = "disabled";
  829. ep0 {
  830. reg = <0>;
  831. atmel,fifo-size = <64>;
  832. atmel,nb-banks = <1>;
  833. };
  834. ep1 {
  835. reg = <1>;
  836. atmel,fifo-size = <1024>;
  837. atmel,nb-banks = <3>;
  838. atmel,can-dma;
  839. atmel,can-isoc;
  840. };
  841. ep2 {
  842. reg = <2>;
  843. atmel,fifo-size = <1024>;
  844. atmel,nb-banks = <3>;
  845. atmel,can-dma;
  846. atmel,can-isoc;
  847. };
  848. ep3 {
  849. reg = <3>;
  850. atmel,fifo-size = <1024>;
  851. atmel,nb-banks = <2>;
  852. atmel,can-dma;
  853. };
  854. ep4 {
  855. reg = <4>;
  856. atmel,fifo-size = <1024>;
  857. atmel,nb-banks = <2>;
  858. atmel,can-dma;
  859. };
  860. ep5 {
  861. reg = <5>;
  862. atmel,fifo-size = <1024>;
  863. atmel,nb-banks = <2>;
  864. atmel,can-dma;
  865. };
  866. ep6 {
  867. reg = <6>;
  868. atmel,fifo-size = <1024>;
  869. atmel,nb-banks = <2>;
  870. atmel,can-dma;
  871. };
  872. ep7 {
  873. reg = <7>;
  874. atmel,fifo-size = <1024>;
  875. atmel,nb-banks = <2>;
  876. atmel,can-dma;
  877. };
  878. ep8 {
  879. reg = <8>;
  880. atmel,fifo-size = <1024>;
  881. atmel,nb-banks = <2>;
  882. };
  883. ep9 {
  884. reg = <9>;
  885. atmel,fifo-size = <1024>;
  886. atmel,nb-banks = <2>;
  887. };
  888. ep10 {
  889. reg = <10>;
  890. atmel,fifo-size = <1024>;
  891. atmel,nb-banks = <2>;
  892. };
  893. ep11 {
  894. reg = <11>;
  895. atmel,fifo-size = <1024>;
  896. atmel,nb-banks = <2>;
  897. };
  898. ep12 {
  899. reg = <12>;
  900. atmel,fifo-size = <1024>;
  901. atmel,nb-banks = <2>;
  902. };
  903. ep13 {
  904. reg = <13>;
  905. atmel,fifo-size = <1024>;
  906. atmel,nb-banks = <2>;
  907. };
  908. ep14 {
  909. reg = <14>;
  910. atmel,fifo-size = <1024>;
  911. atmel,nb-banks = <2>;
  912. };
  913. ep15 {
  914. reg = <15>;
  915. atmel,fifo-size = <1024>;
  916. atmel,nb-banks = <2>;
  917. };
  918. };
  919. usb1: ohci@00600000 {
  920. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  921. reg = <0x00600000 0x100000>;
  922. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  923. status = "disabled";
  924. };
  925. usb2: ehci@00700000 {
  926. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  927. reg = <0x00700000 0x100000>;
  928. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  929. status = "disabled";
  930. };
  931. nand0: nand@60000000 {
  932. compatible = "atmel,at91rm9200-nand";
  933. #address-cells = <1>;
  934. #size-cells = <1>;
  935. ranges;
  936. reg = < 0x60000000 0x01000000 /* EBI CS3 */
  937. 0xffffc070 0x00000490 /* SMC PMECC regs */
  938. 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */
  939. 0x00110000 0x00018000 /* ROM code */
  940. >;
  941. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
  942. atmel,nand-addr-offset = <21>;
  943. atmel,nand-cmd-offset = <22>;
  944. pinctrl-names = "default";
  945. pinctrl-0 = <&pinctrl_nand0_ale_cle>;
  946. atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
  947. status = "disabled";
  948. nfc@70000000 {
  949. compatible = "atmel,sama5d3-nfc";
  950. #address-cells = <1>;
  951. #size-cells = <1>;
  952. reg = <
  953. 0x70000000 0x10000000 /* NFC Command Registers */
  954. 0xffffc000 0x00000070 /* NFC HSMC regs */
  955. 0x00200000 0x00100000 /* NFC SRAM banks */
  956. >;
  957. };
  958. };
  959. };
  960. };