imx51.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx51-pinfunc.h"
  14. / {
  15. aliases {
  16. gpio0 = &gpio1;
  17. gpio1 = &gpio2;
  18. gpio2 = &gpio3;
  19. gpio3 = &gpio4;
  20. i2c0 = &i2c1;
  21. i2c1 = &i2c2;
  22. serial0 = &uart1;
  23. serial1 = &uart2;
  24. serial2 = &uart3;
  25. spi0 = &ecspi1;
  26. spi1 = &ecspi2;
  27. spi2 = &cspi;
  28. };
  29. tzic: tz-interrupt-controller@e0000000 {
  30. compatible = "fsl,imx51-tzic", "fsl,tzic";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0xe0000000 0x4000>;
  34. };
  35. clocks {
  36. #address-cells = <1>;
  37. #size-cells = <0>;
  38. ckil {
  39. compatible = "fsl,imx-ckil", "fixed-clock";
  40. clock-frequency = <32768>;
  41. };
  42. ckih1 {
  43. compatible = "fsl,imx-ckih1", "fixed-clock";
  44. clock-frequency = <0>;
  45. };
  46. ckih2 {
  47. compatible = "fsl,imx-ckih2", "fixed-clock";
  48. clock-frequency = <0>;
  49. };
  50. osc {
  51. compatible = "fsl,imx-osc", "fixed-clock";
  52. clock-frequency = <24000000>;
  53. };
  54. };
  55. cpus {
  56. #address-cells = <1>;
  57. #size-cells = <0>;
  58. cpu@0 {
  59. device_type = "cpu";
  60. compatible = "arm,cortex-a8";
  61. reg = <0>;
  62. clock-latency = <61036>; /* two CLK32 periods */
  63. clocks = <&clks 24>;
  64. clock-names = "cpu";
  65. operating-points = <
  66. /* kHz uV (No regulator support) */
  67. 160000 0
  68. 800000 0
  69. >;
  70. };
  71. };
  72. soc {
  73. #address-cells = <1>;
  74. #size-cells = <1>;
  75. compatible = "simple-bus";
  76. interrupt-parent = <&tzic>;
  77. ranges;
  78. ipu: ipu@40000000 {
  79. #crtc-cells = <1>;
  80. compatible = "fsl,imx51-ipu";
  81. reg = <0x40000000 0x20000000>;
  82. interrupts = <11 10>;
  83. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  84. clock-names = "bus", "di0", "di1";
  85. resets = <&src 2>;
  86. };
  87. aips@70000000 { /* AIPS1 */
  88. compatible = "fsl,aips-bus", "simple-bus";
  89. #address-cells = <1>;
  90. #size-cells = <1>;
  91. reg = <0x70000000 0x10000000>;
  92. ranges;
  93. spba@70000000 {
  94. compatible = "fsl,spba-bus", "simple-bus";
  95. #address-cells = <1>;
  96. #size-cells = <1>;
  97. reg = <0x70000000 0x40000>;
  98. ranges;
  99. esdhc1: esdhc@70004000 {
  100. compatible = "fsl,imx51-esdhc";
  101. reg = <0x70004000 0x4000>;
  102. interrupts = <1>;
  103. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  104. clock-names = "ipg", "ahb", "per";
  105. status = "disabled";
  106. };
  107. esdhc2: esdhc@70008000 {
  108. compatible = "fsl,imx51-esdhc";
  109. reg = <0x70008000 0x4000>;
  110. interrupts = <2>;
  111. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  112. clock-names = "ipg", "ahb", "per";
  113. bus-width = <4>;
  114. status = "disabled";
  115. };
  116. uart3: serial@7000c000 {
  117. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  118. reg = <0x7000c000 0x4000>;
  119. interrupts = <33>;
  120. clocks = <&clks 32>, <&clks 33>;
  121. clock-names = "ipg", "per";
  122. status = "disabled";
  123. };
  124. ecspi1: ecspi@70010000 {
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. compatible = "fsl,imx51-ecspi";
  128. reg = <0x70010000 0x4000>;
  129. interrupts = <36>;
  130. clocks = <&clks 51>, <&clks 52>;
  131. clock-names = "ipg", "per";
  132. status = "disabled";
  133. };
  134. ssi2: ssi@70014000 {
  135. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  136. reg = <0x70014000 0x4000>;
  137. interrupts = <30>;
  138. clocks = <&clks 49>;
  139. dmas = <&sdma 24 1 0>,
  140. <&sdma 25 1 0>;
  141. dma-names = "rx", "tx";
  142. fsl,fifo-depth = <15>;
  143. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  144. status = "disabled";
  145. };
  146. esdhc3: esdhc@70020000 {
  147. compatible = "fsl,imx51-esdhc";
  148. reg = <0x70020000 0x4000>;
  149. interrupts = <3>;
  150. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  151. clock-names = "ipg", "ahb", "per";
  152. bus-width = <4>;
  153. status = "disabled";
  154. };
  155. esdhc4: esdhc@70024000 {
  156. compatible = "fsl,imx51-esdhc";
  157. reg = <0x70024000 0x4000>;
  158. interrupts = <4>;
  159. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  160. clock-names = "ipg", "ahb", "per";
  161. bus-width = <4>;
  162. status = "disabled";
  163. };
  164. };
  165. usbphy0: usbphy@0 {
  166. compatible = "usb-nop-xceiv";
  167. clocks = <&clks 124>;
  168. clock-names = "main_clk";
  169. status = "okay";
  170. };
  171. usbotg: usb@73f80000 {
  172. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  173. reg = <0x73f80000 0x0200>;
  174. interrupts = <18>;
  175. clocks = <&clks 108>;
  176. fsl,usbmisc = <&usbmisc 0>;
  177. fsl,usbphy = <&usbphy0>;
  178. status = "disabled";
  179. };
  180. usbh1: usb@73f80200 {
  181. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  182. reg = <0x73f80200 0x0200>;
  183. interrupts = <14>;
  184. clocks = <&clks 108>;
  185. fsl,usbmisc = <&usbmisc 1>;
  186. status = "disabled";
  187. };
  188. usbh2: usb@73f80400 {
  189. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  190. reg = <0x73f80400 0x0200>;
  191. interrupts = <16>;
  192. clocks = <&clks 108>;
  193. fsl,usbmisc = <&usbmisc 2>;
  194. status = "disabled";
  195. };
  196. usbh3: usb@73f80600 {
  197. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  198. reg = <0x73f80600 0x0200>;
  199. interrupts = <17>;
  200. clocks = <&clks 108>;
  201. fsl,usbmisc = <&usbmisc 3>;
  202. status = "disabled";
  203. };
  204. usbmisc: usbmisc@73f80800 {
  205. #index-cells = <1>;
  206. compatible = "fsl,imx51-usbmisc";
  207. reg = <0x73f80800 0x200>;
  208. clocks = <&clks 108>;
  209. };
  210. gpio1: gpio@73f84000 {
  211. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  212. reg = <0x73f84000 0x4000>;
  213. interrupts = <50 51>;
  214. gpio-controller;
  215. #gpio-cells = <2>;
  216. interrupt-controller;
  217. #interrupt-cells = <2>;
  218. };
  219. gpio2: gpio@73f88000 {
  220. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  221. reg = <0x73f88000 0x4000>;
  222. interrupts = <52 53>;
  223. gpio-controller;
  224. #gpio-cells = <2>;
  225. interrupt-controller;
  226. #interrupt-cells = <2>;
  227. };
  228. gpio3: gpio@73f8c000 {
  229. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  230. reg = <0x73f8c000 0x4000>;
  231. interrupts = <54 55>;
  232. gpio-controller;
  233. #gpio-cells = <2>;
  234. interrupt-controller;
  235. #interrupt-cells = <2>;
  236. };
  237. gpio4: gpio@73f90000 {
  238. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  239. reg = <0x73f90000 0x4000>;
  240. interrupts = <56 57>;
  241. gpio-controller;
  242. #gpio-cells = <2>;
  243. interrupt-controller;
  244. #interrupt-cells = <2>;
  245. };
  246. kpp: kpp@73f94000 {
  247. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  248. reg = <0x73f94000 0x4000>;
  249. interrupts = <60>;
  250. clocks = <&clks 0>;
  251. status = "disabled";
  252. };
  253. wdog1: wdog@73f98000 {
  254. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  255. reg = <0x73f98000 0x4000>;
  256. interrupts = <58>;
  257. clocks = <&clks 0>;
  258. };
  259. wdog2: wdog@73f9c000 {
  260. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  261. reg = <0x73f9c000 0x4000>;
  262. interrupts = <59>;
  263. clocks = <&clks 0>;
  264. status = "disabled";
  265. };
  266. gpt: timer@73fa0000 {
  267. compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
  268. reg = <0x73fa0000 0x4000>;
  269. interrupts = <39>;
  270. clocks = <&clks 36>, <&clks 41>;
  271. clock-names = "ipg", "per";
  272. };
  273. iomuxc: iomuxc@73fa8000 {
  274. compatible = "fsl,imx51-iomuxc";
  275. reg = <0x73fa8000 0x4000>;
  276. };
  277. pwm1: pwm@73fb4000 {
  278. #pwm-cells = <2>;
  279. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  280. reg = <0x73fb4000 0x4000>;
  281. clocks = <&clks 37>, <&clks 38>;
  282. clock-names = "ipg", "per";
  283. interrupts = <61>;
  284. };
  285. pwm2: pwm@73fb8000 {
  286. #pwm-cells = <2>;
  287. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  288. reg = <0x73fb8000 0x4000>;
  289. clocks = <&clks 39>, <&clks 40>;
  290. clock-names = "ipg", "per";
  291. interrupts = <94>;
  292. };
  293. uart1: serial@73fbc000 {
  294. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  295. reg = <0x73fbc000 0x4000>;
  296. interrupts = <31>;
  297. clocks = <&clks 28>, <&clks 29>;
  298. clock-names = "ipg", "per";
  299. status = "disabled";
  300. };
  301. uart2: serial@73fc0000 {
  302. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  303. reg = <0x73fc0000 0x4000>;
  304. interrupts = <32>;
  305. clocks = <&clks 30>, <&clks 31>;
  306. clock-names = "ipg", "per";
  307. status = "disabled";
  308. };
  309. src: src@73fd0000 {
  310. compatible = "fsl,imx51-src";
  311. reg = <0x73fd0000 0x4000>;
  312. #reset-cells = <1>;
  313. };
  314. clks: ccm@73fd4000{
  315. compatible = "fsl,imx51-ccm";
  316. reg = <0x73fd4000 0x4000>;
  317. interrupts = <0 71 0x04 0 72 0x04>;
  318. #clock-cells = <1>;
  319. };
  320. };
  321. aips@80000000 { /* AIPS2 */
  322. compatible = "fsl,aips-bus", "simple-bus";
  323. #address-cells = <1>;
  324. #size-cells = <1>;
  325. reg = <0x80000000 0x10000000>;
  326. ranges;
  327. iim: iim@83f98000 {
  328. compatible = "fsl,imx51-iim", "fsl,imx27-iim";
  329. reg = <0x83f98000 0x4000>;
  330. interrupts = <69>;
  331. clocks = <&clks 107>;
  332. };
  333. ecspi2: ecspi@83fac000 {
  334. #address-cells = <1>;
  335. #size-cells = <0>;
  336. compatible = "fsl,imx51-ecspi";
  337. reg = <0x83fac000 0x4000>;
  338. interrupts = <37>;
  339. clocks = <&clks 53>, <&clks 54>;
  340. clock-names = "ipg", "per";
  341. status = "disabled";
  342. };
  343. sdma: sdma@83fb0000 {
  344. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  345. reg = <0x83fb0000 0x4000>;
  346. interrupts = <6>;
  347. clocks = <&clks 56>, <&clks 56>;
  348. clock-names = "ipg", "ahb";
  349. #dma-cells = <3>;
  350. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  351. };
  352. cspi: cspi@83fc0000 {
  353. #address-cells = <1>;
  354. #size-cells = <0>;
  355. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  356. reg = <0x83fc0000 0x4000>;
  357. interrupts = <38>;
  358. clocks = <&clks 55>, <&clks 55>;
  359. clock-names = "ipg", "per";
  360. status = "disabled";
  361. };
  362. i2c2: i2c@83fc4000 {
  363. #address-cells = <1>;
  364. #size-cells = <0>;
  365. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  366. reg = <0x83fc4000 0x4000>;
  367. interrupts = <63>;
  368. clocks = <&clks 35>;
  369. status = "disabled";
  370. };
  371. i2c1: i2c@83fc8000 {
  372. #address-cells = <1>;
  373. #size-cells = <0>;
  374. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  375. reg = <0x83fc8000 0x4000>;
  376. interrupts = <62>;
  377. clocks = <&clks 34>;
  378. status = "disabled";
  379. };
  380. ssi1: ssi@83fcc000 {
  381. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  382. reg = <0x83fcc000 0x4000>;
  383. interrupts = <29>;
  384. clocks = <&clks 48>;
  385. dmas = <&sdma 28 0 0>,
  386. <&sdma 29 0 0>;
  387. dma-names = "rx", "tx";
  388. fsl,fifo-depth = <15>;
  389. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  390. status = "disabled";
  391. };
  392. audmux: audmux@83fd0000 {
  393. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  394. reg = <0x83fd0000 0x4000>;
  395. status = "disabled";
  396. };
  397. weim: weim@83fda000 {
  398. #address-cells = <2>;
  399. #size-cells = <1>;
  400. compatible = "fsl,imx51-weim";
  401. reg = <0x83fda000 0x1000>;
  402. clocks = <&clks 57>;
  403. ranges = <
  404. 0 0 0xb0000000 0x08000000
  405. 1 0 0xb8000000 0x08000000
  406. 2 0 0xc0000000 0x08000000
  407. 3 0 0xc8000000 0x04000000
  408. 4 0 0xcc000000 0x02000000
  409. 5 0 0xce000000 0x02000000
  410. >;
  411. status = "disabled";
  412. };
  413. nfc: nand@83fdb000 {
  414. compatible = "fsl,imx51-nand";
  415. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  416. interrupts = <8>;
  417. clocks = <&clks 60>;
  418. status = "disabled";
  419. };
  420. pata: pata@83fe0000 {
  421. compatible = "fsl,imx51-pata", "fsl,imx27-pata";
  422. reg = <0x83fe0000 0x4000>;
  423. interrupts = <70>;
  424. clocks = <&clks 172>;
  425. status = "disabled";
  426. };
  427. ssi3: ssi@83fe8000 {
  428. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  429. reg = <0x83fe8000 0x4000>;
  430. interrupts = <96>;
  431. clocks = <&clks 50>;
  432. dmas = <&sdma 46 0 0>,
  433. <&sdma 47 0 0>;
  434. dma-names = "rx", "tx";
  435. fsl,fifo-depth = <15>;
  436. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  437. status = "disabled";
  438. };
  439. fec: ethernet@83fec000 {
  440. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  441. reg = <0x83fec000 0x4000>;
  442. interrupts = <87>;
  443. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  444. clock-names = "ipg", "ahb", "ptp";
  445. status = "disabled";
  446. };
  447. };
  448. };
  449. };
  450. &iomuxc {
  451. audmux {
  452. pinctrl_audmux_1: audmuxgrp-1 {
  453. fsl,pins = <
  454. MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000
  455. MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000
  456. MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000
  457. MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000
  458. >;
  459. };
  460. };
  461. fec {
  462. pinctrl_fec_1: fecgrp-1 {
  463. fsl,pins = <
  464. MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000
  465. MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000
  466. MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000
  467. MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000
  468. MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000
  469. MX51_PAD_EIM_CS5__FEC_CRS 0x80000000
  470. MX51_PAD_NANDF_RB2__FEC_COL 0x80000000
  471. MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000
  472. MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000
  473. MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000
  474. MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000
  475. MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000
  476. MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000
  477. MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000
  478. MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000
  479. MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000
  480. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000
  481. >;
  482. };
  483. pinctrl_fec_2: fecgrp-2 {
  484. fsl,pins = <
  485. MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000
  486. MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000
  487. MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000
  488. MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000
  489. MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000
  490. MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000
  491. MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000
  492. MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000
  493. MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000
  494. MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000
  495. MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000
  496. MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000
  497. MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000
  498. MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000
  499. MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000
  500. MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000
  501. MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000
  502. MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000
  503. >;
  504. };
  505. };
  506. ecspi1 {
  507. pinctrl_ecspi1_1: ecspi1grp-1 {
  508. fsl,pins = <
  509. MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
  510. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
  511. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
  512. >;
  513. };
  514. };
  515. ecspi2 {
  516. pinctrl_ecspi2_1: ecspi2grp-1 {
  517. fsl,pins = <
  518. MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185
  519. MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185
  520. MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185
  521. >;
  522. };
  523. };
  524. esdhc1 {
  525. pinctrl_esdhc1_1: esdhc1grp-1 {
  526. fsl,pins = <
  527. MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
  528. MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
  529. MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
  530. MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
  531. MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
  532. MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
  533. >;
  534. };
  535. };
  536. esdhc2 {
  537. pinctrl_esdhc2_1: esdhc2grp-1 {
  538. fsl,pins = <
  539. MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
  540. MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
  541. MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
  542. MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
  543. MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
  544. MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
  545. >;
  546. };
  547. };
  548. i2c2 {
  549. pinctrl_i2c2_1: i2c2grp-1 {
  550. fsl,pins = <
  551. MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed
  552. MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed
  553. >;
  554. };
  555. pinctrl_i2c2_2: i2c2grp-2 {
  556. fsl,pins = <
  557. MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed
  558. MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed
  559. >;
  560. };
  561. pinctrl_i2c2_3: i2c2grp-3 {
  562. fsl,pins = <
  563. MX51_PAD_GPIO1_2__I2C2_SCL 0x400001ed
  564. MX51_PAD_GPIO1_3__I2C2_SDA 0x400001ed
  565. >;
  566. };
  567. };
  568. ipu_disp1 {
  569. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  570. fsl,pins = <
  571. MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
  572. MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
  573. MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
  574. MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
  575. MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
  576. MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
  577. MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
  578. MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
  579. MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
  580. MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
  581. MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
  582. MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
  583. MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
  584. MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
  585. MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
  586. MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
  587. MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
  588. MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
  589. MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
  590. MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
  591. MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
  592. MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
  593. MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
  594. MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
  595. MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 /* hsync */
  596. MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 /* vsync */
  597. >;
  598. };
  599. };
  600. ipu_disp2 {
  601. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  602. fsl,pins = <
  603. MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5
  604. MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5
  605. MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5
  606. MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5
  607. MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5
  608. MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5
  609. MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5
  610. MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5
  611. MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5
  612. MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5
  613. MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5
  614. MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5
  615. MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5
  616. MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5
  617. MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5
  618. MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5
  619. MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 /* hsync */
  620. MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 /* vsync */
  621. MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5 /* CLK */
  622. MX51_PAD_DI_GP4__DI2_PIN15 0x5 /* DE */
  623. >;
  624. };
  625. };
  626. kpp {
  627. pinctrl_kpp_1: kppgrp-1 {
  628. fsl,pins = <
  629. MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0
  630. MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0
  631. MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0
  632. MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0
  633. MX51_PAD_KEY_COL0__KEY_COL0 0xe8
  634. MX51_PAD_KEY_COL1__KEY_COL1 0xe8
  635. MX51_PAD_KEY_COL2__KEY_COL2 0xe8
  636. MX51_PAD_KEY_COL3__KEY_COL3 0xe8
  637. >;
  638. };
  639. };
  640. pata {
  641. pinctrl_pata_1: patagrp-1 {
  642. fsl,pins = <
  643. MX51_PAD_NANDF_WE_B__PATA_DIOW 0x2004
  644. MX51_PAD_NANDF_RE_B__PATA_DIOR 0x2004
  645. MX51_PAD_NANDF_ALE__PATA_BUFFER_EN 0x2004
  646. MX51_PAD_NANDF_CLE__PATA_RESET_B 0x2004
  647. MX51_PAD_NANDF_WP_B__PATA_DMACK 0x2004
  648. MX51_PAD_NANDF_RB0__PATA_DMARQ 0x2004
  649. MX51_PAD_NANDF_RB1__PATA_IORDY 0x2004
  650. MX51_PAD_GPIO_NAND__PATA_INTRQ 0x2004
  651. MX51_PAD_NANDF_CS2__PATA_CS_0 0x2004
  652. MX51_PAD_NANDF_CS3__PATA_CS_1 0x2004
  653. MX51_PAD_NANDF_CS4__PATA_DA_0 0x2004
  654. MX51_PAD_NANDF_CS5__PATA_DA_1 0x2004
  655. MX51_PAD_NANDF_CS6__PATA_DA_2 0x2004
  656. MX51_PAD_NANDF_D15__PATA_DATA15 0x2004
  657. MX51_PAD_NANDF_D14__PATA_DATA14 0x2004
  658. MX51_PAD_NANDF_D13__PATA_DATA13 0x2004
  659. MX51_PAD_NANDF_D12__PATA_DATA12 0x2004
  660. MX51_PAD_NANDF_D11__PATA_DATA11 0x2004
  661. MX51_PAD_NANDF_D10__PATA_DATA10 0x2004
  662. MX51_PAD_NANDF_D9__PATA_DATA9 0x2004
  663. MX51_PAD_NANDF_D8__PATA_DATA8 0x2004
  664. MX51_PAD_NANDF_D7__PATA_DATA7 0x2004
  665. MX51_PAD_NANDF_D6__PATA_DATA6 0x2004
  666. MX51_PAD_NANDF_D5__PATA_DATA5 0x2004
  667. MX51_PAD_NANDF_D4__PATA_DATA4 0x2004
  668. MX51_PAD_NANDF_D3__PATA_DATA3 0x2004
  669. MX51_PAD_NANDF_D2__PATA_DATA2 0x2004
  670. MX51_PAD_NANDF_D1__PATA_DATA1 0x2004
  671. MX51_PAD_NANDF_D0__PATA_DATA0 0x2004
  672. >;
  673. };
  674. };
  675. uart1 {
  676. pinctrl_uart1_1: uart1grp-1 {
  677. fsl,pins = <
  678. MX51_PAD_UART1_RXD__UART1_RXD 0x1c5
  679. MX51_PAD_UART1_TXD__UART1_TXD 0x1c5
  680. MX51_PAD_UART1_RTS__UART1_RTS 0x1c5
  681. MX51_PAD_UART1_CTS__UART1_CTS 0x1c5
  682. >;
  683. };
  684. };
  685. uart2 {
  686. pinctrl_uart2_1: uart2grp-1 {
  687. fsl,pins = <
  688. MX51_PAD_UART2_RXD__UART2_RXD 0x1c5
  689. MX51_PAD_UART2_TXD__UART2_TXD 0x1c5
  690. >;
  691. };
  692. };
  693. uart3 {
  694. pinctrl_uart3_1: uart3grp-1 {
  695. fsl,pins = <
  696. MX51_PAD_EIM_D25__UART3_RXD 0x1c5
  697. MX51_PAD_EIM_D26__UART3_TXD 0x1c5
  698. MX51_PAD_EIM_D27__UART3_RTS 0x1c5
  699. MX51_PAD_EIM_D24__UART3_CTS 0x1c5
  700. >;
  701. };
  702. pinctrl_uart3_2: uart3grp-2 {
  703. fsl,pins = <
  704. MX51_PAD_UART3_RXD__UART3_RXD 0x1c5
  705. MX51_PAD_UART3_TXD__UART3_TXD 0x1c5
  706. >;
  707. };
  708. };
  709. usbh1 {
  710. pinctrl_usbh1_1: usbh1grp-1 {
  711. fsl,pins = <
  712. MX51_PAD_USBH1_DATA0__USBH1_DATA0 0x1e5
  713. MX51_PAD_USBH1_DATA1__USBH1_DATA1 0x1e5
  714. MX51_PAD_USBH1_DATA2__USBH1_DATA2 0x1e5
  715. MX51_PAD_USBH1_DATA3__USBH1_DATA3 0x1e5
  716. MX51_PAD_USBH1_DATA4__USBH1_DATA4 0x1e5
  717. MX51_PAD_USBH1_DATA5__USBH1_DATA5 0x1e5
  718. MX51_PAD_USBH1_DATA6__USBH1_DATA6 0x1e5
  719. MX51_PAD_USBH1_DATA7__USBH1_DATA7 0x1e5
  720. MX51_PAD_USBH1_CLK__USBH1_CLK 0x1e5
  721. MX51_PAD_USBH1_DIR__USBH1_DIR 0x1e5
  722. MX51_PAD_USBH1_NXT__USBH1_NXT 0x1e5
  723. MX51_PAD_USBH1_STP__USBH1_STP 0x1e5
  724. >;
  725. };
  726. };
  727. usbh2 {
  728. pinctrl_usbh2_1: usbh2grp-1 {
  729. fsl,pins = <
  730. MX51_PAD_EIM_D16__USBH2_DATA0 0x1e5
  731. MX51_PAD_EIM_D17__USBH2_DATA1 0x1e5
  732. MX51_PAD_EIM_D18__USBH2_DATA2 0x1e5
  733. MX51_PAD_EIM_D19__USBH2_DATA3 0x1e5
  734. MX51_PAD_EIM_D20__USBH2_DATA4 0x1e5
  735. MX51_PAD_EIM_D21__USBH2_DATA5 0x1e5
  736. MX51_PAD_EIM_D22__USBH2_DATA6 0x1e5
  737. MX51_PAD_EIM_D23__USBH2_DATA7 0x1e5
  738. MX51_PAD_EIM_A24__USBH2_CLK 0x1e5
  739. MX51_PAD_EIM_A25__USBH2_DIR 0x1e5
  740. MX51_PAD_EIM_A27__USBH2_NXT 0x1e5
  741. MX51_PAD_EIM_A26__USBH2_STP 0x1e5
  742. >;
  743. };
  744. };
  745. };