imx28.dtsi 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. interrupt-parent = <&icoll>;
  14. aliases {
  15. ethernet0 = &mac0;
  16. ethernet1 = &mac1;
  17. gpio0 = &gpio0;
  18. gpio1 = &gpio1;
  19. gpio2 = &gpio2;
  20. gpio3 = &gpio3;
  21. gpio4 = &gpio4;
  22. saif0 = &saif0;
  23. saif1 = &saif1;
  24. serial0 = &auart0;
  25. serial1 = &auart1;
  26. serial2 = &auart2;
  27. serial3 = &auart3;
  28. serial4 = &auart4;
  29. spi0 = &ssp1;
  30. spi1 = &ssp2;
  31. };
  32. cpus {
  33. #address-cells = <0>;
  34. #size-cells = <0>;
  35. cpu {
  36. compatible = "arm,arm926ej-s";
  37. device_type = "cpu";
  38. };
  39. };
  40. apb@80000000 {
  41. compatible = "simple-bus";
  42. #address-cells = <1>;
  43. #size-cells = <1>;
  44. reg = <0x80000000 0x80000>;
  45. ranges;
  46. apbh@80000000 {
  47. compatible = "simple-bus";
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. reg = <0x80000000 0x3c900>;
  51. ranges;
  52. icoll: interrupt-controller@80000000 {
  53. compatible = "fsl,imx28-icoll", "fsl,icoll";
  54. interrupt-controller;
  55. #interrupt-cells = <1>;
  56. reg = <0x80000000 0x2000>;
  57. };
  58. hsadc: hsadc@80002000 {
  59. reg = <0x80002000 0x2000>;
  60. interrupts = <13>;
  61. dmas = <&dma_apbh 12>;
  62. dma-names = "rx";
  63. status = "disabled";
  64. };
  65. dma_apbh: dma-apbh@80004000 {
  66. compatible = "fsl,imx28-dma-apbh";
  67. reg = <0x80004000 0x2000>;
  68. interrupts = <82 83 84 85
  69. 88 88 88 88
  70. 88 88 88 88
  71. 87 86 0 0>;
  72. interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
  73. "gpmi0", "gmpi1", "gpmi2", "gmpi3",
  74. "gpmi4", "gmpi5", "gpmi6", "gmpi7",
  75. "hsadc", "lcdif", "empty", "empty";
  76. #dma-cells = <1>;
  77. dma-channels = <16>;
  78. clocks = <&clks 25>;
  79. };
  80. perfmon: perfmon@80006000 {
  81. reg = <0x80006000 0x800>;
  82. interrupts = <27>;
  83. status = "disabled";
  84. };
  85. gpmi: gpmi-nand@8000c000 {
  86. compatible = "fsl,imx28-gpmi-nand";
  87. #address-cells = <1>;
  88. #size-cells = <1>;
  89. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  90. reg-names = "gpmi-nand", "bch";
  91. interrupts = <41>;
  92. interrupt-names = "bch";
  93. clocks = <&clks 50>;
  94. clock-names = "gpmi_io";
  95. dmas = <&dma_apbh 4>;
  96. dma-names = "rx-tx";
  97. status = "disabled";
  98. };
  99. ssp0: ssp@80010000 {
  100. #address-cells = <1>;
  101. #size-cells = <0>;
  102. reg = <0x80010000 0x2000>;
  103. interrupts = <96>;
  104. clocks = <&clks 46>;
  105. dmas = <&dma_apbh 0>;
  106. dma-names = "rx-tx";
  107. status = "disabled";
  108. };
  109. ssp1: ssp@80012000 {
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. reg = <0x80012000 0x2000>;
  113. interrupts = <97>;
  114. clocks = <&clks 47>;
  115. dmas = <&dma_apbh 1>;
  116. dma-names = "rx-tx";
  117. status = "disabled";
  118. };
  119. ssp2: ssp@80014000 {
  120. #address-cells = <1>;
  121. #size-cells = <0>;
  122. reg = <0x80014000 0x2000>;
  123. interrupts = <98>;
  124. clocks = <&clks 48>;
  125. dmas = <&dma_apbh 2>;
  126. dma-names = "rx-tx";
  127. status = "disabled";
  128. };
  129. ssp3: ssp@80016000 {
  130. #address-cells = <1>;
  131. #size-cells = <0>;
  132. reg = <0x80016000 0x2000>;
  133. interrupts = <99>;
  134. clocks = <&clks 49>;
  135. dmas = <&dma_apbh 3>;
  136. dma-names = "rx-tx";
  137. status = "disabled";
  138. };
  139. pinctrl: pinctrl@80018000 {
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. compatible = "fsl,imx28-pinctrl", "simple-bus";
  143. reg = <0x80018000 0x2000>;
  144. gpio0: gpio@0 {
  145. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  146. interrupts = <127>;
  147. gpio-controller;
  148. #gpio-cells = <2>;
  149. interrupt-controller;
  150. #interrupt-cells = <2>;
  151. };
  152. gpio1: gpio@1 {
  153. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  154. interrupts = <126>;
  155. gpio-controller;
  156. #gpio-cells = <2>;
  157. interrupt-controller;
  158. #interrupt-cells = <2>;
  159. };
  160. gpio2: gpio@2 {
  161. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  162. interrupts = <125>;
  163. gpio-controller;
  164. #gpio-cells = <2>;
  165. interrupt-controller;
  166. #interrupt-cells = <2>;
  167. };
  168. gpio3: gpio@3 {
  169. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  170. interrupts = <124>;
  171. gpio-controller;
  172. #gpio-cells = <2>;
  173. interrupt-controller;
  174. #interrupt-cells = <2>;
  175. };
  176. gpio4: gpio@4 {
  177. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  178. interrupts = <123>;
  179. gpio-controller;
  180. #gpio-cells = <2>;
  181. interrupt-controller;
  182. #interrupt-cells = <2>;
  183. };
  184. duart_pins_a: duart@0 {
  185. reg = <0>;
  186. fsl,pinmux-ids = <
  187. 0x3102 /* MX28_PAD_PWM0__DUART_RX */
  188. 0x3112 /* MX28_PAD_PWM1__DUART_TX */
  189. >;
  190. fsl,drive-strength = <0>;
  191. fsl,voltage = <1>;
  192. fsl,pull-up = <0>;
  193. };
  194. duart_pins_b: duart@1 {
  195. reg = <1>;
  196. fsl,pinmux-ids = <
  197. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  198. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  199. >;
  200. fsl,drive-strength = <0>;
  201. fsl,voltage = <1>;
  202. fsl,pull-up = <0>;
  203. };
  204. duart_4pins_a: duart-4pins@0 {
  205. reg = <0>;
  206. fsl,pinmux-ids = <
  207. 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
  208. 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
  209. 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
  210. 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
  211. >;
  212. fsl,drive-strength = <0>;
  213. fsl,voltage = <1>;
  214. fsl,pull-up = <0>;
  215. };
  216. gpmi_pins_a: gpmi-nand@0 {
  217. reg = <0>;
  218. fsl,pinmux-ids = <
  219. 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
  220. 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
  221. 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
  222. 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
  223. 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
  224. 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
  225. 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
  226. 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
  227. 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
  228. 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
  229. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  230. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  231. 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
  232. 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
  233. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  234. >;
  235. fsl,drive-strength = <0>;
  236. fsl,voltage = <1>;
  237. fsl,pull-up = <0>;
  238. };
  239. gpmi_status_cfg: gpmi-status-cfg {
  240. fsl,pinmux-ids = <
  241. 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
  242. 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
  243. 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
  244. >;
  245. fsl,drive-strength = <2>;
  246. };
  247. auart0_pins_a: auart0@0 {
  248. reg = <0>;
  249. fsl,pinmux-ids = <
  250. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  251. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  252. 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
  253. 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
  254. >;
  255. fsl,drive-strength = <0>;
  256. fsl,voltage = <1>;
  257. fsl,pull-up = <0>;
  258. };
  259. auart0_2pins_a: auart0-2pins@0 {
  260. reg = <0>;
  261. fsl,pinmux-ids = <
  262. 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
  263. 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
  264. >;
  265. fsl,drive-strength = <0>;
  266. fsl,voltage = <1>;
  267. fsl,pull-up = <0>;
  268. };
  269. auart1_pins_a: auart1@0 {
  270. reg = <0>;
  271. fsl,pinmux-ids = <
  272. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  273. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  274. 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
  275. 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
  276. >;
  277. fsl,drive-strength = <0>;
  278. fsl,voltage = <1>;
  279. fsl,pull-up = <0>;
  280. };
  281. auart1_2pins_a: auart1-2pins@0 {
  282. reg = <0>;
  283. fsl,pinmux-ids = <
  284. 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
  285. 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
  286. >;
  287. fsl,drive-strength = <0>;
  288. fsl,voltage = <1>;
  289. fsl,pull-up = <0>;
  290. };
  291. auart2_2pins_a: auart2-2pins@0 {
  292. reg = <0>;
  293. fsl,pinmux-ids = <
  294. 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
  295. 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
  296. >;
  297. fsl,drive-strength = <0>;
  298. fsl,voltage = <1>;
  299. fsl,pull-up = <0>;
  300. };
  301. auart2_2pins_b: auart2-2pins@1 {
  302. reg = <1>;
  303. fsl,pinmux-ids = <
  304. 0x3080 /* MX28_PAD_AUART2_RX__AUART2_RX */
  305. 0x3090 /* MX28_PAD_AUART2_TX__AUART2_TX */
  306. >;
  307. fsl,drive-strength = <0>;
  308. fsl,voltage = <1>;
  309. fsl,pull-up = <0>;
  310. };
  311. auart3_pins_a: auart3@0 {
  312. reg = <0>;
  313. fsl,pinmux-ids = <
  314. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  315. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  316. 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
  317. 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
  318. >;
  319. fsl,drive-strength = <0>;
  320. fsl,voltage = <1>;
  321. fsl,pull-up = <0>;
  322. };
  323. auart3_2pins_a: auart3-2pins@0 {
  324. reg = <0>;
  325. fsl,pinmux-ids = <
  326. 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
  327. 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
  328. >;
  329. fsl,drive-strength = <0>;
  330. fsl,voltage = <1>;
  331. fsl,pull-up = <0>;
  332. };
  333. auart3_2pins_b: auart3-2pins@1 {
  334. reg = <1>;
  335. fsl,pinmux-ids = <
  336. 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
  337. 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
  338. >;
  339. fsl,drive-strength = <0>;
  340. fsl,voltage = <1>;
  341. fsl,pull-up = <0>;
  342. };
  343. auart4_2pins_a: auart4@0 {
  344. reg = <0>;
  345. fsl,pinmux-ids = <
  346. 0x2181 /* MX28_PAD_SSP3_SCK__AUART4_TX */
  347. 0x2191 /* MX28_PAD_SSP3_MOSI__AUART4_RX */
  348. >;
  349. fsl,drive-strength = <0>;
  350. fsl,voltage = <1>;
  351. fsl,pull-up = <0>;
  352. };
  353. mac0_pins_a: mac0@0 {
  354. reg = <0>;
  355. fsl,pinmux-ids = <
  356. 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
  357. 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
  358. 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
  359. 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
  360. 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
  361. 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
  362. 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
  363. 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
  364. 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
  365. >;
  366. fsl,drive-strength = <1>;
  367. fsl,voltage = <1>;
  368. fsl,pull-up = <1>;
  369. };
  370. mac1_pins_a: mac1@0 {
  371. reg = <0>;
  372. fsl,pinmux-ids = <
  373. 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
  374. 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
  375. 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
  376. 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
  377. 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
  378. 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
  379. >;
  380. fsl,drive-strength = <1>;
  381. fsl,voltage = <1>;
  382. fsl,pull-up = <1>;
  383. };
  384. mmc0_8bit_pins_a: mmc0-8bit@0 {
  385. reg = <0>;
  386. fsl,pinmux-ids = <
  387. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  388. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  389. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  390. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  391. 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
  392. 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
  393. 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
  394. 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
  395. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  396. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  397. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  398. >;
  399. fsl,drive-strength = <1>;
  400. fsl,voltage = <1>;
  401. fsl,pull-up = <1>;
  402. };
  403. mmc0_4bit_pins_a: mmc0-4bit@0 {
  404. reg = <0>;
  405. fsl,pinmux-ids = <
  406. 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
  407. 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
  408. 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
  409. 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
  410. 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
  411. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  412. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  413. >;
  414. fsl,drive-strength = <1>;
  415. fsl,voltage = <1>;
  416. fsl,pull-up = <1>;
  417. };
  418. mmc0_cd_cfg: mmc0-cd-cfg {
  419. fsl,pinmux-ids = <
  420. 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
  421. >;
  422. fsl,pull-up = <0>;
  423. };
  424. mmc0_sck_cfg: mmc0-sck-cfg {
  425. fsl,pinmux-ids = <
  426. 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
  427. >;
  428. fsl,drive-strength = <2>;
  429. fsl,pull-up = <0>;
  430. };
  431. i2c0_pins_a: i2c0@0 {
  432. reg = <0>;
  433. fsl,pinmux-ids = <
  434. 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
  435. 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
  436. >;
  437. fsl,drive-strength = <1>;
  438. fsl,voltage = <1>;
  439. fsl,pull-up = <1>;
  440. };
  441. i2c0_pins_b: i2c0@1 {
  442. reg = <1>;
  443. fsl,pinmux-ids = <
  444. 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
  445. 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
  446. >;
  447. fsl,drive-strength = <1>;
  448. fsl,voltage = <1>;
  449. fsl,pull-up = <1>;
  450. };
  451. i2c1_pins_a: i2c1@0 {
  452. reg = <0>;
  453. fsl,pinmux-ids = <
  454. 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
  455. 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
  456. >;
  457. fsl,drive-strength = <1>;
  458. fsl,voltage = <1>;
  459. fsl,pull-up = <1>;
  460. };
  461. saif0_pins_a: saif0@0 {
  462. reg = <0>;
  463. fsl,pinmux-ids = <
  464. 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
  465. 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
  466. 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
  467. 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
  468. >;
  469. fsl,drive-strength = <2>;
  470. fsl,voltage = <1>;
  471. fsl,pull-up = <1>;
  472. };
  473. saif0_pins_b: saif0@1 {
  474. reg = <1>;
  475. fsl,pinmux-ids = <
  476. 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
  477. 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
  478. 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
  479. >;
  480. fsl,drive-strength = <2>;
  481. fsl,voltage = <1>;
  482. fsl,pull-up = <1>;
  483. };
  484. saif1_pins_a: saif1@0 {
  485. reg = <0>;
  486. fsl,pinmux-ids = <
  487. 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
  488. >;
  489. fsl,drive-strength = <2>;
  490. fsl,voltage = <1>;
  491. fsl,pull-up = <1>;
  492. };
  493. pwm0_pins_a: pwm0@0 {
  494. reg = <0>;
  495. fsl,pinmux-ids = <
  496. 0x3100 /* MX28_PAD_PWM0__PWM_0 */
  497. >;
  498. fsl,drive-strength = <0>;
  499. fsl,voltage = <1>;
  500. fsl,pull-up = <0>;
  501. };
  502. pwm2_pins_a: pwm2@0 {
  503. reg = <0>;
  504. fsl,pinmux-ids = <
  505. 0x3120 /* MX28_PAD_PWM2__PWM_2 */
  506. >;
  507. fsl,drive-strength = <0>;
  508. fsl,voltage = <1>;
  509. fsl,pull-up = <0>;
  510. };
  511. pwm3_pins_a: pwm3@0 {
  512. reg = <0>;
  513. fsl,pinmux-ids = <
  514. 0x31c0 /* MX28_PAD_PWM3__PWM_3 */
  515. >;
  516. fsl,drive-strength = <0>;
  517. fsl,voltage = <1>;
  518. fsl,pull-up = <0>;
  519. };
  520. pwm3_pins_b: pwm3@1 {
  521. reg = <1>;
  522. fsl,pinmux-ids = <
  523. 0x3141 /* MX28_PAD_SAIF0_MCLK__PWM3 */
  524. >;
  525. fsl,drive-strength = <0>;
  526. fsl,voltage = <1>;
  527. fsl,pull-up = <0>;
  528. };
  529. pwm4_pins_a: pwm4@0 {
  530. reg = <0>;
  531. fsl,pinmux-ids = <
  532. 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
  533. >;
  534. fsl,drive-strength = <0>;
  535. fsl,voltage = <1>;
  536. fsl,pull-up = <0>;
  537. };
  538. lcdif_24bit_pins_a: lcdif-24bit@0 {
  539. reg = <0>;
  540. fsl,pinmux-ids = <
  541. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  542. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  543. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  544. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  545. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  546. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  547. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  548. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  549. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  550. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  551. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  552. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  553. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  554. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  555. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  556. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  557. 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
  558. 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
  559. 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
  560. 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
  561. 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
  562. 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
  563. 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
  564. 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
  565. >;
  566. fsl,drive-strength = <0>;
  567. fsl,voltage = <1>;
  568. fsl,pull-up = <0>;
  569. };
  570. lcdif_16bit_pins_a: lcdif-16bit@0 {
  571. reg = <0>;
  572. fsl,pinmux-ids = <
  573. 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
  574. 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
  575. 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
  576. 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
  577. 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
  578. 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
  579. 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
  580. 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
  581. 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
  582. 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
  583. 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
  584. 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
  585. 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
  586. 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
  587. 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
  588. 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
  589. >;
  590. fsl,drive-strength = <0>;
  591. fsl,voltage = <1>;
  592. fsl,pull-up = <0>;
  593. };
  594. lcdif_sync_pins_a: lcdif-sync@0 {
  595. reg = <0>;
  596. fsl,pinmux-ids = <
  597. 0x11a1 /* MX28_PAD_LCD_RS__LCD_DOTCLK */
  598. 0x11b1 /* MX28_PAD_LCD_CS__LCD_ENABLE */
  599. 0x1181 /* MX28_PAD_LCD_RD_E__LCD_VSYNC */
  600. 0x1191 /* MX28_PAD_LCD_WR_RWN__LCD_HSYNC */
  601. >;
  602. fsl,drive-strength = <0>;
  603. fsl,voltage = <1>;
  604. fsl,pull-up = <0>;
  605. };
  606. can0_pins_a: can0@0 {
  607. reg = <0>;
  608. fsl,pinmux-ids = <
  609. 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
  610. 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
  611. >;
  612. fsl,drive-strength = <0>;
  613. fsl,voltage = <1>;
  614. fsl,pull-up = <0>;
  615. };
  616. can1_pins_a: can1@0 {
  617. reg = <0>;
  618. fsl,pinmux-ids = <
  619. 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
  620. 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
  621. >;
  622. fsl,drive-strength = <0>;
  623. fsl,voltage = <1>;
  624. fsl,pull-up = <0>;
  625. };
  626. spi2_pins_a: spi2@0 {
  627. reg = <0>;
  628. fsl,pinmux-ids = <
  629. 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
  630. 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
  631. 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
  632. 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
  633. >;
  634. fsl,drive-strength = <1>;
  635. fsl,voltage = <1>;
  636. fsl,pull-up = <1>;
  637. };
  638. spi3_pins_a: spi3@0 {
  639. reg = <0>;
  640. fsl,pinmux-ids = <
  641. 0x3082 /* MX28_PAD_AUART2_RX__SSP3_D4 */
  642. 0x3092 /* MX28_PAD_AUART2_TX__SSP3_D5 */
  643. 0x2180 /* MX28_PAD_SSP3_SCK__SSP3_SCK */
  644. 0x2190 /* MX28_PAD_SSP3_MOSI__SSP3_CMD */
  645. 0x21A0 /* MX28_PAD_SSP3_MISO__SSP3_D0 */
  646. 0x21B0 /* MX28_PAD_SSP3_SS0__SSP3_D3 */
  647. >;
  648. fsl,drive-strength = <1>;
  649. fsl,voltage = <1>;
  650. fsl,pull-up = <0>;
  651. };
  652. usbphy0_pins_a: usbphy0@0 {
  653. reg = <0>;
  654. fsl,pinmux-ids = <
  655. 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
  656. >;
  657. fsl,drive-strength = <2>;
  658. fsl,voltage = <1>;
  659. fsl,pull-up = <0>;
  660. };
  661. usbphy0_pins_b: usbphy0@1 {
  662. reg = <1>;
  663. fsl,pinmux-ids = <
  664. 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
  665. >;
  666. fsl,drive-strength = <2>;
  667. fsl,voltage = <1>;
  668. fsl,pull-up = <0>;
  669. };
  670. usbphy1_pins_a: usbphy1@0 {
  671. reg = <0>;
  672. fsl,pinmux-ids = <
  673. 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
  674. >;
  675. fsl,drive-strength = <2>;
  676. fsl,voltage = <1>;
  677. fsl,pull-up = <0>;
  678. };
  679. };
  680. digctl: digctl@8001c000 {
  681. compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
  682. reg = <0x8001c000 0x2000>;
  683. interrupts = <89>;
  684. status = "disabled";
  685. };
  686. etm: etm@80022000 {
  687. reg = <0x80022000 0x2000>;
  688. status = "disabled";
  689. };
  690. dma_apbx: dma-apbx@80024000 {
  691. compatible = "fsl,imx28-dma-apbx";
  692. reg = <0x80024000 0x2000>;
  693. interrupts = <78 79 66 0
  694. 80 81 68 69
  695. 70 71 72 73
  696. 74 75 76 77>;
  697. interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
  698. "saif0", "saif1", "i2c0", "i2c1",
  699. "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
  700. "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
  701. #dma-cells = <1>;
  702. dma-channels = <16>;
  703. clocks = <&clks 26>;
  704. };
  705. dcp: dcp@80028000 {
  706. reg = <0x80028000 0x2000>;
  707. interrupts = <52 53 54>;
  708. compatible = "fsl-dcp";
  709. };
  710. pxp: pxp@8002a000 {
  711. reg = <0x8002a000 0x2000>;
  712. interrupts = <39>;
  713. status = "disabled";
  714. };
  715. ocotp: ocotp@8002c000 {
  716. compatible = "fsl,ocotp";
  717. reg = <0x8002c000 0x2000>;
  718. status = "disabled";
  719. };
  720. axi-ahb@8002e000 {
  721. reg = <0x8002e000 0x2000>;
  722. status = "disabled";
  723. };
  724. lcdif: lcdif@80030000 {
  725. compatible = "fsl,imx28-lcdif";
  726. reg = <0x80030000 0x2000>;
  727. interrupts = <38>;
  728. clocks = <&clks 55>;
  729. dmas = <&dma_apbh 13>;
  730. dma-names = "rx";
  731. status = "disabled";
  732. };
  733. can0: can@80032000 {
  734. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  735. reg = <0x80032000 0x2000>;
  736. interrupts = <8>;
  737. clocks = <&clks 58>, <&clks 58>;
  738. clock-names = "ipg", "per";
  739. status = "disabled";
  740. };
  741. can1: can@80034000 {
  742. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  743. reg = <0x80034000 0x2000>;
  744. interrupts = <9>;
  745. clocks = <&clks 59>, <&clks 59>;
  746. clock-names = "ipg", "per";
  747. status = "disabled";
  748. };
  749. simdbg: simdbg@8003c000 {
  750. reg = <0x8003c000 0x200>;
  751. status = "disabled";
  752. };
  753. simgpmisel: simgpmisel@8003c200 {
  754. reg = <0x8003c200 0x100>;
  755. status = "disabled";
  756. };
  757. simsspsel: simsspsel@8003c300 {
  758. reg = <0x8003c300 0x100>;
  759. status = "disabled";
  760. };
  761. simmemsel: simmemsel@8003c400 {
  762. reg = <0x8003c400 0x100>;
  763. status = "disabled";
  764. };
  765. gpiomon: gpiomon@8003c500 {
  766. reg = <0x8003c500 0x100>;
  767. status = "disabled";
  768. };
  769. simenet: simenet@8003c700 {
  770. reg = <0x8003c700 0x100>;
  771. status = "disabled";
  772. };
  773. armjtag: armjtag@8003c800 {
  774. reg = <0x8003c800 0x100>;
  775. status = "disabled";
  776. };
  777. };
  778. apbx@80040000 {
  779. compatible = "simple-bus";
  780. #address-cells = <1>;
  781. #size-cells = <1>;
  782. reg = <0x80040000 0x40000>;
  783. ranges;
  784. clks: clkctrl@80040000 {
  785. compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
  786. reg = <0x80040000 0x2000>;
  787. #clock-cells = <1>;
  788. };
  789. saif0: saif@80042000 {
  790. compatible = "fsl,imx28-saif";
  791. reg = <0x80042000 0x2000>;
  792. interrupts = <59>;
  793. #clock-cells = <0>;
  794. clocks = <&clks 53>;
  795. dmas = <&dma_apbx 4>;
  796. dma-names = "rx-tx";
  797. status = "disabled";
  798. };
  799. power: power@80044000 {
  800. reg = <0x80044000 0x2000>;
  801. status = "disabled";
  802. };
  803. saif1: saif@80046000 {
  804. compatible = "fsl,imx28-saif";
  805. reg = <0x80046000 0x2000>;
  806. interrupts = <58>;
  807. clocks = <&clks 54>;
  808. dmas = <&dma_apbx 5>;
  809. dma-names = "rx-tx";
  810. status = "disabled";
  811. };
  812. lradc: lradc@80050000 {
  813. compatible = "fsl,imx28-lradc";
  814. reg = <0x80050000 0x2000>;
  815. interrupts = <10 14 15 16 17 18 19
  816. 20 21 22 23 24 25>;
  817. status = "disabled";
  818. };
  819. spdif: spdif@80054000 {
  820. reg = <0x80054000 0x2000>;
  821. interrupts = <45>;
  822. dmas = <&dma_apbx 2>;
  823. dma-names = "tx";
  824. status = "disabled";
  825. };
  826. mxs_rtc: rtc@80056000 {
  827. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  828. reg = <0x80056000 0x2000>;
  829. interrupts = <29>;
  830. };
  831. i2c0: i2c@80058000 {
  832. #address-cells = <1>;
  833. #size-cells = <0>;
  834. compatible = "fsl,imx28-i2c";
  835. reg = <0x80058000 0x2000>;
  836. interrupts = <111>;
  837. clock-frequency = <100000>;
  838. dmas = <&dma_apbx 6>;
  839. dma-names = "rx-tx";
  840. status = "disabled";
  841. };
  842. i2c1: i2c@8005a000 {
  843. #address-cells = <1>;
  844. #size-cells = <0>;
  845. compatible = "fsl,imx28-i2c";
  846. reg = <0x8005a000 0x2000>;
  847. interrupts = <110>;
  848. clock-frequency = <100000>;
  849. dmas = <&dma_apbx 7>;
  850. dma-names = "rx-tx";
  851. status = "disabled";
  852. };
  853. pwm: pwm@80064000 {
  854. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  855. reg = <0x80064000 0x2000>;
  856. clocks = <&clks 44>;
  857. #pwm-cells = <2>;
  858. fsl,pwm-number = <8>;
  859. status = "disabled";
  860. };
  861. timer: timrot@80068000 {
  862. compatible = "fsl,imx28-timrot", "fsl,timrot";
  863. reg = <0x80068000 0x2000>;
  864. interrupts = <48 49 50 51>;
  865. clocks = <&clks 26>;
  866. };
  867. auart0: serial@8006a000 {
  868. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  869. reg = <0x8006a000 0x2000>;
  870. interrupts = <112>;
  871. dmas = <&dma_apbx 8>, <&dma_apbx 9>;
  872. dma-names = "rx", "tx";
  873. clocks = <&clks 45>;
  874. status = "disabled";
  875. };
  876. auart1: serial@8006c000 {
  877. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  878. reg = <0x8006c000 0x2000>;
  879. interrupts = <113>;
  880. dmas = <&dma_apbx 10>, <&dma_apbx 11>;
  881. dma-names = "rx", "tx";
  882. clocks = <&clks 45>;
  883. status = "disabled";
  884. };
  885. auart2: serial@8006e000 {
  886. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  887. reg = <0x8006e000 0x2000>;
  888. interrupts = <114>;
  889. dmas = <&dma_apbx 12>, <&dma_apbx 13>;
  890. dma-names = "rx", "tx";
  891. clocks = <&clks 45>;
  892. status = "disabled";
  893. };
  894. auart3: serial@80070000 {
  895. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  896. reg = <0x80070000 0x2000>;
  897. interrupts = <115>;
  898. dmas = <&dma_apbx 14>, <&dma_apbx 15>;
  899. dma-names = "rx", "tx";
  900. clocks = <&clks 45>;
  901. status = "disabled";
  902. };
  903. auart4: serial@80072000 {
  904. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  905. reg = <0x80072000 0x2000>;
  906. interrupts = <116>;
  907. dmas = <&dma_apbx 0>, <&dma_apbx 1>;
  908. dma-names = "rx", "tx";
  909. clocks = <&clks 45>;
  910. status = "disabled";
  911. };
  912. duart: serial@80074000 {
  913. compatible = "arm,pl011", "arm,primecell";
  914. reg = <0x80074000 0x1000>;
  915. interrupts = <47>;
  916. clocks = <&clks 45>, <&clks 26>;
  917. clock-names = "uart", "apb_pclk";
  918. status = "disabled";
  919. };
  920. usbphy0: usbphy@8007c000 {
  921. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  922. reg = <0x8007c000 0x2000>;
  923. clocks = <&clks 62>;
  924. status = "disabled";
  925. };
  926. usbphy1: usbphy@8007e000 {
  927. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  928. reg = <0x8007e000 0x2000>;
  929. clocks = <&clks 63>;
  930. status = "disabled";
  931. };
  932. };
  933. };
  934. ahb@80080000 {
  935. compatible = "simple-bus";
  936. #address-cells = <1>;
  937. #size-cells = <1>;
  938. reg = <0x80080000 0x80000>;
  939. ranges;
  940. usb0: usb@80080000 {
  941. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  942. reg = <0x80080000 0x10000>;
  943. interrupts = <93>;
  944. clocks = <&clks 60>;
  945. fsl,usbphy = <&usbphy0>;
  946. status = "disabled";
  947. };
  948. usb1: usb@80090000 {
  949. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  950. reg = <0x80090000 0x10000>;
  951. interrupts = <92>;
  952. clocks = <&clks 61>;
  953. fsl,usbphy = <&usbphy1>;
  954. status = "disabled";
  955. };
  956. dflpt: dflpt@800c0000 {
  957. reg = <0x800c0000 0x10000>;
  958. status = "disabled";
  959. };
  960. mac0: ethernet@800f0000 {
  961. compatible = "fsl,imx28-fec";
  962. reg = <0x800f0000 0x4000>;
  963. interrupts = <101>;
  964. clocks = <&clks 57>, <&clks 57>, <&clks 64>;
  965. clock-names = "ipg", "ahb", "enet_out";
  966. status = "disabled";
  967. };
  968. mac1: ethernet@800f4000 {
  969. compatible = "fsl,imx28-fec";
  970. reg = <0x800f4000 0x4000>;
  971. interrupts = <102>;
  972. clocks = <&clks 57>, <&clks 57>;
  973. clock-names = "ipg", "ahb";
  974. status = "disabled";
  975. };
  976. etn_switch: switch@800f8000 {
  977. reg = <0x800f8000 0x8000>;
  978. status = "disabled";
  979. };
  980. };
  981. };