atlas6.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680
  1. /*
  2. * DTS file for CSR SiRFatlas6 SoC
  3. *
  4. * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "sirf,atlas6";
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. interrupt-parent = <&intc>;
  14. cpus {
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. cpu@0 {
  18. reg = <0x0>;
  19. d-cache-line-size = <32>;
  20. i-cache-line-size = <32>;
  21. d-cache-size = <32768>;
  22. i-cache-size = <32768>;
  23. /* from bootloader */
  24. timebase-frequency = <0>;
  25. bus-frequency = <0>;
  26. clock-frequency = <0>;
  27. };
  28. };
  29. axi {
  30. compatible = "simple-bus";
  31. #address-cells = <1>;
  32. #size-cells = <1>;
  33. ranges = <0x40000000 0x40000000 0x80000000>;
  34. intc: interrupt-controller@80020000 {
  35. #interrupt-cells = <1>;
  36. interrupt-controller;
  37. compatible = "sirf,prima2-intc";
  38. reg = <0x80020000 0x1000>;
  39. };
  40. sys-iobg {
  41. compatible = "simple-bus";
  42. #address-cells = <1>;
  43. #size-cells = <1>;
  44. ranges = <0x88000000 0x88000000 0x40000>;
  45. clks: clock-controller@88000000 {
  46. compatible = "sirf,atlas6-clkc";
  47. reg = <0x88000000 0x1000>;
  48. interrupts = <3>;
  49. #clock-cells = <1>;
  50. };
  51. reset-controller@88010000 {
  52. compatible = "sirf,prima2-rstc";
  53. reg = <0x88010000 0x1000>;
  54. };
  55. rsc-controller@88020000 {
  56. compatible = "sirf,prima2-rsc";
  57. reg = <0x88020000 0x1000>;
  58. };
  59. };
  60. mem-iobg {
  61. compatible = "simple-bus";
  62. #address-cells = <1>;
  63. #size-cells = <1>;
  64. ranges = <0x90000000 0x90000000 0x10000>;
  65. memory-controller@90000000 {
  66. compatible = "sirf,prima2-memc";
  67. reg = <0x90000000 0x10000>;
  68. interrupts = <27>;
  69. clocks = <&clks 5>;
  70. };
  71. };
  72. disp-iobg {
  73. compatible = "simple-bus";
  74. #address-cells = <1>;
  75. #size-cells = <1>;
  76. ranges = <0x90010000 0x90010000 0x30000>;
  77. lcd@90010000 {
  78. compatible = "sirf,prima2-lcd";
  79. reg = <0x90010000 0x20000>;
  80. interrupts = <30>;
  81. clocks = <&clks 34>;
  82. display=<&display>;
  83. /* later transfer to pwm */
  84. bl-gpio = <&gpio 7 0>;
  85. default-panel = <&panel0>;
  86. };
  87. vpp@90020000 {
  88. compatible = "sirf,prima2-vpp";
  89. reg = <0x90020000 0x10000>;
  90. interrupts = <31>;
  91. clocks = <&clks 35>;
  92. };
  93. };
  94. graphics-iobg {
  95. compatible = "simple-bus";
  96. #address-cells = <1>;
  97. #size-cells = <1>;
  98. ranges = <0x98000000 0x98000000 0x8000000>;
  99. graphics@98000000 {
  100. compatible = "powervr,sgx510";
  101. reg = <0x98000000 0x8000000>;
  102. interrupts = <6>;
  103. clocks = <&clks 32>;
  104. };
  105. };
  106. dsp-iobg {
  107. compatible = "simple-bus";
  108. #address-cells = <1>;
  109. #size-cells = <1>;
  110. ranges = <0xa8000000 0xa8000000 0x2000000>;
  111. dspif@a8000000 {
  112. compatible = "sirf,prima2-dspif";
  113. reg = <0xa8000000 0x10000>;
  114. interrupts = <9>;
  115. };
  116. gps@a8010000 {
  117. compatible = "sirf,prima2-gps";
  118. reg = <0xa8010000 0x10000>;
  119. interrupts = <7>;
  120. clocks = <&clks 9>;
  121. };
  122. dsp@a9000000 {
  123. compatible = "sirf,prima2-dsp";
  124. reg = <0xa9000000 0x1000000>;
  125. interrupts = <8>;
  126. clocks = <&clks 8>;
  127. };
  128. };
  129. peri-iobg {
  130. compatible = "simple-bus";
  131. #address-cells = <1>;
  132. #size-cells = <1>;
  133. ranges = <0xb0000000 0xb0000000 0x180000>,
  134. <0x56000000 0x56000000 0x1b00000>;
  135. timer@b0020000 {
  136. compatible = "sirf,prima2-tick";
  137. reg = <0xb0020000 0x1000>;
  138. interrupts = <0>;
  139. };
  140. nand@b0030000 {
  141. compatible = "sirf,prima2-nand";
  142. reg = <0xb0030000 0x10000>;
  143. interrupts = <41>;
  144. clocks = <&clks 26>;
  145. };
  146. audio@b0040000 {
  147. compatible = "sirf,prima2-audio";
  148. reg = <0xb0040000 0x10000>;
  149. interrupts = <35>;
  150. clocks = <&clks 27>;
  151. };
  152. uart0: uart@b0050000 {
  153. cell-index = <0>;
  154. compatible = "sirf,prima2-uart";
  155. reg = <0xb0050000 0x1000>;
  156. interrupts = <17>;
  157. fifosize = <128>;
  158. clocks = <&clks 13>;
  159. };
  160. uart1: uart@b0060000 {
  161. cell-index = <1>;
  162. compatible = "sirf,prima2-uart";
  163. reg = <0xb0060000 0x1000>;
  164. interrupts = <18>;
  165. fifosize = <32>;
  166. clocks = <&clks 14>;
  167. };
  168. uart2: uart@b0070000 {
  169. cell-index = <2>;
  170. compatible = "sirf,prima2-uart";
  171. reg = <0xb0070000 0x1000>;
  172. interrupts = <19>;
  173. fifosize = <128>;
  174. clocks = <&clks 15>;
  175. };
  176. usp0: usp@b0080000 {
  177. cell-index = <0>;
  178. compatible = "sirf,prima2-usp";
  179. reg = <0xb0080000 0x10000>;
  180. interrupts = <20>;
  181. clocks = <&clks 28>;
  182. };
  183. usp1: usp@b0090000 {
  184. cell-index = <1>;
  185. compatible = "sirf,prima2-usp";
  186. reg = <0xb0090000 0x10000>;
  187. interrupts = <21>;
  188. clocks = <&clks 29>;
  189. };
  190. dmac0: dma-controller@b00b0000 {
  191. cell-index = <0>;
  192. compatible = "sirf,prima2-dmac";
  193. reg = <0xb00b0000 0x10000>;
  194. interrupts = <12>;
  195. clocks = <&clks 24>;
  196. };
  197. dmac1: dma-controller@b0160000 {
  198. cell-index = <1>;
  199. compatible = "sirf,prima2-dmac";
  200. reg = <0xb0160000 0x10000>;
  201. interrupts = <13>;
  202. clocks = <&clks 25>;
  203. };
  204. vip@b00C0000 {
  205. compatible = "sirf,prima2-vip";
  206. reg = <0xb00C0000 0x10000>;
  207. clocks = <&clks 31>;
  208. };
  209. spi0: spi@b00d0000 {
  210. cell-index = <0>;
  211. compatible = "sirf,prima2-spi";
  212. reg = <0xb00d0000 0x10000>;
  213. interrupts = <15>;
  214. sirf,spi-num-chipselects = <1>;
  215. cs-gpios = <&gpio 0 0>;
  216. sirf,spi-dma-rx-channel = <25>;
  217. sirf,spi-dma-tx-channel = <20>;
  218. #address-cells = <1>;
  219. #size-cells = <0>;
  220. clocks = <&clks 19>;
  221. status = "disabled";
  222. };
  223. spi1: spi@b0170000 {
  224. cell-index = <1>;
  225. compatible = "sirf,prima2-spi";
  226. reg = <0xb0170000 0x10000>;
  227. interrupts = <16>;
  228. clocks = <&clks 20>;
  229. status = "disabled";
  230. };
  231. i2c0: i2c@b00e0000 {
  232. cell-index = <0>;
  233. compatible = "sirf,prima2-i2c";
  234. reg = <0xb00e0000 0x10000>;
  235. interrupts = <24>;
  236. #address-cells = <1>;
  237. #size-cells = <0>;
  238. clocks = <&clks 17>;
  239. };
  240. i2c1: i2c@b00f0000 {
  241. cell-index = <1>;
  242. compatible = "sirf,prima2-i2c";
  243. reg = <0xb00f0000 0x10000>;
  244. interrupts = <25>;
  245. #address-cells = <1>;
  246. #size-cells = <0>;
  247. clocks = <&clks 18>;
  248. };
  249. tsc@b0110000 {
  250. compatible = "sirf,prima2-tsc";
  251. reg = <0xb0110000 0x10000>;
  252. interrupts = <33>;
  253. clocks = <&clks 16>;
  254. };
  255. gpio: pinctrl@b0120000 {
  256. #gpio-cells = <2>;
  257. #interrupt-cells = <2>;
  258. compatible = "sirf,atlas6-pinctrl";
  259. reg = <0xb0120000 0x10000>;
  260. interrupts = <43 44 45 46 47>;
  261. gpio-controller;
  262. interrupt-controller;
  263. lcd_16pins_a: lcd0@0 {
  264. lcd {
  265. sirf,pins = "lcd_16bitsgrp";
  266. sirf,function = "lcd_16bits";
  267. };
  268. };
  269. lcd_18pins_a: lcd0@1 {
  270. lcd {
  271. sirf,pins = "lcd_18bitsgrp";
  272. sirf,function = "lcd_18bits";
  273. };
  274. };
  275. lcd_24pins_a: lcd0@2 {
  276. lcd {
  277. sirf,pins = "lcd_24bitsgrp";
  278. sirf,function = "lcd_24bits";
  279. };
  280. };
  281. lcdrom_pins_a: lcdrom0@0 {
  282. lcd {
  283. sirf,pins = "lcdromgrp";
  284. sirf,function = "lcdrom";
  285. };
  286. };
  287. uart0_pins_a: uart0@0 {
  288. uart {
  289. sirf,pins = "uart0grp";
  290. sirf,function = "uart0";
  291. };
  292. };
  293. uart0_noflow_pins_a: uart0@1 {
  294. uart {
  295. sirf,pins = "uart0_nostreamctrlgrp";
  296. sirf,function = "uart0_nostreamctrl";
  297. };
  298. };
  299. uart1_pins_a: uart1@0 {
  300. uart {
  301. sirf,pins = "uart1grp";
  302. sirf,function = "uart1";
  303. };
  304. };
  305. uart2_pins_a: uart2@0 {
  306. uart {
  307. sirf,pins = "uart2grp";
  308. sirf,function = "uart2";
  309. };
  310. };
  311. uart2_noflow_pins_a: uart2@1 {
  312. uart {
  313. sirf,pins = "uart2_nostreamctrlgrp";
  314. sirf,function = "uart2_nostreamctrl";
  315. };
  316. };
  317. spi0_pins_a: spi0@0 {
  318. spi {
  319. sirf,pins = "spi0grp";
  320. sirf,function = "spi0";
  321. };
  322. };
  323. spi1_pins_a: spi1@0 {
  324. spi {
  325. sirf,pins = "spi1grp";
  326. sirf,function = "spi1";
  327. };
  328. };
  329. i2c0_pins_a: i2c0@0 {
  330. i2c {
  331. sirf,pins = "i2c0grp";
  332. sirf,function = "i2c0";
  333. };
  334. };
  335. i2c1_pins_a: i2c1@0 {
  336. i2c {
  337. sirf,pins = "i2c1grp";
  338. sirf,function = "i2c1";
  339. };
  340. };
  341. pwm0_pins_a: pwm0@0 {
  342. pwm {
  343. sirf,pins = "pwm0grp";
  344. sirf,function = "pwm0";
  345. };
  346. };
  347. pwm1_pins_a: pwm1@0 {
  348. pwm {
  349. sirf,pins = "pwm1grp";
  350. sirf,function = "pwm1";
  351. };
  352. };
  353. pwm2_pins_a: pwm2@0 {
  354. pwm {
  355. sirf,pins = "pwm2grp";
  356. sirf,function = "pwm2";
  357. };
  358. };
  359. pwm3_pins_a: pwm3@0 {
  360. pwm {
  361. sirf,pins = "pwm3grp";
  362. sirf,function = "pwm3";
  363. };
  364. };
  365. pwm4_pins_a: pwm4@0 {
  366. pwm {
  367. sirf,pins = "pwm4grp";
  368. sirf,function = "pwm4";
  369. };
  370. };
  371. gps_pins_a: gps@0 {
  372. gps {
  373. sirf,pins = "gpsgrp";
  374. sirf,function = "gps";
  375. };
  376. };
  377. vip_pins_a: vip@0 {
  378. vip {
  379. sirf,pins = "vipgrp";
  380. sirf,function = "vip";
  381. };
  382. };
  383. sdmmc0_pins_a: sdmmc0@0 {
  384. sdmmc0 {
  385. sirf,pins = "sdmmc0grp";
  386. sirf,function = "sdmmc0";
  387. };
  388. };
  389. sdmmc1_pins_a: sdmmc1@0 {
  390. sdmmc1 {
  391. sirf,pins = "sdmmc1grp";
  392. sirf,function = "sdmmc1";
  393. };
  394. };
  395. sdmmc2_pins_a: sdmmc2@0 {
  396. sdmmc2 {
  397. sirf,pins = "sdmmc2grp";
  398. sirf,function = "sdmmc2";
  399. };
  400. };
  401. sdmmc2_nowp_pins_a: sdmmc2_nowp@0 {
  402. sdmmc2_nowp {
  403. sirf,pins = "sdmmc2_nowpgrp";
  404. sirf,function = "sdmmc2_nowp";
  405. };
  406. };
  407. sdmmc3_pins_a: sdmmc3@0 {
  408. sdmmc3 {
  409. sirf,pins = "sdmmc3grp";
  410. sirf,function = "sdmmc3";
  411. };
  412. };
  413. sdmmc5_pins_a: sdmmc5@0 {
  414. sdmmc5 {
  415. sirf,pins = "sdmmc5grp";
  416. sirf,function = "sdmmc5";
  417. };
  418. };
  419. i2s_pins_a: i2s@0 {
  420. i2s {
  421. sirf,pins = "i2sgrp";
  422. sirf,function = "i2s";
  423. };
  424. };
  425. i2s_no_din_pins_a: i2s_no_din@0 {
  426. i2s_no_din {
  427. sirf,pins = "i2s_no_dingrp";
  428. sirf,function = "i2s_no_din";
  429. };
  430. };
  431. i2s_6chn_pins_a: i2s_6chn@0 {
  432. i2s_6chn {
  433. sirf,pins = "i2s_6chngrp";
  434. sirf,function = "i2s_6chn";
  435. };
  436. };
  437. ac97_pins_a: ac97@0 {
  438. ac97 {
  439. sirf,pins = "ac97grp";
  440. sirf,function = "ac97";
  441. };
  442. };
  443. nand_pins_a: nand@0 {
  444. nand {
  445. sirf,pins = "nandgrp";
  446. sirf,function = "nand";
  447. };
  448. };
  449. usp0_pins_a: usp0@0 {
  450. usp0 {
  451. sirf,pins = "usp0grp";
  452. sirf,function = "usp0";
  453. };
  454. };
  455. usp0_uart_nostreamctrl_pins_a: usp0@1 {
  456. usp0 {
  457. sirf,pins = "usp0_uart_nostreamctrl_grp";
  458. sirf,function = "usp0_uart_nostreamctrl";
  459. };
  460. };
  461. usp1_pins_a: usp1@0 {
  462. usp1 {
  463. sirf,pins = "usp1grp";
  464. sirf,function = "usp1";
  465. };
  466. };
  467. usb0_upli_drvbus_pins_a: usb0_upli_drvbus@0 {
  468. usb0_upli_drvbus {
  469. sirf,pins = "usb0_upli_drvbusgrp";
  470. sirf,function = "usb0_upli_drvbus";
  471. };
  472. };
  473. usb1_utmi_drvbus_pins_a: usb1_utmi_drvbus@0 {
  474. usb1_utmi_drvbus {
  475. sirf,pins = "usb1_utmi_drvbusgrp";
  476. sirf,function = "usb1_utmi_drvbus";
  477. };
  478. };
  479. warm_rst_pins_a: warm_rst@0 {
  480. warm_rst {
  481. sirf,pins = "warm_rstgrp";
  482. sirf,function = "warm_rst";
  483. };
  484. };
  485. pulse_count_pins_a: pulse_count@0 {
  486. pulse_count {
  487. sirf,pins = "pulse_countgrp";
  488. sirf,function = "pulse_count";
  489. };
  490. };
  491. cko0_pins_a: cko0@0 {
  492. cko0 {
  493. sirf,pins = "cko0grp";
  494. sirf,function = "cko0";
  495. };
  496. };
  497. cko1_pins_a: cko1@0 {
  498. cko1 {
  499. sirf,pins = "cko1grp";
  500. sirf,function = "cko1";
  501. };
  502. };
  503. };
  504. pwm@b0130000 {
  505. compatible = "sirf,prima2-pwm";
  506. reg = <0xb0130000 0x10000>;
  507. clocks = <&clks 21>;
  508. };
  509. efusesys@b0140000 {
  510. compatible = "sirf,prima2-efuse";
  511. reg = <0xb0140000 0x10000>;
  512. clocks = <&clks 22>;
  513. };
  514. pulsec@b0150000 {
  515. compatible = "sirf,prima2-pulsec";
  516. reg = <0xb0150000 0x10000>;
  517. interrupts = <48>;
  518. clocks = <&clks 23>;
  519. };
  520. pci-iobg {
  521. compatible = "sirf,prima2-pciiobg", "simple-bus";
  522. #address-cells = <1>;
  523. #size-cells = <1>;
  524. ranges = <0x56000000 0x56000000 0x1b00000>;
  525. sd0: sdhci@56000000 {
  526. cell-index = <0>;
  527. compatible = "sirf,prima2-sdhc";
  528. reg = <0x56000000 0x100000>;
  529. interrupts = <38>;
  530. bus-width = <8>;
  531. clocks = <&clks 36>;
  532. };
  533. sd1: sdhci@56100000 {
  534. cell-index = <1>;
  535. compatible = "sirf,prima2-sdhc";
  536. reg = <0x56100000 0x100000>;
  537. interrupts = <38>;
  538. status = "disabled";
  539. clocks = <&clks 36>;
  540. };
  541. sd2: sdhci@56200000 {
  542. cell-index = <2>;
  543. compatible = "sirf,prima2-sdhc";
  544. reg = <0x56200000 0x100000>;
  545. interrupts = <23>;
  546. status = "disabled";
  547. clocks = <&clks 37>;
  548. };
  549. sd3: sdhci@56300000 {
  550. cell-index = <3>;
  551. compatible = "sirf,prima2-sdhc";
  552. reg = <0x56300000 0x100000>;
  553. interrupts = <23>;
  554. status = "disabled";
  555. clocks = <&clks 37>;
  556. };
  557. sd5: sdhci@56500000 {
  558. cell-index = <5>;
  559. compatible = "sirf,prima2-sdhc";
  560. reg = <0x56500000 0x100000>;
  561. interrupts = <39>;
  562. status = "disabled";
  563. clocks = <&clks 38>;
  564. };
  565. pci-copy@57900000 {
  566. compatible = "sirf,prima2-pcicp";
  567. reg = <0x57900000 0x100000>;
  568. interrupts = <40>;
  569. };
  570. rom-interface@57a00000 {
  571. compatible = "sirf,prima2-romif";
  572. reg = <0x57a00000 0x100000>;
  573. };
  574. };
  575. };
  576. rtc-iobg {
  577. compatible = "sirf,prima2-rtciobg", "sirf-prima2-rtciobg-bus", "simple-bus";
  578. #address-cells = <1>;
  579. #size-cells = <1>;
  580. reg = <0x80030000 0x10000>;
  581. gpsrtc@1000 {
  582. compatible = "sirf,prima2-gpsrtc";
  583. reg = <0x1000 0x1000>;
  584. interrupts = <55 56 57>;
  585. };
  586. sysrtc@2000 {
  587. compatible = "sirf,prima2-sysrtc";
  588. reg = <0x2000 0x1000>;
  589. interrupts = <52 53 54>;
  590. };
  591. pwrc@3000 {
  592. compatible = "sirf,prima2-pwrc";
  593. reg = <0x3000 0x1000>;
  594. interrupts = <32>;
  595. };
  596. };
  597. uus-iobg {
  598. compatible = "simple-bus";
  599. #address-cells = <1>;
  600. #size-cells = <1>;
  601. ranges = <0xb8000000 0xb8000000 0x40000>;
  602. usb0: usb@b00e0000 {
  603. compatible = "chipidea,ci13611a-prima2";
  604. reg = <0xb8000000 0x10000>;
  605. interrupts = <10>;
  606. clocks = <&clks 40>;
  607. };
  608. usb1: usb@b00f0000 {
  609. compatible = "chipidea,ci13611a-prima2";
  610. reg = <0xb8010000 0x10000>;
  611. interrupts = <11>;
  612. clocks = <&clks 41>;
  613. };
  614. security@b00f0000 {
  615. compatible = "sirf,prima2-security";
  616. reg = <0xb8030000 0x10000>;
  617. interrupts = <42>;
  618. clocks = <&clks 7>;
  619. };
  620. };
  621. };
  622. };