at91rm9200.dtsi 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. /*
  2. * at91rm9200.dtsi - Device Tree Include file for AT91RM9200 family SoC
  3. *
  4. * Copyright (C) 2011 Atmel,
  5. * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>,
  6. * 2012 Joachim Eastwood <manabian@gmail.com>
  7. *
  8. * Based on at91sam9260.dtsi
  9. *
  10. * Licensed under GPLv2 or later.
  11. */
  12. #include "skeleton.dtsi"
  13. #include <dt-bindings/pinctrl/at91.h>
  14. #include <dt-bindings/interrupt-controller/irq.h>
  15. #include <dt-bindings/gpio/gpio.h>
  16. / {
  17. model = "Atmel AT91RM9200 family SoC";
  18. compatible = "atmel,at91rm9200";
  19. interrupt-parent = <&aic>;
  20. aliases {
  21. serial0 = &dbgu;
  22. serial1 = &usart0;
  23. serial2 = &usart1;
  24. serial3 = &usart2;
  25. serial4 = &usart3;
  26. gpio0 = &pioA;
  27. gpio1 = &pioB;
  28. gpio2 = &pioC;
  29. gpio3 = &pioD;
  30. tcb0 = &tcb0;
  31. tcb1 = &tcb1;
  32. i2c0 = &i2c0;
  33. ssc0 = &ssc0;
  34. ssc1 = &ssc1;
  35. ssc2 = &ssc2;
  36. };
  37. cpus {
  38. #address-cells = <0>;
  39. #size-cells = <0>;
  40. cpu {
  41. compatible = "arm,arm920t";
  42. device_type = "cpu";
  43. };
  44. };
  45. memory {
  46. reg = <0x20000000 0x04000000>;
  47. };
  48. ahb {
  49. compatible = "simple-bus";
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. ranges;
  53. apb {
  54. compatible = "simple-bus";
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. ranges;
  58. aic: interrupt-controller@fffff000 {
  59. #interrupt-cells = <3>;
  60. compatible = "atmel,at91rm9200-aic";
  61. interrupt-controller;
  62. reg = <0xfffff000 0x200>;
  63. atmel,external-irqs = <25 26 27 28 29 30 31>;
  64. };
  65. ramc0: ramc@ffffff00 {
  66. compatible = "atmel,at91rm9200-sdramc";
  67. reg = <0xffffff00 0x100>;
  68. };
  69. pmc: pmc@fffffc00 {
  70. compatible = "atmel,at91rm9200-pmc";
  71. reg = <0xfffffc00 0x100>;
  72. };
  73. st: timer@fffffd00 {
  74. compatible = "atmel,at91rm9200-st";
  75. reg = <0xfffffd00 0x100>;
  76. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  77. };
  78. tcb0: timer@fffa0000 {
  79. compatible = "atmel,at91rm9200-tcb";
  80. reg = <0xfffa0000 0x100>;
  81. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0
  82. 18 IRQ_TYPE_LEVEL_HIGH 0
  83. 19 IRQ_TYPE_LEVEL_HIGH 0>;
  84. };
  85. tcb1: timer@fffa4000 {
  86. compatible = "atmel,at91rm9200-tcb";
  87. reg = <0xfffa4000 0x100>;
  88. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0
  89. 21 IRQ_TYPE_LEVEL_HIGH 0
  90. 22 IRQ_TYPE_LEVEL_HIGH 0>;
  91. };
  92. i2c0: i2c@fffb8000 {
  93. compatible = "atmel,at91rm9200-i2c";
  94. reg = <0xfffb8000 0x4000>;
  95. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
  96. pinctrl-names = "default";
  97. pinctrl-0 = <&pinctrl_twi>;
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. status = "disabled";
  101. };
  102. mmc0: mmc@fffb4000 {
  103. compatible = "atmel,hsmci";
  104. reg = <0xfffb4000 0x4000>;
  105. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
  106. #address-cells = <1>;
  107. #size-cells = <0>;
  108. pinctrl-names = "default";
  109. status = "disabled";
  110. };
  111. ssc0: ssc@fffd0000 {
  112. compatible = "atmel,at91rm9200-ssc";
  113. reg = <0xfffd0000 0x4000>;
  114. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  115. pinctrl-names = "default";
  116. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  117. status = "disable";
  118. };
  119. ssc1: ssc@fffd4000 {
  120. compatible = "atmel,at91rm9200-ssc";
  121. reg = <0xfffd4000 0x4000>;
  122. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  123. pinctrl-names = "default";
  124. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  125. status = "disable";
  126. };
  127. ssc2: ssc@fffd8000 {
  128. compatible = "atmel,at91rm9200-ssc";
  129. reg = <0xfffd8000 0x4000>;
  130. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  131. pinctrl-names = "default";
  132. pinctrl-0 = <&pinctrl_ssc2_tx &pinctrl_ssc2_rx>;
  133. status = "disable";
  134. };
  135. macb0: ethernet@fffbc000 {
  136. compatible = "cdns,at91rm9200-emac", "cdns,emac";
  137. reg = <0xfffbc000 0x4000>;
  138. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  139. phy-mode = "rmii";
  140. pinctrl-names = "default";
  141. pinctrl-0 = <&pinctrl_macb_rmii>;
  142. status = "disabled";
  143. };
  144. pinctrl@fffff400 {
  145. #address-cells = <1>;
  146. #size-cells = <1>;
  147. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  148. ranges = <0xfffff400 0xfffff400 0x800>;
  149. atmel,mux-mask = <
  150. /* A B */
  151. 0xffffffff 0xffffffff /* pioA */
  152. 0xffffffff 0x083fffff /* pioB */
  153. 0xffff3fff 0x00000000 /* pioC */
  154. 0x03ff87ff 0x0fffff80 /* pioD */
  155. >;
  156. /* shared pinctrl settings */
  157. dbgu {
  158. pinctrl_dbgu: dbgu-0 {
  159. atmel,pins =
  160. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A */
  161. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA31 periph with pullup */
  162. };
  163. };
  164. uart0 {
  165. pinctrl_uart0: uart0-0 {
  166. atmel,pins =
  167. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  168. AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA18 periph A */
  169. };
  170. pinctrl_uart0_rts: uart0_rts-0 {
  171. atmel,pins =
  172. <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A */
  173. };
  174. pinctrl_uart0_cts: uart0_cts-0 {
  175. atmel,pins =
  176. <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA21 periph A */
  177. };
  178. };
  179. uart1 {
  180. pinctrl_uart1: uart1-0 {
  181. atmel,pins =
  182. <AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB20 periph A with pullup */
  183. AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB21 periph A */
  184. };
  185. pinctrl_uart1_rts: uart1_rts-0 {
  186. atmel,pins =
  187. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB24 periph A */
  188. };
  189. pinctrl_uart1_cts: uart1_cts-0 {
  190. atmel,pins =
  191. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB26 periph A */
  192. };
  193. pinctrl_uart1_dtr_dsr: uart1_dtr_dsr-0 {
  194. atmel,pins =
  195. <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB19 periph A */
  196. AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB25 periph A */
  197. };
  198. pinctrl_uart1_dcd: uart1_dcd-0 {
  199. atmel,pins =
  200. <AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB23 periph A */
  201. };
  202. pinctrl_uart1_ri: uart1_ri-0 {
  203. atmel,pins =
  204. <AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
  205. };
  206. };
  207. uart2 {
  208. pinctrl_uart2: uart2-0 {
  209. atmel,pins =
  210. <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA22 periph A */
  211. AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
  212. };
  213. pinctrl_uart2_rts: uart2_rts-0 {
  214. atmel,pins =
  215. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
  216. };
  217. pinctrl_uart2_cts: uart2_cts-0 {
  218. atmel,pins =
  219. <AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA31 periph B */
  220. };
  221. };
  222. uart3 {
  223. pinctrl_uart3: uart3-0 {
  224. atmel,pins =
  225. <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA5 periph B with pullup */
  226. AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA6 periph B */
  227. };
  228. pinctrl_uart3_rts: uart3_rts-0 {
  229. atmel,pins =
  230. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  231. };
  232. pinctrl_uart3_cts: uart3_cts-0 {
  233. atmel,pins =
  234. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  235. };
  236. };
  237. nand {
  238. pinctrl_nand: nand-0 {
  239. atmel,pins =
  240. <AT91_PIOC 2 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC2 gpio RDY pin pull_up */
  241. AT91_PIOB 1 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PB1 gpio CD pin pull_up */
  242. };
  243. };
  244. macb {
  245. pinctrl_macb_rmii: macb_rmii-0 {
  246. atmel,pins =
  247. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A */
  248. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A */
  249. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
  250. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
  251. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
  252. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
  253. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
  254. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
  255. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
  256. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA16 periph A */
  257. };
  258. pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
  259. atmel,pins =
  260. <AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB12 periph B */
  261. AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB13 periph B */
  262. AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B */
  263. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB15 periph B */
  264. AT91_PIOB 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB16 periph B */
  265. AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB17 periph B */
  266. AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB18 periph B */
  267. AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB19 periph B */
  268. };
  269. };
  270. mmc0 {
  271. pinctrl_mmc0_clk: mmc0_clk-0 {
  272. atmel,pins =
  273. <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
  274. };
  275. pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
  276. atmel,pins =
  277. <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
  278. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA29 periph A with pullup */
  279. };
  280. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  281. atmel,pins =
  282. <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB3 periph B with pullup */
  283. AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB4 periph B with pullup */
  284. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PB5 periph B with pullup */
  285. };
  286. pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
  287. atmel,pins =
  288. <AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA8 periph B with pullup */
  289. AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA9 periph B with pullup */
  290. };
  291. pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
  292. atmel,pins =
  293. <AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA10 periph B with pullup */
  294. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */
  295. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA12 periph B with pullup */
  296. };
  297. };
  298. ssc0 {
  299. pinctrl_ssc0_tx: ssc0_tx-0 {
  300. atmel,pins =
  301. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
  302. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
  303. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A */
  304. };
  305. pinctrl_ssc0_rx: ssc0_rx-0 {
  306. atmel,pins =
  307. <AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
  308. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
  309. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
  310. };
  311. };
  312. ssc1 {
  313. pinctrl_ssc1_tx: ssc1_tx-0 {
  314. atmel,pins =
  315. <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  316. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  317. AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
  318. };
  319. pinctrl_ssc1_rx: ssc1_rx-0 {
  320. atmel,pins =
  321. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  322. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
  323. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
  324. };
  325. };
  326. ssc2 {
  327. pinctrl_ssc2_tx: ssc2_tx-0 {
  328. atmel,pins =
  329. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  330. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
  331. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A */
  332. };
  333. pinctrl_ssc2_rx: ssc2_rx-0 {
  334. atmel,pins =
  335. <AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
  336. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
  337. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
  338. };
  339. };
  340. twi {
  341. pinctrl_twi: twi-0 {
  342. atmel,pins =
  343. <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE /* PA25 periph A with multi drive */
  344. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE>; /* PA26 periph A with multi drive */
  345. };
  346. pinctrl_twi_gpio: twi_gpio-0 {
  347. atmel,pins =
  348. <AT91_PIOA 25 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA25 GPIO with multi drive */
  349. AT91_PIOA 26 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA26 GPIO with multi drive */
  350. };
  351. };
  352. tcb0 {
  353. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  354. atmel,pins = <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  355. };
  356. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  357. atmel,pins = <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  358. };
  359. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  360. atmel,pins = <AT91_PIOA 15 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  361. };
  362. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  363. atmel,pins = <AT91_PIOA 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  364. };
  365. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  366. atmel,pins = <AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  367. };
  368. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  369. atmel,pins = <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  370. };
  371. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  372. atmel,pins = <AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  373. };
  374. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  375. atmel,pins = <AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  376. };
  377. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  378. atmel,pins = <AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  379. };
  380. };
  381. tcb1 {
  382. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  383. atmel,pins = <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  384. };
  385. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  386. atmel,pins = <AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  387. };
  388. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  389. atmel,pins = <AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  390. };
  391. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  392. atmel,pins = <AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  393. };
  394. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  395. atmel,pins = <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  396. };
  397. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  398. atmel,pins = <AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  399. };
  400. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  401. atmel,pins = <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  402. };
  403. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  404. atmel,pins = <AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  405. };
  406. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  407. atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  408. };
  409. };
  410. spi0 {
  411. pinctrl_spi0: spi0-0 {
  412. atmel,pins =
  413. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A SPI0_MISO pin */
  414. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A SPI0_MOSI pin */
  415. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A SPI0_SPCK pin */
  416. };
  417. };
  418. pioA: gpio@fffff400 {
  419. compatible = "atmel,at91rm9200-gpio";
  420. reg = <0xfffff400 0x200>;
  421. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  422. #gpio-cells = <2>;
  423. gpio-controller;
  424. interrupt-controller;
  425. #interrupt-cells = <2>;
  426. };
  427. pioB: gpio@fffff600 {
  428. compatible = "atmel,at91rm9200-gpio";
  429. reg = <0xfffff600 0x200>;
  430. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  431. #gpio-cells = <2>;
  432. gpio-controller;
  433. interrupt-controller;
  434. #interrupt-cells = <2>;
  435. };
  436. pioC: gpio@fffff800 {
  437. compatible = "atmel,at91rm9200-gpio";
  438. reg = <0xfffff800 0x200>;
  439. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  440. #gpio-cells = <2>;
  441. gpio-controller;
  442. interrupt-controller;
  443. #interrupt-cells = <2>;
  444. };
  445. pioD: gpio@fffffa00 {
  446. compatible = "atmel,at91rm9200-gpio";
  447. reg = <0xfffffa00 0x200>;
  448. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
  449. #gpio-cells = <2>;
  450. gpio-controller;
  451. interrupt-controller;
  452. #interrupt-cells = <2>;
  453. };
  454. };
  455. dbgu: serial@fffff200 {
  456. compatible = "atmel,at91rm9200-usart";
  457. reg = <0xfffff200 0x200>;
  458. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  459. pinctrl-names = "default";
  460. pinctrl-0 = <&pinctrl_dbgu>;
  461. status = "disabled";
  462. };
  463. usart0: serial@fffc0000 {
  464. compatible = "atmel,at91rm9200-usart";
  465. reg = <0xfffc0000 0x200>;
  466. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  467. atmel,use-dma-rx;
  468. atmel,use-dma-tx;
  469. pinctrl-names = "default";
  470. pinctrl-0 = <&pinctrl_uart0>;
  471. status = "disabled";
  472. };
  473. usart1: serial@fffc4000 {
  474. compatible = "atmel,at91rm9200-usart";
  475. reg = <0xfffc4000 0x200>;
  476. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  477. atmel,use-dma-rx;
  478. atmel,use-dma-tx;
  479. pinctrl-names = "default";
  480. pinctrl-0 = <&pinctrl_uart1>;
  481. status = "disabled";
  482. };
  483. usart2: serial@fffc8000 {
  484. compatible = "atmel,at91rm9200-usart";
  485. reg = <0xfffc8000 0x200>;
  486. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  487. atmel,use-dma-rx;
  488. atmel,use-dma-tx;
  489. pinctrl-names = "default";
  490. pinctrl-0 = <&pinctrl_uart2>;
  491. status = "disabled";
  492. };
  493. usart3: serial@fffcc000 {
  494. compatible = "atmel,at91rm9200-usart";
  495. reg = <0xfffcc000 0x200>;
  496. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 5>;
  497. atmel,use-dma-rx;
  498. atmel,use-dma-tx;
  499. pinctrl-names = "default";
  500. pinctrl-0 = <&pinctrl_uart3>;
  501. status = "disabled";
  502. };
  503. usb1: gadget@fffb0000 {
  504. compatible = "atmel,at91rm9200-udc";
  505. reg = <0xfffb0000 0x4000>;
  506. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 2>;
  507. status = "disabled";
  508. };
  509. spi0: spi@fffe0000 {
  510. #address-cells = <1>;
  511. #size-cells = <0>;
  512. compatible = "atmel,at91rm9200-spi";
  513. reg = <0xfffe0000 0x200>;
  514. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  515. pinctrl-names = "default";
  516. pinctrl-0 = <&pinctrl_spi0>;
  517. status = "disabled";
  518. };
  519. };
  520. nand0: nand@40000000 {
  521. compatible = "atmel,at91rm9200-nand";
  522. #address-cells = <1>;
  523. #size-cells = <1>;
  524. reg = <0x40000000 0x10000000>;
  525. atmel,nand-addr-offset = <21>;
  526. atmel,nand-cmd-offset = <22>;
  527. pinctrl-names = "default";
  528. pinctrl-0 = <&pinctrl_nand>;
  529. nand-ecc-mode = "soft";
  530. gpios = <&pioC 2 GPIO_ACTIVE_HIGH
  531. 0
  532. &pioB 1 GPIO_ACTIVE_HIGH
  533. >;
  534. status = "disabled";
  535. };
  536. usb0: ohci@00300000 {
  537. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  538. reg = <0x00300000 0x100000>;
  539. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 2>;
  540. status = "disabled";
  541. };
  542. };
  543. i2c@0 {
  544. compatible = "i2c-gpio";
  545. gpios = <&pioA 25 GPIO_ACTIVE_HIGH /* sda */
  546. &pioA 26 GPIO_ACTIVE_HIGH /* scl */
  547. >;
  548. i2c-gpio,sda-open-drain;
  549. i2c-gpio,scl-open-drain;
  550. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  551. pinctrl-names = "default";
  552. pinctrl-0 = <&pinctrl_twi_gpio>;
  553. #address-cells = <1>;
  554. #size-cells = <0>;
  555. status = "disabled";
  556. };
  557. };