irq.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * Copyright (C) 2011-12 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/irqdomain.h>
  13. #include <linux/irqchip.h>
  14. #include "../../drivers/irqchip/irqchip.h"
  15. #include <asm/sections.h>
  16. #include <asm/irq.h>
  17. #include <asm/mach_desc.h>
  18. /*
  19. * Early Hardware specific Interrupt setup
  20. * -Called very early (start_kernel -> setup_arch -> setup_processor)
  21. * -Platform Independent (must for any ARC700)
  22. * -Needed for each CPU (hence not foldable into init_IRQ)
  23. *
  24. * what it does ?
  25. * -Disable all IRQs (on CPU side)
  26. * -Optionally, setup the High priority Interrupts as Level 2 IRQs
  27. */
  28. void arc_init_IRQ(void)
  29. {
  30. int level_mask = 0;
  31. /* Disable all IRQs: enable them as devices request */
  32. write_aux_reg(AUX_IENABLE, 0);
  33. /* setup any high priority Interrupts (Level2 in ARCompact jargon) */
  34. level_mask |= IS_ENABLED(CONFIG_ARC_IRQ3_LV2) << 3;
  35. level_mask |= IS_ENABLED(CONFIG_ARC_IRQ5_LV2) << 5;
  36. level_mask |= IS_ENABLED(CONFIG_ARC_IRQ6_LV2) << 6;
  37. if (level_mask) {
  38. pr_info("Level-2 interrupts bitset %x\n", level_mask);
  39. write_aux_reg(AUX_IRQ_LEV, level_mask);
  40. }
  41. }
  42. /*
  43. * ARC700 core includes a simple on-chip intc supporting
  44. * -per IRQ enable/disable
  45. * -2 levels of interrupts (high/low)
  46. * -all interrupts being level triggered
  47. *
  48. * To reduce platform code, we assume all IRQs directly hooked-up into intc.
  49. * Platforms with external intc, hence cascaded IRQs, are free to over-ride
  50. * below, per IRQ.
  51. */
  52. static void arc_mask_irq(struct irq_data *data)
  53. {
  54. arch_mask_irq(data->irq);
  55. }
  56. static void arc_unmask_irq(struct irq_data *data)
  57. {
  58. arch_unmask_irq(data->irq);
  59. }
  60. static struct irq_chip onchip_intc = {
  61. .name = "ARC In-core Intc",
  62. .irq_mask = arc_mask_irq,
  63. .irq_unmask = arc_unmask_irq,
  64. };
  65. static int arc_intc_domain_map(struct irq_domain *d, unsigned int irq,
  66. irq_hw_number_t hw)
  67. {
  68. if (irq == TIMER0_IRQ)
  69. irq_set_chip_and_handler(irq, &onchip_intc, handle_percpu_irq);
  70. else
  71. irq_set_chip_and_handler(irq, &onchip_intc, handle_level_irq);
  72. return 0;
  73. }
  74. static const struct irq_domain_ops arc_intc_domain_ops = {
  75. .xlate = irq_domain_xlate_onecell,
  76. .map = arc_intc_domain_map,
  77. };
  78. static struct irq_domain *root_domain;
  79. static int __init
  80. init_onchip_IRQ(struct device_node *intc, struct device_node *parent)
  81. {
  82. if (parent)
  83. panic("DeviceTree incore intc not a root irq controller\n");
  84. root_domain = irq_domain_add_legacy(intc, NR_CPU_IRQS, 0, 0,
  85. &arc_intc_domain_ops, NULL);
  86. if (!root_domain)
  87. panic("root irq domain not avail\n");
  88. /* with this we don't need to export root_domain */
  89. irq_set_default_host(root_domain);
  90. return 0;
  91. }
  92. IRQCHIP_DECLARE(arc_intc, "snps,arc700-intc", init_onchip_IRQ);
  93. /*
  94. * Late Interrupt system init called from start_kernel for Boot CPU only
  95. *
  96. * Since slab must already be initialized, platforms can start doing any
  97. * needed request_irq( )s
  98. */
  99. void __init init_IRQ(void)
  100. {
  101. /* Any external intc can be setup here */
  102. if (machine_desc->init_irq)
  103. machine_desc->init_irq();
  104. /* process the entire interrupt tree in one go */
  105. irqchip_init();
  106. #ifdef CONFIG_SMP
  107. /* Master CPU can initialize it's side of IPI */
  108. if (machine_desc->init_smp)
  109. machine_desc->init_smp(smp_processor_id());
  110. #endif
  111. }
  112. /*
  113. * "C" Entry point for any ARC ISR, called from low level vector handler
  114. * @irq is the vector number read from ICAUSE reg of on-chip intc
  115. */
  116. void arch_do_IRQ(unsigned int irq, struct pt_regs *regs)
  117. {
  118. struct pt_regs *old_regs = set_irq_regs(regs);
  119. irq_enter();
  120. generic_handle_irq(irq);
  121. irq_exit();
  122. set_irq_regs(old_regs);
  123. }
  124. int __init get_hw_config_num_irq(void)
  125. {
  126. uint32_t val = read_aux_reg(ARC_REG_VECBASE_BCR);
  127. switch (val & 0x03) {
  128. case 0:
  129. return 16;
  130. case 1:
  131. return 32;
  132. case 2:
  133. return 8;
  134. default:
  135. return 0;
  136. }
  137. return 0;
  138. }
  139. /*
  140. * arch_local_irq_enable - Enable interrupts.
  141. *
  142. * 1. Explicitly called to re-enable interrupts
  143. * 2. Implicitly called from spin_unlock_irq, write_unlock_irq etc
  144. * which maybe in hard ISR itself
  145. *
  146. * Semantics of this function change depending on where it is called from:
  147. *
  148. * -If called from hard-ISR, it must not invert interrupt priorities
  149. * e.g. suppose TIMER is high priority (Level 2) IRQ
  150. * Time hard-ISR, timer_interrupt( ) calls spin_unlock_irq several times.
  151. * Here local_irq_enable( ) shd not re-enable lower priority interrupts
  152. * -If called from soft-ISR, it must re-enable all interrupts
  153. * soft ISR are low prioity jobs which can be very slow, thus all IRQs
  154. * must be enabled while they run.
  155. * Now hardware context wise we may still be in L2 ISR (not done rtie)
  156. * still we must re-enable both L1 and L2 IRQs
  157. * Another twist is prev scenario with flow being
  158. * L1 ISR ==> interrupted by L2 ISR ==> L2 soft ISR
  159. * here we must not re-enable Ll as prev Ll Interrupt's h/w context will get
  160. * over-written (this is deficiency in ARC700 Interrupt mechanism)
  161. */
  162. #ifdef CONFIG_ARC_COMPACT_IRQ_LEVELS /* Complex version for 2 IRQ levels */
  163. void arch_local_irq_enable(void)
  164. {
  165. unsigned long flags;
  166. flags = arch_local_save_flags();
  167. /* Allow both L1 and L2 at the onset */
  168. flags |= (STATUS_E1_MASK | STATUS_E2_MASK);
  169. /* Called from hard ISR (between irq_enter and irq_exit) */
  170. if (in_irq()) {
  171. /* If in L2 ISR, don't re-enable any further IRQs as this can
  172. * cause IRQ priorities to get upside down. e.g. it could allow
  173. * L1 be taken while in L2 hard ISR which is wrong not only in
  174. * theory, it can also cause the dreaded L1-L2-L1 scenario
  175. */
  176. if (flags & STATUS_A2_MASK)
  177. flags &= ~(STATUS_E1_MASK | STATUS_E2_MASK);
  178. /* Even if in L1 ISR, allowe Higher prio L2 IRQs */
  179. else if (flags & STATUS_A1_MASK)
  180. flags &= ~(STATUS_E1_MASK);
  181. }
  182. /* called from soft IRQ, ideally we want to re-enable all levels */
  183. else if (in_softirq()) {
  184. /* However if this is case of L1 interrupted by L2,
  185. * re-enabling both may cause whaco L1-L2-L1 scenario
  186. * because ARC700 allows level 1 to interrupt an active L2 ISR
  187. * Thus we disable both
  188. * However some code, executing in soft ISR wants some IRQs
  189. * to be enabled so we re-enable L2 only
  190. *
  191. * How do we determine L1 intr by L2
  192. * -A2 is set (means in L2 ISR)
  193. * -E1 is set in this ISR's pt_regs->status32 which is
  194. * saved copy of status32_l2 when l2 ISR happened
  195. */
  196. struct pt_regs *pt = get_irq_regs();
  197. if ((flags & STATUS_A2_MASK) && pt &&
  198. (pt->status32 & STATUS_A1_MASK)) {
  199. /*flags &= ~(STATUS_E1_MASK | STATUS_E2_MASK); */
  200. flags &= ~(STATUS_E1_MASK);
  201. }
  202. }
  203. arch_local_irq_restore(flags);
  204. }
  205. #else /* ! CONFIG_ARC_COMPACT_IRQ_LEVELS */
  206. /*
  207. * Simpler version for only 1 level of interrupt
  208. * Here we only Worry about Level 1 Bits
  209. */
  210. void arch_local_irq_enable(void)
  211. {
  212. unsigned long flags;
  213. /*
  214. * ARC IDE Drivers tries to re-enable interrupts from hard-isr
  215. * context which is simply wrong
  216. */
  217. if (in_irq()) {
  218. WARN_ONCE(1, "IRQ enabled from hard-isr");
  219. return;
  220. }
  221. flags = arch_local_save_flags();
  222. flags |= (STATUS_E1_MASK | STATUS_E2_MASK);
  223. arch_local_irq_restore(flags);
  224. }
  225. #endif
  226. EXPORT_SYMBOL(arch_local_irq_enable);