davinci_cpdma.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /*
  2. * Texas Instruments CPDMA Driver
  3. *
  4. * Copyright (C) 2010 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/slab.h>
  20. #include <linux/err.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/io.h>
  23. #include <linux/delay.h>
  24. #include "davinci_cpdma.h"
  25. /* DMA Registers */
  26. #define CPDMA_TXIDVER 0x00
  27. #define CPDMA_TXCONTROL 0x04
  28. #define CPDMA_TXTEARDOWN 0x08
  29. #define CPDMA_RXIDVER 0x10
  30. #define CPDMA_RXCONTROL 0x14
  31. #define CPDMA_SOFTRESET 0x1c
  32. #define CPDMA_RXTEARDOWN 0x18
  33. #define CPDMA_TXINTSTATRAW 0x80
  34. #define CPDMA_TXINTSTATMASKED 0x84
  35. #define CPDMA_TXINTMASKSET 0x88
  36. #define CPDMA_TXINTMASKCLEAR 0x8c
  37. #define CPDMA_MACINVECTOR 0x90
  38. #define CPDMA_MACEOIVECTOR 0x94
  39. #define CPDMA_RXINTSTATRAW 0xa0
  40. #define CPDMA_RXINTSTATMASKED 0xa4
  41. #define CPDMA_RXINTMASKSET 0xa8
  42. #define CPDMA_RXINTMASKCLEAR 0xac
  43. #define CPDMA_DMAINTSTATRAW 0xb0
  44. #define CPDMA_DMAINTSTATMASKED 0xb4
  45. #define CPDMA_DMAINTMASKSET 0xb8
  46. #define CPDMA_DMAINTMASKCLEAR 0xbc
  47. #define CPDMA_DMAINT_HOSTERR BIT(1)
  48. /* the following exist only if has_ext_regs is set */
  49. #define CPDMA_DMACONTROL 0x20
  50. #define CPDMA_DMASTATUS 0x24
  51. #define CPDMA_RXBUFFOFS 0x28
  52. #define CPDMA_EM_CONTROL 0x2c
  53. /* Descriptor mode bits */
  54. #define CPDMA_DESC_SOP BIT(31)
  55. #define CPDMA_DESC_EOP BIT(30)
  56. #define CPDMA_DESC_OWNER BIT(29)
  57. #define CPDMA_DESC_EOQ BIT(28)
  58. #define CPDMA_DESC_TD_COMPLETE BIT(27)
  59. #define CPDMA_DESC_PASS_CRC BIT(26)
  60. #define CPDMA_DESC_TO_PORT_EN BIT(20)
  61. #define CPDMA_TO_PORT_SHIFT 16
  62. #define CPDMA_DESC_PORT_MASK (BIT(18) | BIT(17) | BIT(16))
  63. #define CPDMA_DESC_CRC_LEN 4
  64. #define CPDMA_TEARDOWN_VALUE 0xfffffffc
  65. struct cpdma_desc {
  66. /* hardware fields */
  67. u32 hw_next;
  68. u32 hw_buffer;
  69. u32 hw_len;
  70. u32 hw_mode;
  71. /* software fields */
  72. void *sw_token;
  73. u32 sw_buffer;
  74. u32 sw_len;
  75. };
  76. struct cpdma_desc_pool {
  77. u32 phys;
  78. u32 hw_addr;
  79. void __iomem *iomap; /* ioremap map */
  80. void *cpumap; /* dma_alloc map */
  81. int desc_size, mem_size;
  82. int num_desc, used_desc;
  83. unsigned long *bitmap;
  84. struct device *dev;
  85. spinlock_t lock;
  86. };
  87. enum cpdma_state {
  88. CPDMA_STATE_IDLE,
  89. CPDMA_STATE_ACTIVE,
  90. CPDMA_STATE_TEARDOWN,
  91. };
  92. static const char *cpdma_state_str[] = { "idle", "active", "teardown" };
  93. struct cpdma_ctlr {
  94. enum cpdma_state state;
  95. struct cpdma_params params;
  96. struct device *dev;
  97. struct cpdma_desc_pool *pool;
  98. spinlock_t lock;
  99. struct cpdma_chan *channels[2 * CPDMA_MAX_CHANNELS];
  100. };
  101. struct cpdma_chan {
  102. struct cpdma_desc __iomem *head, *tail;
  103. void __iomem *hdp, *cp, *rxfree;
  104. enum cpdma_state state;
  105. struct cpdma_ctlr *ctlr;
  106. int chan_num;
  107. spinlock_t lock;
  108. int count;
  109. u32 mask;
  110. cpdma_handler_fn handler;
  111. enum dma_data_direction dir;
  112. struct cpdma_chan_stats stats;
  113. /* offsets into dmaregs */
  114. int int_set, int_clear, td;
  115. };
  116. /* The following make access to common cpdma_ctlr params more readable */
  117. #define dmaregs params.dmaregs
  118. #define num_chan params.num_chan
  119. /* various accessors */
  120. #define dma_reg_read(ctlr, ofs) __raw_readl((ctlr)->dmaregs + (ofs))
  121. #define chan_read(chan, fld) __raw_readl((chan)->fld)
  122. #define desc_read(desc, fld) __raw_readl(&(desc)->fld)
  123. #define dma_reg_write(ctlr, ofs, v) __raw_writel(v, (ctlr)->dmaregs + (ofs))
  124. #define chan_write(chan, fld, v) __raw_writel(v, (chan)->fld)
  125. #define desc_write(desc, fld, v) __raw_writel((u32)(v), &(desc)->fld)
  126. #define cpdma_desc_to_port(chan, mode, directed) \
  127. do { \
  128. if (!is_rx_chan(chan) && ((directed == 1) || \
  129. (directed == 2))) \
  130. mode |= (CPDMA_DESC_TO_PORT_EN | \
  131. (directed << CPDMA_TO_PORT_SHIFT)); \
  132. } while (0)
  133. /*
  134. * Utility constructs for a cpdma descriptor pool. Some devices (e.g. davinci
  135. * emac) have dedicated on-chip memory for these descriptors. Some other
  136. * devices (e.g. cpsw switches) use plain old memory. Descriptor pools
  137. * abstract out these details
  138. */
  139. static struct cpdma_desc_pool *
  140. cpdma_desc_pool_create(struct device *dev, u32 phys, u32 hw_addr,
  141. int size, int align)
  142. {
  143. int bitmap_size;
  144. struct cpdma_desc_pool *pool;
  145. pool = kzalloc(sizeof(*pool), GFP_KERNEL);
  146. if (!pool)
  147. return NULL;
  148. spin_lock_init(&pool->lock);
  149. pool->dev = dev;
  150. pool->mem_size = size;
  151. pool->desc_size = ALIGN(sizeof(struct cpdma_desc), align);
  152. pool->num_desc = size / pool->desc_size;
  153. bitmap_size = (pool->num_desc / BITS_PER_LONG) * sizeof(long);
  154. pool->bitmap = kzalloc(bitmap_size, GFP_KERNEL);
  155. if (!pool->bitmap)
  156. goto fail;
  157. if (phys) {
  158. pool->phys = phys;
  159. pool->iomap = ioremap(phys, size);
  160. pool->hw_addr = hw_addr;
  161. } else {
  162. pool->cpumap = dma_alloc_coherent(dev, size, &pool->phys,
  163. GFP_KERNEL);
  164. pool->iomap = pool->cpumap;
  165. pool->hw_addr = pool->phys;
  166. }
  167. if (pool->iomap)
  168. return pool;
  169. fail:
  170. kfree(pool->bitmap);
  171. kfree(pool);
  172. return NULL;
  173. }
  174. static void cpdma_desc_pool_destroy(struct cpdma_desc_pool *pool)
  175. {
  176. unsigned long flags;
  177. if (!pool)
  178. return;
  179. spin_lock_irqsave(&pool->lock, flags);
  180. WARN_ON(pool->used_desc);
  181. kfree(pool->bitmap);
  182. if (pool->cpumap) {
  183. dma_free_coherent(pool->dev, pool->mem_size, pool->cpumap,
  184. pool->phys);
  185. } else {
  186. iounmap(pool->iomap);
  187. }
  188. spin_unlock_irqrestore(&pool->lock, flags);
  189. kfree(pool);
  190. }
  191. static inline dma_addr_t desc_phys(struct cpdma_desc_pool *pool,
  192. struct cpdma_desc __iomem *desc)
  193. {
  194. if (!desc)
  195. return 0;
  196. return pool->hw_addr + (__force dma_addr_t)desc -
  197. (__force dma_addr_t)pool->iomap;
  198. }
  199. static inline struct cpdma_desc __iomem *
  200. desc_from_phys(struct cpdma_desc_pool *pool, dma_addr_t dma)
  201. {
  202. return dma ? pool->iomap + dma - pool->hw_addr : NULL;
  203. }
  204. static struct cpdma_desc __iomem *
  205. cpdma_desc_alloc(struct cpdma_desc_pool *pool, int num_desc, bool is_rx)
  206. {
  207. unsigned long flags;
  208. int index;
  209. int desc_start;
  210. int desc_end;
  211. struct cpdma_desc __iomem *desc = NULL;
  212. spin_lock_irqsave(&pool->lock, flags);
  213. if (is_rx) {
  214. desc_start = 0;
  215. desc_end = pool->num_desc/2;
  216. } else {
  217. desc_start = pool->num_desc/2;
  218. desc_end = pool->num_desc;
  219. }
  220. index = bitmap_find_next_zero_area(pool->bitmap,
  221. desc_end, desc_start, num_desc, 0);
  222. if (index < desc_end) {
  223. bitmap_set(pool->bitmap, index, num_desc);
  224. desc = pool->iomap + pool->desc_size * index;
  225. pool->used_desc++;
  226. }
  227. spin_unlock_irqrestore(&pool->lock, flags);
  228. return desc;
  229. }
  230. static void cpdma_desc_free(struct cpdma_desc_pool *pool,
  231. struct cpdma_desc __iomem *desc, int num_desc)
  232. {
  233. unsigned long flags, index;
  234. index = ((unsigned long)desc - (unsigned long)pool->iomap) /
  235. pool->desc_size;
  236. spin_lock_irqsave(&pool->lock, flags);
  237. bitmap_clear(pool->bitmap, index, num_desc);
  238. pool->used_desc--;
  239. spin_unlock_irqrestore(&pool->lock, flags);
  240. }
  241. struct cpdma_ctlr *cpdma_ctlr_create(struct cpdma_params *params)
  242. {
  243. struct cpdma_ctlr *ctlr;
  244. ctlr = kzalloc(sizeof(*ctlr), GFP_KERNEL);
  245. if (!ctlr)
  246. return NULL;
  247. ctlr->state = CPDMA_STATE_IDLE;
  248. ctlr->params = *params;
  249. ctlr->dev = params->dev;
  250. spin_lock_init(&ctlr->lock);
  251. ctlr->pool = cpdma_desc_pool_create(ctlr->dev,
  252. ctlr->params.desc_mem_phys,
  253. ctlr->params.desc_hw_addr,
  254. ctlr->params.desc_mem_size,
  255. ctlr->params.desc_align);
  256. if (!ctlr->pool) {
  257. kfree(ctlr);
  258. return NULL;
  259. }
  260. if (WARN_ON(ctlr->num_chan > CPDMA_MAX_CHANNELS))
  261. ctlr->num_chan = CPDMA_MAX_CHANNELS;
  262. return ctlr;
  263. }
  264. EXPORT_SYMBOL_GPL(cpdma_ctlr_create);
  265. int cpdma_ctlr_start(struct cpdma_ctlr *ctlr)
  266. {
  267. unsigned long flags;
  268. int i;
  269. spin_lock_irqsave(&ctlr->lock, flags);
  270. if (ctlr->state != CPDMA_STATE_IDLE) {
  271. spin_unlock_irqrestore(&ctlr->lock, flags);
  272. return -EBUSY;
  273. }
  274. if (ctlr->params.has_soft_reset) {
  275. unsigned timeout = 10 * 100;
  276. dma_reg_write(ctlr, CPDMA_SOFTRESET, 1);
  277. while (timeout) {
  278. if (dma_reg_read(ctlr, CPDMA_SOFTRESET) == 0)
  279. break;
  280. udelay(10);
  281. timeout--;
  282. }
  283. WARN_ON(!timeout);
  284. }
  285. for (i = 0; i < ctlr->num_chan; i++) {
  286. __raw_writel(0, ctlr->params.txhdp + 4 * i);
  287. __raw_writel(0, ctlr->params.rxhdp + 4 * i);
  288. __raw_writel(0, ctlr->params.txcp + 4 * i);
  289. __raw_writel(0, ctlr->params.rxcp + 4 * i);
  290. }
  291. dma_reg_write(ctlr, CPDMA_RXINTMASKCLEAR, 0xffffffff);
  292. dma_reg_write(ctlr, CPDMA_TXINTMASKCLEAR, 0xffffffff);
  293. dma_reg_write(ctlr, CPDMA_TXCONTROL, 1);
  294. dma_reg_write(ctlr, CPDMA_RXCONTROL, 1);
  295. ctlr->state = CPDMA_STATE_ACTIVE;
  296. for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
  297. if (ctlr->channels[i])
  298. cpdma_chan_start(ctlr->channels[i]);
  299. }
  300. spin_unlock_irqrestore(&ctlr->lock, flags);
  301. return 0;
  302. }
  303. EXPORT_SYMBOL_GPL(cpdma_ctlr_start);
  304. int cpdma_ctlr_stop(struct cpdma_ctlr *ctlr)
  305. {
  306. unsigned long flags;
  307. int i;
  308. spin_lock_irqsave(&ctlr->lock, flags);
  309. if (ctlr->state != CPDMA_STATE_ACTIVE) {
  310. spin_unlock_irqrestore(&ctlr->lock, flags);
  311. return -EINVAL;
  312. }
  313. ctlr->state = CPDMA_STATE_TEARDOWN;
  314. for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
  315. if (ctlr->channels[i])
  316. cpdma_chan_stop(ctlr->channels[i]);
  317. }
  318. dma_reg_write(ctlr, CPDMA_RXINTMASKCLEAR, 0xffffffff);
  319. dma_reg_write(ctlr, CPDMA_TXINTMASKCLEAR, 0xffffffff);
  320. dma_reg_write(ctlr, CPDMA_TXCONTROL, 0);
  321. dma_reg_write(ctlr, CPDMA_RXCONTROL, 0);
  322. ctlr->state = CPDMA_STATE_IDLE;
  323. spin_unlock_irqrestore(&ctlr->lock, flags);
  324. return 0;
  325. }
  326. EXPORT_SYMBOL_GPL(cpdma_ctlr_stop);
  327. int cpdma_ctlr_dump(struct cpdma_ctlr *ctlr)
  328. {
  329. struct device *dev = ctlr->dev;
  330. unsigned long flags;
  331. int i;
  332. spin_lock_irqsave(&ctlr->lock, flags);
  333. dev_info(dev, "CPDMA: state: %s", cpdma_state_str[ctlr->state]);
  334. dev_info(dev, "CPDMA: txidver: %x",
  335. dma_reg_read(ctlr, CPDMA_TXIDVER));
  336. dev_info(dev, "CPDMA: txcontrol: %x",
  337. dma_reg_read(ctlr, CPDMA_TXCONTROL));
  338. dev_info(dev, "CPDMA: txteardown: %x",
  339. dma_reg_read(ctlr, CPDMA_TXTEARDOWN));
  340. dev_info(dev, "CPDMA: rxidver: %x",
  341. dma_reg_read(ctlr, CPDMA_RXIDVER));
  342. dev_info(dev, "CPDMA: rxcontrol: %x",
  343. dma_reg_read(ctlr, CPDMA_RXCONTROL));
  344. dev_info(dev, "CPDMA: softreset: %x",
  345. dma_reg_read(ctlr, CPDMA_SOFTRESET));
  346. dev_info(dev, "CPDMA: rxteardown: %x",
  347. dma_reg_read(ctlr, CPDMA_RXTEARDOWN));
  348. dev_info(dev, "CPDMA: txintstatraw: %x",
  349. dma_reg_read(ctlr, CPDMA_TXINTSTATRAW));
  350. dev_info(dev, "CPDMA: txintstatmasked: %x",
  351. dma_reg_read(ctlr, CPDMA_TXINTSTATMASKED));
  352. dev_info(dev, "CPDMA: txintmaskset: %x",
  353. dma_reg_read(ctlr, CPDMA_TXINTMASKSET));
  354. dev_info(dev, "CPDMA: txintmaskclear: %x",
  355. dma_reg_read(ctlr, CPDMA_TXINTMASKCLEAR));
  356. dev_info(dev, "CPDMA: macinvector: %x",
  357. dma_reg_read(ctlr, CPDMA_MACINVECTOR));
  358. dev_info(dev, "CPDMA: maceoivector: %x",
  359. dma_reg_read(ctlr, CPDMA_MACEOIVECTOR));
  360. dev_info(dev, "CPDMA: rxintstatraw: %x",
  361. dma_reg_read(ctlr, CPDMA_RXINTSTATRAW));
  362. dev_info(dev, "CPDMA: rxintstatmasked: %x",
  363. dma_reg_read(ctlr, CPDMA_RXINTSTATMASKED));
  364. dev_info(dev, "CPDMA: rxintmaskset: %x",
  365. dma_reg_read(ctlr, CPDMA_RXINTMASKSET));
  366. dev_info(dev, "CPDMA: rxintmaskclear: %x",
  367. dma_reg_read(ctlr, CPDMA_RXINTMASKCLEAR));
  368. dev_info(dev, "CPDMA: dmaintstatraw: %x",
  369. dma_reg_read(ctlr, CPDMA_DMAINTSTATRAW));
  370. dev_info(dev, "CPDMA: dmaintstatmasked: %x",
  371. dma_reg_read(ctlr, CPDMA_DMAINTSTATMASKED));
  372. dev_info(dev, "CPDMA: dmaintmaskset: %x",
  373. dma_reg_read(ctlr, CPDMA_DMAINTMASKSET));
  374. dev_info(dev, "CPDMA: dmaintmaskclear: %x",
  375. dma_reg_read(ctlr, CPDMA_DMAINTMASKCLEAR));
  376. if (!ctlr->params.has_ext_regs) {
  377. dev_info(dev, "CPDMA: dmacontrol: %x",
  378. dma_reg_read(ctlr, CPDMA_DMACONTROL));
  379. dev_info(dev, "CPDMA: dmastatus: %x",
  380. dma_reg_read(ctlr, CPDMA_DMASTATUS));
  381. dev_info(dev, "CPDMA: rxbuffofs: %x",
  382. dma_reg_read(ctlr, CPDMA_RXBUFFOFS));
  383. }
  384. for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++)
  385. if (ctlr->channels[i])
  386. cpdma_chan_dump(ctlr->channels[i]);
  387. spin_unlock_irqrestore(&ctlr->lock, flags);
  388. return 0;
  389. }
  390. EXPORT_SYMBOL_GPL(cpdma_ctlr_dump);
  391. int cpdma_ctlr_destroy(struct cpdma_ctlr *ctlr)
  392. {
  393. unsigned long flags;
  394. int ret = 0, i;
  395. if (!ctlr)
  396. return -EINVAL;
  397. spin_lock_irqsave(&ctlr->lock, flags);
  398. if (ctlr->state != CPDMA_STATE_IDLE)
  399. cpdma_ctlr_stop(ctlr);
  400. for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++)
  401. cpdma_chan_destroy(ctlr->channels[i]);
  402. cpdma_desc_pool_destroy(ctlr->pool);
  403. spin_unlock_irqrestore(&ctlr->lock, flags);
  404. kfree(ctlr);
  405. return ret;
  406. }
  407. EXPORT_SYMBOL_GPL(cpdma_ctlr_destroy);
  408. int cpdma_ctlr_int_ctrl(struct cpdma_ctlr *ctlr, bool enable)
  409. {
  410. unsigned long flags;
  411. int i, reg;
  412. spin_lock_irqsave(&ctlr->lock, flags);
  413. if (ctlr->state != CPDMA_STATE_ACTIVE) {
  414. spin_unlock_irqrestore(&ctlr->lock, flags);
  415. return -EINVAL;
  416. }
  417. reg = enable ? CPDMA_DMAINTMASKSET : CPDMA_DMAINTMASKCLEAR;
  418. dma_reg_write(ctlr, reg, CPDMA_DMAINT_HOSTERR);
  419. for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
  420. if (ctlr->channels[i])
  421. cpdma_chan_int_ctrl(ctlr->channels[i], enable);
  422. }
  423. spin_unlock_irqrestore(&ctlr->lock, flags);
  424. return 0;
  425. }
  426. EXPORT_SYMBOL_GPL(cpdma_ctlr_int_ctrl);
  427. void cpdma_ctlr_eoi(struct cpdma_ctlr *ctlr, u32 value)
  428. {
  429. dma_reg_write(ctlr, CPDMA_MACEOIVECTOR, value);
  430. }
  431. EXPORT_SYMBOL_GPL(cpdma_ctlr_eoi);
  432. struct cpdma_chan *cpdma_chan_create(struct cpdma_ctlr *ctlr, int chan_num,
  433. cpdma_handler_fn handler)
  434. {
  435. struct cpdma_chan *chan;
  436. int ret, offset = (chan_num % CPDMA_MAX_CHANNELS) * 4;
  437. unsigned long flags;
  438. if (__chan_linear(chan_num) >= ctlr->num_chan)
  439. return NULL;
  440. ret = -ENOMEM;
  441. chan = kzalloc(sizeof(*chan), GFP_KERNEL);
  442. if (!chan)
  443. goto err_chan_alloc;
  444. spin_lock_irqsave(&ctlr->lock, flags);
  445. ret = -EBUSY;
  446. if (ctlr->channels[chan_num])
  447. goto err_chan_busy;
  448. chan->ctlr = ctlr;
  449. chan->state = CPDMA_STATE_IDLE;
  450. chan->chan_num = chan_num;
  451. chan->handler = handler;
  452. if (is_rx_chan(chan)) {
  453. chan->hdp = ctlr->params.rxhdp + offset;
  454. chan->cp = ctlr->params.rxcp + offset;
  455. chan->rxfree = ctlr->params.rxfree + offset;
  456. chan->int_set = CPDMA_RXINTMASKSET;
  457. chan->int_clear = CPDMA_RXINTMASKCLEAR;
  458. chan->td = CPDMA_RXTEARDOWN;
  459. chan->dir = DMA_FROM_DEVICE;
  460. } else {
  461. chan->hdp = ctlr->params.txhdp + offset;
  462. chan->cp = ctlr->params.txcp + offset;
  463. chan->int_set = CPDMA_TXINTMASKSET;
  464. chan->int_clear = CPDMA_TXINTMASKCLEAR;
  465. chan->td = CPDMA_TXTEARDOWN;
  466. chan->dir = DMA_TO_DEVICE;
  467. }
  468. chan->mask = BIT(chan_linear(chan));
  469. spin_lock_init(&chan->lock);
  470. ctlr->channels[chan_num] = chan;
  471. spin_unlock_irqrestore(&ctlr->lock, flags);
  472. return chan;
  473. err_chan_busy:
  474. spin_unlock_irqrestore(&ctlr->lock, flags);
  475. kfree(chan);
  476. err_chan_alloc:
  477. return ERR_PTR(ret);
  478. }
  479. EXPORT_SYMBOL_GPL(cpdma_chan_create);
  480. int cpdma_chan_destroy(struct cpdma_chan *chan)
  481. {
  482. struct cpdma_ctlr *ctlr;
  483. unsigned long flags;
  484. if (!chan)
  485. return -EINVAL;
  486. ctlr = chan->ctlr;
  487. spin_lock_irqsave(&ctlr->lock, flags);
  488. if (chan->state != CPDMA_STATE_IDLE)
  489. cpdma_chan_stop(chan);
  490. ctlr->channels[chan->chan_num] = NULL;
  491. spin_unlock_irqrestore(&ctlr->lock, flags);
  492. kfree(chan);
  493. return 0;
  494. }
  495. EXPORT_SYMBOL_GPL(cpdma_chan_destroy);
  496. int cpdma_chan_get_stats(struct cpdma_chan *chan,
  497. struct cpdma_chan_stats *stats)
  498. {
  499. unsigned long flags;
  500. if (!chan)
  501. return -EINVAL;
  502. spin_lock_irqsave(&chan->lock, flags);
  503. memcpy(stats, &chan->stats, sizeof(*stats));
  504. spin_unlock_irqrestore(&chan->lock, flags);
  505. return 0;
  506. }
  507. int cpdma_chan_dump(struct cpdma_chan *chan)
  508. {
  509. unsigned long flags;
  510. struct device *dev = chan->ctlr->dev;
  511. spin_lock_irqsave(&chan->lock, flags);
  512. dev_info(dev, "channel %d (%s %d) state %s",
  513. chan->chan_num, is_rx_chan(chan) ? "rx" : "tx",
  514. chan_linear(chan), cpdma_state_str[chan->state]);
  515. dev_info(dev, "\thdp: %x\n", chan_read(chan, hdp));
  516. dev_info(dev, "\tcp: %x\n", chan_read(chan, cp));
  517. if (chan->rxfree) {
  518. dev_info(dev, "\trxfree: %x\n",
  519. chan_read(chan, rxfree));
  520. }
  521. dev_info(dev, "\tstats head_enqueue: %d\n",
  522. chan->stats.head_enqueue);
  523. dev_info(dev, "\tstats tail_enqueue: %d\n",
  524. chan->stats.tail_enqueue);
  525. dev_info(dev, "\tstats pad_enqueue: %d\n",
  526. chan->stats.pad_enqueue);
  527. dev_info(dev, "\tstats misqueued: %d\n",
  528. chan->stats.misqueued);
  529. dev_info(dev, "\tstats desc_alloc_fail: %d\n",
  530. chan->stats.desc_alloc_fail);
  531. dev_info(dev, "\tstats pad_alloc_fail: %d\n",
  532. chan->stats.pad_alloc_fail);
  533. dev_info(dev, "\tstats runt_receive_buff: %d\n",
  534. chan->stats.runt_receive_buff);
  535. dev_info(dev, "\tstats runt_transmit_buff: %d\n",
  536. chan->stats.runt_transmit_buff);
  537. dev_info(dev, "\tstats empty_dequeue: %d\n",
  538. chan->stats.empty_dequeue);
  539. dev_info(dev, "\tstats busy_dequeue: %d\n",
  540. chan->stats.busy_dequeue);
  541. dev_info(dev, "\tstats good_dequeue: %d\n",
  542. chan->stats.good_dequeue);
  543. dev_info(dev, "\tstats requeue: %d\n",
  544. chan->stats.requeue);
  545. dev_info(dev, "\tstats teardown_dequeue: %d\n",
  546. chan->stats.teardown_dequeue);
  547. spin_unlock_irqrestore(&chan->lock, flags);
  548. return 0;
  549. }
  550. static void __cpdma_chan_submit(struct cpdma_chan *chan,
  551. struct cpdma_desc __iomem *desc)
  552. {
  553. struct cpdma_ctlr *ctlr = chan->ctlr;
  554. struct cpdma_desc __iomem *prev = chan->tail;
  555. struct cpdma_desc_pool *pool = ctlr->pool;
  556. dma_addr_t desc_dma;
  557. u32 mode;
  558. desc_dma = desc_phys(pool, desc);
  559. /* simple case - idle channel */
  560. if (!chan->head) {
  561. chan->stats.head_enqueue++;
  562. chan->head = desc;
  563. chan->tail = desc;
  564. if (chan->state == CPDMA_STATE_ACTIVE)
  565. chan_write(chan, hdp, desc_dma);
  566. return;
  567. }
  568. /* first chain the descriptor at the tail of the list */
  569. desc_write(prev, hw_next, desc_dma);
  570. chan->tail = desc;
  571. chan->stats.tail_enqueue++;
  572. /* next check if EOQ has been triggered already */
  573. mode = desc_read(prev, hw_mode);
  574. if (((mode & (CPDMA_DESC_EOQ | CPDMA_DESC_OWNER)) == CPDMA_DESC_EOQ) &&
  575. (chan->state == CPDMA_STATE_ACTIVE)) {
  576. desc_write(prev, hw_mode, mode & ~CPDMA_DESC_EOQ);
  577. chan_write(chan, hdp, desc_dma);
  578. chan->stats.misqueued++;
  579. }
  580. }
  581. int cpdma_chan_submit(struct cpdma_chan *chan, void *token, void *data,
  582. int len, int directed)
  583. {
  584. struct cpdma_ctlr *ctlr = chan->ctlr;
  585. struct cpdma_desc __iomem *desc;
  586. dma_addr_t buffer;
  587. unsigned long flags;
  588. u32 mode;
  589. int ret = 0;
  590. spin_lock_irqsave(&chan->lock, flags);
  591. if (chan->state == CPDMA_STATE_TEARDOWN) {
  592. ret = -EINVAL;
  593. goto unlock_ret;
  594. }
  595. desc = cpdma_desc_alloc(ctlr->pool, 1, is_rx_chan(chan));
  596. if (!desc) {
  597. chan->stats.desc_alloc_fail++;
  598. ret = -ENOMEM;
  599. goto unlock_ret;
  600. }
  601. if (len < ctlr->params.min_packet_size) {
  602. len = ctlr->params.min_packet_size;
  603. chan->stats.runt_transmit_buff++;
  604. }
  605. buffer = dma_map_single(ctlr->dev, data, len, chan->dir);
  606. mode = CPDMA_DESC_OWNER | CPDMA_DESC_SOP | CPDMA_DESC_EOP;
  607. cpdma_desc_to_port(chan, mode, directed);
  608. desc_write(desc, hw_next, 0);
  609. desc_write(desc, hw_buffer, buffer);
  610. desc_write(desc, hw_len, len);
  611. desc_write(desc, hw_mode, mode | len);
  612. desc_write(desc, sw_token, token);
  613. desc_write(desc, sw_buffer, buffer);
  614. desc_write(desc, sw_len, len);
  615. __cpdma_chan_submit(chan, desc);
  616. if (chan->state == CPDMA_STATE_ACTIVE && chan->rxfree)
  617. chan_write(chan, rxfree, 1);
  618. chan->count++;
  619. unlock_ret:
  620. spin_unlock_irqrestore(&chan->lock, flags);
  621. return ret;
  622. }
  623. EXPORT_SYMBOL_GPL(cpdma_chan_submit);
  624. bool cpdma_check_free_tx_desc(struct cpdma_chan *chan)
  625. {
  626. unsigned long flags;
  627. int index;
  628. bool ret;
  629. struct cpdma_ctlr *ctlr = chan->ctlr;
  630. struct cpdma_desc_pool *pool = ctlr->pool;
  631. spin_lock_irqsave(&pool->lock, flags);
  632. index = bitmap_find_next_zero_area(pool->bitmap,
  633. pool->num_desc, pool->num_desc/2, 1, 0);
  634. if (index < pool->num_desc)
  635. ret = true;
  636. else
  637. ret = false;
  638. spin_unlock_irqrestore(&pool->lock, flags);
  639. return ret;
  640. }
  641. EXPORT_SYMBOL_GPL(cpdma_check_free_tx_desc);
  642. static void __cpdma_chan_free(struct cpdma_chan *chan,
  643. struct cpdma_desc __iomem *desc,
  644. int outlen, int status)
  645. {
  646. struct cpdma_ctlr *ctlr = chan->ctlr;
  647. struct cpdma_desc_pool *pool = ctlr->pool;
  648. dma_addr_t buff_dma;
  649. int origlen;
  650. void *token;
  651. token = (void *)desc_read(desc, sw_token);
  652. buff_dma = desc_read(desc, sw_buffer);
  653. origlen = desc_read(desc, sw_len);
  654. dma_unmap_single(ctlr->dev, buff_dma, origlen, chan->dir);
  655. cpdma_desc_free(pool, desc, 1);
  656. (*chan->handler)(token, outlen, status);
  657. }
  658. static int __cpdma_chan_process(struct cpdma_chan *chan)
  659. {
  660. struct cpdma_ctlr *ctlr = chan->ctlr;
  661. struct cpdma_desc __iomem *desc;
  662. int status, outlen;
  663. int cb_status = 0;
  664. struct cpdma_desc_pool *pool = ctlr->pool;
  665. dma_addr_t desc_dma;
  666. unsigned long flags;
  667. spin_lock_irqsave(&chan->lock, flags);
  668. desc = chan->head;
  669. if (!desc) {
  670. chan->stats.empty_dequeue++;
  671. status = -ENOENT;
  672. goto unlock_ret;
  673. }
  674. desc_dma = desc_phys(pool, desc);
  675. status = __raw_readl(&desc->hw_mode);
  676. outlen = status & 0x7ff;
  677. if (status & CPDMA_DESC_OWNER) {
  678. chan->stats.busy_dequeue++;
  679. status = -EBUSY;
  680. goto unlock_ret;
  681. }
  682. if (status & CPDMA_DESC_PASS_CRC)
  683. outlen -= CPDMA_DESC_CRC_LEN;
  684. status = status & (CPDMA_DESC_EOQ | CPDMA_DESC_TD_COMPLETE |
  685. CPDMA_DESC_PORT_MASK);
  686. chan->head = desc_from_phys(pool, desc_read(desc, hw_next));
  687. chan_write(chan, cp, desc_dma);
  688. chan->count--;
  689. chan->stats.good_dequeue++;
  690. if (status & CPDMA_DESC_EOQ) {
  691. chan->stats.requeue++;
  692. chan_write(chan, hdp, desc_phys(pool, chan->head));
  693. }
  694. spin_unlock_irqrestore(&chan->lock, flags);
  695. if (unlikely(status & CPDMA_DESC_TD_COMPLETE))
  696. cb_status = -ENOSYS;
  697. else
  698. cb_status = status;
  699. __cpdma_chan_free(chan, desc, outlen, cb_status);
  700. return status;
  701. unlock_ret:
  702. spin_unlock_irqrestore(&chan->lock, flags);
  703. return status;
  704. }
  705. int cpdma_chan_process(struct cpdma_chan *chan, int quota)
  706. {
  707. int used = 0, ret = 0;
  708. if (chan->state != CPDMA_STATE_ACTIVE)
  709. return -EINVAL;
  710. while (used < quota) {
  711. ret = __cpdma_chan_process(chan);
  712. if (ret < 0)
  713. break;
  714. used++;
  715. }
  716. return used;
  717. }
  718. EXPORT_SYMBOL_GPL(cpdma_chan_process);
  719. int cpdma_chan_start(struct cpdma_chan *chan)
  720. {
  721. struct cpdma_ctlr *ctlr = chan->ctlr;
  722. struct cpdma_desc_pool *pool = ctlr->pool;
  723. unsigned long flags;
  724. spin_lock_irqsave(&chan->lock, flags);
  725. if (chan->state != CPDMA_STATE_IDLE) {
  726. spin_unlock_irqrestore(&chan->lock, flags);
  727. return -EBUSY;
  728. }
  729. if (ctlr->state != CPDMA_STATE_ACTIVE) {
  730. spin_unlock_irqrestore(&chan->lock, flags);
  731. return -EINVAL;
  732. }
  733. dma_reg_write(ctlr, chan->int_set, chan->mask);
  734. chan->state = CPDMA_STATE_ACTIVE;
  735. if (chan->head) {
  736. chan_write(chan, hdp, desc_phys(pool, chan->head));
  737. if (chan->rxfree)
  738. chan_write(chan, rxfree, chan->count);
  739. }
  740. spin_unlock_irqrestore(&chan->lock, flags);
  741. return 0;
  742. }
  743. EXPORT_SYMBOL_GPL(cpdma_chan_start);
  744. int cpdma_chan_stop(struct cpdma_chan *chan)
  745. {
  746. struct cpdma_ctlr *ctlr = chan->ctlr;
  747. struct cpdma_desc_pool *pool = ctlr->pool;
  748. unsigned long flags;
  749. int ret;
  750. unsigned timeout;
  751. spin_lock_irqsave(&chan->lock, flags);
  752. if (chan->state != CPDMA_STATE_ACTIVE) {
  753. spin_unlock_irqrestore(&chan->lock, flags);
  754. return -EINVAL;
  755. }
  756. chan->state = CPDMA_STATE_TEARDOWN;
  757. dma_reg_write(ctlr, chan->int_clear, chan->mask);
  758. /* trigger teardown */
  759. dma_reg_write(ctlr, chan->td, chan_linear(chan));
  760. /* wait for teardown complete */
  761. timeout = 100 * 100; /* 100 ms */
  762. while (timeout) {
  763. u32 cp = chan_read(chan, cp);
  764. if ((cp & CPDMA_TEARDOWN_VALUE) == CPDMA_TEARDOWN_VALUE)
  765. break;
  766. udelay(10);
  767. timeout--;
  768. }
  769. WARN_ON(!timeout);
  770. chan_write(chan, cp, CPDMA_TEARDOWN_VALUE);
  771. /* handle completed packets */
  772. spin_unlock_irqrestore(&chan->lock, flags);
  773. do {
  774. ret = __cpdma_chan_process(chan);
  775. if (ret < 0)
  776. break;
  777. } while ((ret & CPDMA_DESC_TD_COMPLETE) == 0);
  778. spin_lock_irqsave(&chan->lock, flags);
  779. /* remaining packets haven't been tx/rx'ed, clean them up */
  780. while (chan->head) {
  781. struct cpdma_desc __iomem *desc = chan->head;
  782. dma_addr_t next_dma;
  783. next_dma = desc_read(desc, hw_next);
  784. chan->head = desc_from_phys(pool, next_dma);
  785. chan->count--;
  786. chan->stats.teardown_dequeue++;
  787. /* issue callback without locks held */
  788. spin_unlock_irqrestore(&chan->lock, flags);
  789. __cpdma_chan_free(chan, desc, 0, -ENOSYS);
  790. spin_lock_irqsave(&chan->lock, flags);
  791. }
  792. chan->state = CPDMA_STATE_IDLE;
  793. spin_unlock_irqrestore(&chan->lock, flags);
  794. return 0;
  795. }
  796. EXPORT_SYMBOL_GPL(cpdma_chan_stop);
  797. int cpdma_chan_int_ctrl(struct cpdma_chan *chan, bool enable)
  798. {
  799. unsigned long flags;
  800. spin_lock_irqsave(&chan->lock, flags);
  801. if (chan->state != CPDMA_STATE_ACTIVE) {
  802. spin_unlock_irqrestore(&chan->lock, flags);
  803. return -EINVAL;
  804. }
  805. dma_reg_write(chan->ctlr, enable ? chan->int_set : chan->int_clear,
  806. chan->mask);
  807. spin_unlock_irqrestore(&chan->lock, flags);
  808. return 0;
  809. }
  810. struct cpdma_control_info {
  811. u32 reg;
  812. u32 shift, mask;
  813. int access;
  814. #define ACCESS_RO BIT(0)
  815. #define ACCESS_WO BIT(1)
  816. #define ACCESS_RW (ACCESS_RO | ACCESS_WO)
  817. };
  818. struct cpdma_control_info controls[] = {
  819. [CPDMA_CMD_IDLE] = {CPDMA_DMACONTROL, 3, 1, ACCESS_WO},
  820. [CPDMA_COPY_ERROR_FRAMES] = {CPDMA_DMACONTROL, 4, 1, ACCESS_RW},
  821. [CPDMA_RX_OFF_LEN_UPDATE] = {CPDMA_DMACONTROL, 2, 1, ACCESS_RW},
  822. [CPDMA_RX_OWNERSHIP_FLIP] = {CPDMA_DMACONTROL, 1, 1, ACCESS_RW},
  823. [CPDMA_TX_PRIO_FIXED] = {CPDMA_DMACONTROL, 0, 1, ACCESS_RW},
  824. [CPDMA_STAT_IDLE] = {CPDMA_DMASTATUS, 31, 1, ACCESS_RO},
  825. [CPDMA_STAT_TX_ERR_CODE] = {CPDMA_DMASTATUS, 20, 0xf, ACCESS_RW},
  826. [CPDMA_STAT_TX_ERR_CHAN] = {CPDMA_DMASTATUS, 16, 0x7, ACCESS_RW},
  827. [CPDMA_STAT_RX_ERR_CODE] = {CPDMA_DMASTATUS, 12, 0xf, ACCESS_RW},
  828. [CPDMA_STAT_RX_ERR_CHAN] = {CPDMA_DMASTATUS, 8, 0x7, ACCESS_RW},
  829. [CPDMA_RX_BUFFER_OFFSET] = {CPDMA_RXBUFFOFS, 0, 0xffff, ACCESS_RW},
  830. };
  831. int cpdma_control_get(struct cpdma_ctlr *ctlr, int control)
  832. {
  833. unsigned long flags;
  834. struct cpdma_control_info *info = &controls[control];
  835. int ret;
  836. spin_lock_irqsave(&ctlr->lock, flags);
  837. ret = -ENOTSUPP;
  838. if (!ctlr->params.has_ext_regs)
  839. goto unlock_ret;
  840. ret = -EINVAL;
  841. if (ctlr->state != CPDMA_STATE_ACTIVE)
  842. goto unlock_ret;
  843. ret = -ENOENT;
  844. if (control < 0 || control >= ARRAY_SIZE(controls))
  845. goto unlock_ret;
  846. ret = -EPERM;
  847. if ((info->access & ACCESS_RO) != ACCESS_RO)
  848. goto unlock_ret;
  849. ret = (dma_reg_read(ctlr, info->reg) >> info->shift) & info->mask;
  850. unlock_ret:
  851. spin_unlock_irqrestore(&ctlr->lock, flags);
  852. return ret;
  853. }
  854. int cpdma_control_set(struct cpdma_ctlr *ctlr, int control, int value)
  855. {
  856. unsigned long flags;
  857. struct cpdma_control_info *info = &controls[control];
  858. int ret;
  859. u32 val;
  860. spin_lock_irqsave(&ctlr->lock, flags);
  861. ret = -ENOTSUPP;
  862. if (!ctlr->params.has_ext_regs)
  863. goto unlock_ret;
  864. ret = -EINVAL;
  865. if (ctlr->state != CPDMA_STATE_ACTIVE)
  866. goto unlock_ret;
  867. ret = -ENOENT;
  868. if (control < 0 || control >= ARRAY_SIZE(controls))
  869. goto unlock_ret;
  870. ret = -EPERM;
  871. if ((info->access & ACCESS_WO) != ACCESS_WO)
  872. goto unlock_ret;
  873. val = dma_reg_read(ctlr, info->reg);
  874. val &= ~(info->mask << info->shift);
  875. val |= (value & info->mask) << info->shift;
  876. dma_reg_write(ctlr, info->reg, val);
  877. ret = 0;
  878. unlock_ret:
  879. spin_unlock_irqrestore(&ctlr->lock, flags);
  880. return ret;
  881. }
  882. EXPORT_SYMBOL_GPL(cpdma_control_set);
  883. MODULE_LICENSE("GPL");