hda_intel.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  50. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  51. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  52. static char *model[SNDRV_CARDS];
  53. static int position_fix[SNDRV_CARDS];
  54. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  55. static int single_cmd;
  56. static int enable_msi;
  57. module_param_array(index, int, NULL, 0444);
  58. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  59. module_param_array(id, charp, NULL, 0444);
  60. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  61. module_param_array(enable, bool, NULL, 0444);
  62. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  63. module_param_array(model, charp, NULL, 0444);
  64. MODULE_PARM_DESC(model, "Use the given board model.");
  65. module_param_array(position_fix, int, NULL, 0444);
  66. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  67. "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  68. module_param_array(probe_mask, int, NULL, 0444);
  69. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  70. module_param(single_cmd, bool, 0444);
  71. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  72. "(for debugging only).");
  73. module_param(enable_msi, int, 0444);
  74. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  75. #ifdef CONFIG_SND_HDA_POWER_SAVE
  76. /* power_save option is defined in hda_codec.c */
  77. /* reset the HD-audio controller in power save mode.
  78. * this may give more power-saving, but will take longer time to
  79. * wake up.
  80. */
  81. static int power_save_controller = 1;
  82. module_param(power_save_controller, bool, 0644);
  83. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  84. #endif
  85. MODULE_LICENSE("GPL");
  86. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  87. "{Intel, ICH6M},"
  88. "{Intel, ICH7},"
  89. "{Intel, ESB2},"
  90. "{Intel, ICH8},"
  91. "{Intel, ICH9},"
  92. "{ATI, SB450},"
  93. "{ATI, SB600},"
  94. "{ATI, RS600},"
  95. "{ATI, RS690},"
  96. "{ATI, RS780},"
  97. "{ATI, R600},"
  98. "{ATI, RV630},"
  99. "{ATI, RV610},"
  100. "{ATI, RV670},"
  101. "{ATI, RV635},"
  102. "{ATI, RV620},"
  103. "{ATI, RV770},"
  104. "{VIA, VT8251},"
  105. "{VIA, VT8237A},"
  106. "{SiS, SIS966},"
  107. "{ULI, M5461}}");
  108. MODULE_DESCRIPTION("Intel HDA driver");
  109. #define SFX "hda-intel: "
  110. /*
  111. * registers
  112. */
  113. #define ICH6_REG_GCAP 0x00
  114. #define ICH6_REG_VMIN 0x02
  115. #define ICH6_REG_VMAJ 0x03
  116. #define ICH6_REG_OUTPAY 0x04
  117. #define ICH6_REG_INPAY 0x06
  118. #define ICH6_REG_GCTL 0x08
  119. #define ICH6_REG_WAKEEN 0x0c
  120. #define ICH6_REG_STATESTS 0x0e
  121. #define ICH6_REG_GSTS 0x10
  122. #define ICH6_REG_INTCTL 0x20
  123. #define ICH6_REG_INTSTS 0x24
  124. #define ICH6_REG_WALCLK 0x30
  125. #define ICH6_REG_SYNC 0x34
  126. #define ICH6_REG_CORBLBASE 0x40
  127. #define ICH6_REG_CORBUBASE 0x44
  128. #define ICH6_REG_CORBWP 0x48
  129. #define ICH6_REG_CORBRP 0x4A
  130. #define ICH6_REG_CORBCTL 0x4c
  131. #define ICH6_REG_CORBSTS 0x4d
  132. #define ICH6_REG_CORBSIZE 0x4e
  133. #define ICH6_REG_RIRBLBASE 0x50
  134. #define ICH6_REG_RIRBUBASE 0x54
  135. #define ICH6_REG_RIRBWP 0x58
  136. #define ICH6_REG_RINTCNT 0x5a
  137. #define ICH6_REG_RIRBCTL 0x5c
  138. #define ICH6_REG_RIRBSTS 0x5d
  139. #define ICH6_REG_RIRBSIZE 0x5e
  140. #define ICH6_REG_IC 0x60
  141. #define ICH6_REG_IR 0x64
  142. #define ICH6_REG_IRS 0x68
  143. #define ICH6_IRS_VALID (1<<1)
  144. #define ICH6_IRS_BUSY (1<<0)
  145. #define ICH6_REG_DPLBASE 0x70
  146. #define ICH6_REG_DPUBASE 0x74
  147. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  148. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  149. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  150. /* stream register offsets from stream base */
  151. #define ICH6_REG_SD_CTL 0x00
  152. #define ICH6_REG_SD_STS 0x03
  153. #define ICH6_REG_SD_LPIB 0x04
  154. #define ICH6_REG_SD_CBL 0x08
  155. #define ICH6_REG_SD_LVI 0x0c
  156. #define ICH6_REG_SD_FIFOW 0x0e
  157. #define ICH6_REG_SD_FIFOSIZE 0x10
  158. #define ICH6_REG_SD_FORMAT 0x12
  159. #define ICH6_REG_SD_BDLPL 0x18
  160. #define ICH6_REG_SD_BDLPU 0x1c
  161. /* PCI space */
  162. #define ICH6_PCIREG_TCSEL 0x44
  163. /*
  164. * other constants
  165. */
  166. /* max number of SDs */
  167. /* ICH, ATI and VIA have 4 playback and 4 capture */
  168. #define ICH6_CAPTURE_INDEX 0
  169. #define ICH6_NUM_CAPTURE 4
  170. #define ICH6_PLAYBACK_INDEX 4
  171. #define ICH6_NUM_PLAYBACK 4
  172. /* ULI has 6 playback and 5 capture */
  173. #define ULI_CAPTURE_INDEX 0
  174. #define ULI_NUM_CAPTURE 5
  175. #define ULI_PLAYBACK_INDEX 5
  176. #define ULI_NUM_PLAYBACK 6
  177. /* ATI HDMI has 1 playback and 0 capture */
  178. #define ATIHDMI_CAPTURE_INDEX 0
  179. #define ATIHDMI_NUM_CAPTURE 0
  180. #define ATIHDMI_PLAYBACK_INDEX 0
  181. #define ATIHDMI_NUM_PLAYBACK 1
  182. /* this number is statically defined for simplicity */
  183. #define MAX_AZX_DEV 16
  184. /* max number of fragments - we may use more if allocating more pages for BDL */
  185. #define BDL_SIZE PAGE_ALIGN(8192)
  186. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  187. /* max buffer size - no h/w limit, you can increase as you like */
  188. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  189. /* max number of PCM devics per card */
  190. #define AZX_MAX_AUDIO_PCMS 6
  191. #define AZX_MAX_MODEM_PCMS 2
  192. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  193. /* RIRB int mask: overrun[2], response[0] */
  194. #define RIRB_INT_RESPONSE 0x01
  195. #define RIRB_INT_OVERRUN 0x04
  196. #define RIRB_INT_MASK 0x05
  197. /* STATESTS int mask: SD2,SD1,SD0 */
  198. #define AZX_MAX_CODECS 3
  199. #define STATESTS_INT_MASK 0x07
  200. /* SD_CTL bits */
  201. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  202. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  203. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  204. #define SD_CTL_STREAM_TAG_SHIFT 20
  205. /* SD_CTL and SD_STS */
  206. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  207. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  208. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  209. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  210. SD_INT_COMPLETE)
  211. /* SD_STS */
  212. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  213. /* INTCTL and INTSTS */
  214. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  215. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  216. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  217. /* GCTL unsolicited response enable bit */
  218. #define ICH6_GCTL_UREN (1<<8)
  219. /* GCTL reset bit */
  220. #define ICH6_GCTL_RESET (1<<0)
  221. /* CORB/RIRB control, read/write pointer */
  222. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  223. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  224. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  225. /* below are so far hardcoded - should read registers in future */
  226. #define ICH6_MAX_CORB_ENTRIES 256
  227. #define ICH6_MAX_RIRB_ENTRIES 256
  228. /* position fix mode */
  229. enum {
  230. POS_FIX_AUTO,
  231. POS_FIX_NONE,
  232. POS_FIX_POSBUF,
  233. POS_FIX_FIFO,
  234. };
  235. /* Defines for ATI HD Audio support in SB450 south bridge */
  236. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  237. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  238. /* Defines for Nvidia HDA support */
  239. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  240. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  241. /*
  242. */
  243. struct azx_dev {
  244. u32 *bdl; /* virtual address of the BDL */
  245. dma_addr_t bdl_addr; /* physical address of the BDL */
  246. u32 *posbuf; /* position buffer pointer */
  247. unsigned int bufsize; /* size of the play buffer in bytes */
  248. unsigned int fragsize; /* size of each period in bytes */
  249. unsigned int frags; /* number for period in the play buffer */
  250. unsigned int fifo_size; /* FIFO size */
  251. void __iomem *sd_addr; /* stream descriptor pointer */
  252. u32 sd_int_sta_mask; /* stream int status mask */
  253. /* pcm support */
  254. struct snd_pcm_substream *substream; /* assigned substream,
  255. * set in PCM open
  256. */
  257. unsigned int format_val; /* format value to be set in the
  258. * controller and the codec
  259. */
  260. unsigned char stream_tag; /* assigned stream */
  261. unsigned char index; /* stream index */
  262. /* for sanity check of position buffer */
  263. unsigned int period_intr;
  264. unsigned int opened :1;
  265. unsigned int running :1;
  266. };
  267. /* CORB/RIRB */
  268. struct azx_rb {
  269. u32 *buf; /* CORB/RIRB buffer
  270. * Each CORB entry is 4byte, RIRB is 8byte
  271. */
  272. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  273. /* for RIRB */
  274. unsigned short rp, wp; /* read/write pointers */
  275. int cmds; /* number of pending requests */
  276. u32 res; /* last read value */
  277. };
  278. struct azx {
  279. struct snd_card *card;
  280. struct pci_dev *pci;
  281. /* chip type specific */
  282. int driver_type;
  283. int playback_streams;
  284. int playback_index_offset;
  285. int capture_streams;
  286. int capture_index_offset;
  287. int num_streams;
  288. /* pci resources */
  289. unsigned long addr;
  290. void __iomem *remap_addr;
  291. int irq;
  292. /* locks */
  293. spinlock_t reg_lock;
  294. struct mutex open_mutex;
  295. /* streams (x num_streams) */
  296. struct azx_dev *azx_dev;
  297. /* PCM */
  298. unsigned int pcm_devs;
  299. struct snd_pcm *pcm[AZX_MAX_PCMS];
  300. /* HD codec */
  301. unsigned short codec_mask;
  302. struct hda_bus *bus;
  303. /* CORB/RIRB */
  304. struct azx_rb corb;
  305. struct azx_rb rirb;
  306. /* BDL, CORB/RIRB and position buffers */
  307. struct snd_dma_buffer bdl;
  308. struct snd_dma_buffer rb;
  309. struct snd_dma_buffer posbuf;
  310. /* flags */
  311. int position_fix;
  312. unsigned int running :1;
  313. unsigned int initialized :1;
  314. unsigned int single_cmd :1;
  315. unsigned int polling_mode :1;
  316. unsigned int msi :1;
  317. /* for debugging */
  318. unsigned int last_cmd; /* last issued command (to sync) */
  319. };
  320. /* driver types */
  321. enum {
  322. AZX_DRIVER_ICH,
  323. AZX_DRIVER_ATI,
  324. AZX_DRIVER_ATIHDMI,
  325. AZX_DRIVER_VIA,
  326. AZX_DRIVER_SIS,
  327. AZX_DRIVER_ULI,
  328. AZX_DRIVER_NVIDIA,
  329. };
  330. static char *driver_short_names[] __devinitdata = {
  331. [AZX_DRIVER_ICH] = "HDA Intel",
  332. [AZX_DRIVER_ATI] = "HDA ATI SB",
  333. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  334. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  335. [AZX_DRIVER_SIS] = "HDA SIS966",
  336. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  337. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  338. };
  339. /*
  340. * macros for easy use
  341. */
  342. #define azx_writel(chip,reg,value) \
  343. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  344. #define azx_readl(chip,reg) \
  345. readl((chip)->remap_addr + ICH6_REG_##reg)
  346. #define azx_writew(chip,reg,value) \
  347. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  348. #define azx_readw(chip,reg) \
  349. readw((chip)->remap_addr + ICH6_REG_##reg)
  350. #define azx_writeb(chip,reg,value) \
  351. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  352. #define azx_readb(chip,reg) \
  353. readb((chip)->remap_addr + ICH6_REG_##reg)
  354. #define azx_sd_writel(dev,reg,value) \
  355. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  356. #define azx_sd_readl(dev,reg) \
  357. readl((dev)->sd_addr + ICH6_REG_##reg)
  358. #define azx_sd_writew(dev,reg,value) \
  359. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  360. #define azx_sd_readw(dev,reg) \
  361. readw((dev)->sd_addr + ICH6_REG_##reg)
  362. #define azx_sd_writeb(dev,reg,value) \
  363. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  364. #define azx_sd_readb(dev,reg) \
  365. readb((dev)->sd_addr + ICH6_REG_##reg)
  366. /* for pcm support */
  367. #define get_azx_dev(substream) (substream->runtime->private_data)
  368. /* Get the upper 32bit of the given dma_addr_t
  369. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  370. */
  371. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  372. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  373. /*
  374. * Interface for HD codec
  375. */
  376. /*
  377. * CORB / RIRB interface
  378. */
  379. static int azx_alloc_cmd_io(struct azx *chip)
  380. {
  381. int err;
  382. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  383. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  384. snd_dma_pci_data(chip->pci),
  385. PAGE_SIZE, &chip->rb);
  386. if (err < 0) {
  387. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  388. return err;
  389. }
  390. return 0;
  391. }
  392. static void azx_init_cmd_io(struct azx *chip)
  393. {
  394. /* CORB set up */
  395. chip->corb.addr = chip->rb.addr;
  396. chip->corb.buf = (u32 *)chip->rb.area;
  397. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  398. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  399. /* set the corb size to 256 entries (ULI requires explicitly) */
  400. azx_writeb(chip, CORBSIZE, 0x02);
  401. /* set the corb write pointer to 0 */
  402. azx_writew(chip, CORBWP, 0);
  403. /* reset the corb hw read pointer */
  404. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  405. /* enable corb dma */
  406. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  407. /* RIRB set up */
  408. chip->rirb.addr = chip->rb.addr + 2048;
  409. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  410. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  411. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  412. /* set the rirb size to 256 entries (ULI requires explicitly) */
  413. azx_writeb(chip, RIRBSIZE, 0x02);
  414. /* reset the rirb hw write pointer */
  415. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  416. /* set N=1, get RIRB response interrupt for new entry */
  417. azx_writew(chip, RINTCNT, 1);
  418. /* enable rirb dma and response irq */
  419. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  420. chip->rirb.rp = chip->rirb.cmds = 0;
  421. }
  422. static void azx_free_cmd_io(struct azx *chip)
  423. {
  424. /* disable ringbuffer DMAs */
  425. azx_writeb(chip, RIRBCTL, 0);
  426. azx_writeb(chip, CORBCTL, 0);
  427. }
  428. /* send a command */
  429. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  430. {
  431. struct azx *chip = codec->bus->private_data;
  432. unsigned int wp;
  433. /* add command to corb */
  434. wp = azx_readb(chip, CORBWP);
  435. wp++;
  436. wp %= ICH6_MAX_CORB_ENTRIES;
  437. spin_lock_irq(&chip->reg_lock);
  438. chip->rirb.cmds++;
  439. chip->corb.buf[wp] = cpu_to_le32(val);
  440. azx_writel(chip, CORBWP, wp);
  441. spin_unlock_irq(&chip->reg_lock);
  442. return 0;
  443. }
  444. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  445. /* retrieve RIRB entry - called from interrupt handler */
  446. static void azx_update_rirb(struct azx *chip)
  447. {
  448. unsigned int rp, wp;
  449. u32 res, res_ex;
  450. wp = azx_readb(chip, RIRBWP);
  451. if (wp == chip->rirb.wp)
  452. return;
  453. chip->rirb.wp = wp;
  454. while (chip->rirb.rp != wp) {
  455. chip->rirb.rp++;
  456. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  457. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  458. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  459. res = le32_to_cpu(chip->rirb.buf[rp]);
  460. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  461. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  462. else if (chip->rirb.cmds) {
  463. chip->rirb.cmds--;
  464. chip->rirb.res = res;
  465. }
  466. }
  467. }
  468. /* receive a response */
  469. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  470. {
  471. struct azx *chip = codec->bus->private_data;
  472. unsigned long timeout;
  473. again:
  474. timeout = jiffies + msecs_to_jiffies(1000);
  475. for (;;) {
  476. if (chip->polling_mode) {
  477. spin_lock_irq(&chip->reg_lock);
  478. azx_update_rirb(chip);
  479. spin_unlock_irq(&chip->reg_lock);
  480. }
  481. if (!chip->rirb.cmds)
  482. return chip->rirb.res; /* the last value */
  483. if (time_after(jiffies, timeout))
  484. break;
  485. if (codec->bus->needs_damn_long_delay)
  486. msleep(2); /* temporary workaround */
  487. else {
  488. udelay(10);
  489. cond_resched();
  490. }
  491. }
  492. if (chip->msi) {
  493. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  494. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  495. free_irq(chip->irq, chip);
  496. chip->irq = -1;
  497. pci_disable_msi(chip->pci);
  498. chip->msi = 0;
  499. if (azx_acquire_irq(chip, 1) < 0)
  500. return -1;
  501. goto again;
  502. }
  503. if (!chip->polling_mode) {
  504. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  505. "switching to polling mode: last cmd=0x%08x\n",
  506. chip->last_cmd);
  507. chip->polling_mode = 1;
  508. goto again;
  509. }
  510. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  511. "switching to single_cmd mode: last cmd=0x%08x\n",
  512. chip->last_cmd);
  513. chip->rirb.rp = azx_readb(chip, RIRBWP);
  514. chip->rirb.cmds = 0;
  515. /* switch to single_cmd mode */
  516. chip->single_cmd = 1;
  517. azx_free_cmd_io(chip);
  518. return -1;
  519. }
  520. /*
  521. * Use the single immediate command instead of CORB/RIRB for simplicity
  522. *
  523. * Note: according to Intel, this is not preferred use. The command was
  524. * intended for the BIOS only, and may get confused with unsolicited
  525. * responses. So, we shouldn't use it for normal operation from the
  526. * driver.
  527. * I left the codes, however, for debugging/testing purposes.
  528. */
  529. /* send a command */
  530. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  531. {
  532. struct azx *chip = codec->bus->private_data;
  533. int timeout = 50;
  534. while (timeout--) {
  535. /* check ICB busy bit */
  536. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  537. /* Clear IRV valid bit */
  538. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  539. ICH6_IRS_VALID);
  540. azx_writel(chip, IC, val);
  541. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  542. ICH6_IRS_BUSY);
  543. return 0;
  544. }
  545. udelay(1);
  546. }
  547. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  548. azx_readw(chip, IRS), val);
  549. return -EIO;
  550. }
  551. /* receive a response */
  552. static unsigned int azx_single_get_response(struct hda_codec *codec)
  553. {
  554. struct azx *chip = codec->bus->private_data;
  555. int timeout = 50;
  556. while (timeout--) {
  557. /* check IRV busy bit */
  558. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  559. return azx_readl(chip, IR);
  560. udelay(1);
  561. }
  562. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  563. azx_readw(chip, IRS));
  564. return (unsigned int)-1;
  565. }
  566. /*
  567. * The below are the main callbacks from hda_codec.
  568. *
  569. * They are just the skeleton to call sub-callbacks according to the
  570. * current setting of chip->single_cmd.
  571. */
  572. /* send a command */
  573. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  574. int direct, unsigned int verb,
  575. unsigned int para)
  576. {
  577. struct azx *chip = codec->bus->private_data;
  578. u32 val;
  579. val = (u32)(codec->addr & 0x0f) << 28;
  580. val |= (u32)direct << 27;
  581. val |= (u32)nid << 20;
  582. val |= verb << 8;
  583. val |= para;
  584. chip->last_cmd = val;
  585. if (chip->single_cmd)
  586. return azx_single_send_cmd(codec, val);
  587. else
  588. return azx_corb_send_cmd(codec, val);
  589. }
  590. /* get a response */
  591. static unsigned int azx_get_response(struct hda_codec *codec)
  592. {
  593. struct azx *chip = codec->bus->private_data;
  594. if (chip->single_cmd)
  595. return azx_single_get_response(codec);
  596. else
  597. return azx_rirb_get_response(codec);
  598. }
  599. #ifdef CONFIG_SND_HDA_POWER_SAVE
  600. static void azx_power_notify(struct hda_codec *codec);
  601. #endif
  602. /* reset codec link */
  603. static int azx_reset(struct azx *chip)
  604. {
  605. int count;
  606. /* clear STATESTS */
  607. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  608. /* reset controller */
  609. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  610. count = 50;
  611. while (azx_readb(chip, GCTL) && --count)
  612. msleep(1);
  613. /* delay for >= 100us for codec PLL to settle per spec
  614. * Rev 0.9 section 5.5.1
  615. */
  616. msleep(1);
  617. /* Bring controller out of reset */
  618. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  619. count = 50;
  620. while (!azx_readb(chip, GCTL) && --count)
  621. msleep(1);
  622. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  623. msleep(1);
  624. /* check to see if controller is ready */
  625. if (!azx_readb(chip, GCTL)) {
  626. snd_printd("azx_reset: controller not ready!\n");
  627. return -EBUSY;
  628. }
  629. /* Accept unsolicited responses */
  630. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  631. /* detect codecs */
  632. if (!chip->codec_mask) {
  633. chip->codec_mask = azx_readw(chip, STATESTS);
  634. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  635. }
  636. return 0;
  637. }
  638. /*
  639. * Lowlevel interface
  640. */
  641. /* enable interrupts */
  642. static void azx_int_enable(struct azx *chip)
  643. {
  644. /* enable controller CIE and GIE */
  645. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  646. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  647. }
  648. /* disable interrupts */
  649. static void azx_int_disable(struct azx *chip)
  650. {
  651. int i;
  652. /* disable interrupts in stream descriptor */
  653. for (i = 0; i < chip->num_streams; i++) {
  654. struct azx_dev *azx_dev = &chip->azx_dev[i];
  655. azx_sd_writeb(azx_dev, SD_CTL,
  656. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  657. }
  658. /* disable SIE for all streams */
  659. azx_writeb(chip, INTCTL, 0);
  660. /* disable controller CIE and GIE */
  661. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  662. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  663. }
  664. /* clear interrupts */
  665. static void azx_int_clear(struct azx *chip)
  666. {
  667. int i;
  668. /* clear stream status */
  669. for (i = 0; i < chip->num_streams; i++) {
  670. struct azx_dev *azx_dev = &chip->azx_dev[i];
  671. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  672. }
  673. /* clear STATESTS */
  674. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  675. /* clear rirb status */
  676. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  677. /* clear int status */
  678. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  679. }
  680. /* start a stream */
  681. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  682. {
  683. /* enable SIE */
  684. azx_writeb(chip, INTCTL,
  685. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  686. /* set DMA start and interrupt mask */
  687. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  688. SD_CTL_DMA_START | SD_INT_MASK);
  689. }
  690. /* stop a stream */
  691. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  692. {
  693. /* stop DMA */
  694. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  695. ~(SD_CTL_DMA_START | SD_INT_MASK));
  696. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  697. /* disable SIE */
  698. azx_writeb(chip, INTCTL,
  699. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  700. }
  701. /*
  702. * reset and start the controller registers
  703. */
  704. static void azx_init_chip(struct azx *chip)
  705. {
  706. if (chip->initialized)
  707. return;
  708. /* reset controller */
  709. azx_reset(chip);
  710. /* initialize interrupts */
  711. azx_int_clear(chip);
  712. azx_int_enable(chip);
  713. /* initialize the codec command I/O */
  714. if (!chip->single_cmd)
  715. azx_init_cmd_io(chip);
  716. /* program the position buffer */
  717. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  718. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  719. chip->initialized = 1;
  720. }
  721. /*
  722. * initialize the PCI registers
  723. */
  724. /* update bits in a PCI register byte */
  725. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  726. unsigned char mask, unsigned char val)
  727. {
  728. unsigned char data;
  729. pci_read_config_byte(pci, reg, &data);
  730. data &= ~mask;
  731. data |= (val & mask);
  732. pci_write_config_byte(pci, reg, data);
  733. }
  734. static void azx_init_pci(struct azx *chip)
  735. {
  736. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  737. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  738. * Ensuring these bits are 0 clears playback static on some HD Audio
  739. * codecs
  740. */
  741. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  742. switch (chip->driver_type) {
  743. case AZX_DRIVER_ATI:
  744. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  745. update_pci_byte(chip->pci,
  746. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  747. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  748. break;
  749. case AZX_DRIVER_NVIDIA:
  750. /* For NVIDIA HDA, enable snoop */
  751. update_pci_byte(chip->pci,
  752. NVIDIA_HDA_TRANSREG_ADDR,
  753. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  754. break;
  755. }
  756. }
  757. /*
  758. * interrupt handler
  759. */
  760. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  761. {
  762. struct azx *chip = dev_id;
  763. struct azx_dev *azx_dev;
  764. u32 status;
  765. int i;
  766. spin_lock(&chip->reg_lock);
  767. status = azx_readl(chip, INTSTS);
  768. if (status == 0) {
  769. spin_unlock(&chip->reg_lock);
  770. return IRQ_NONE;
  771. }
  772. for (i = 0; i < chip->num_streams; i++) {
  773. azx_dev = &chip->azx_dev[i];
  774. if (status & azx_dev->sd_int_sta_mask) {
  775. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  776. if (azx_dev->substream && azx_dev->running) {
  777. azx_dev->period_intr++;
  778. spin_unlock(&chip->reg_lock);
  779. snd_pcm_period_elapsed(azx_dev->substream);
  780. spin_lock(&chip->reg_lock);
  781. }
  782. }
  783. }
  784. /* clear rirb int */
  785. status = azx_readb(chip, RIRBSTS);
  786. if (status & RIRB_INT_MASK) {
  787. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  788. azx_update_rirb(chip);
  789. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  790. }
  791. #if 0
  792. /* clear state status int */
  793. if (azx_readb(chip, STATESTS) & 0x04)
  794. azx_writeb(chip, STATESTS, 0x04);
  795. #endif
  796. spin_unlock(&chip->reg_lock);
  797. return IRQ_HANDLED;
  798. }
  799. /*
  800. * set up BDL entries
  801. */
  802. static void azx_setup_periods(struct azx_dev *azx_dev)
  803. {
  804. u32 *bdl = azx_dev->bdl;
  805. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  806. int idx;
  807. /* reset BDL address */
  808. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  809. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  810. /* program the initial BDL entries */
  811. for (idx = 0; idx < azx_dev->frags; idx++) {
  812. unsigned int off = idx << 2; /* 4 dword step */
  813. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  814. /* program the address field of the BDL entry */
  815. bdl[off] = cpu_to_le32((u32)addr);
  816. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  817. /* program the size field of the BDL entry */
  818. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  819. /* program the IOC to enable interrupt when buffer completes */
  820. bdl[off+3] = cpu_to_le32(0x01);
  821. }
  822. }
  823. /*
  824. * set up the SD for streaming
  825. */
  826. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  827. {
  828. unsigned char val;
  829. int timeout;
  830. /* make sure the run bit is zero for SD */
  831. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  832. ~SD_CTL_DMA_START);
  833. /* reset stream */
  834. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  835. SD_CTL_STREAM_RESET);
  836. udelay(3);
  837. timeout = 300;
  838. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  839. --timeout)
  840. ;
  841. val &= ~SD_CTL_STREAM_RESET;
  842. azx_sd_writeb(azx_dev, SD_CTL, val);
  843. udelay(3);
  844. timeout = 300;
  845. /* waiting for hardware to report that the stream is out of reset */
  846. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  847. --timeout)
  848. ;
  849. /* program the stream_tag */
  850. azx_sd_writel(azx_dev, SD_CTL,
  851. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  852. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  853. /* program the length of samples in cyclic buffer */
  854. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  855. /* program the stream format */
  856. /* this value needs to be the same as the one programmed */
  857. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  858. /* program the stream LVI (last valid index) of the BDL */
  859. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  860. /* program the BDL address */
  861. /* lower BDL address */
  862. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  863. /* upper BDL address */
  864. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  865. /* enable the position buffer */
  866. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  867. azx_writel(chip, DPLBASE,
  868. (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
  869. /* set the interrupt enable bits in the descriptor control register */
  870. azx_sd_writel(azx_dev, SD_CTL,
  871. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  872. return 0;
  873. }
  874. /*
  875. * Codec initialization
  876. */
  877. static unsigned int azx_max_codecs[] __devinitdata = {
  878. [AZX_DRIVER_ICH] = 3,
  879. [AZX_DRIVER_ATI] = 4,
  880. [AZX_DRIVER_ATIHDMI] = 4,
  881. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  882. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  883. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  884. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  885. };
  886. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  887. unsigned int codec_probe_mask)
  888. {
  889. struct hda_bus_template bus_temp;
  890. int c, codecs, audio_codecs, err;
  891. memset(&bus_temp, 0, sizeof(bus_temp));
  892. bus_temp.private_data = chip;
  893. bus_temp.modelname = model;
  894. bus_temp.pci = chip->pci;
  895. bus_temp.ops.command = azx_send_cmd;
  896. bus_temp.ops.get_response = azx_get_response;
  897. #ifdef CONFIG_SND_HDA_POWER_SAVE
  898. bus_temp.ops.pm_notify = azx_power_notify;
  899. #endif
  900. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  901. if (err < 0)
  902. return err;
  903. codecs = audio_codecs = 0;
  904. for (c = 0; c < AZX_MAX_CODECS; c++) {
  905. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  906. struct hda_codec *codec;
  907. err = snd_hda_codec_new(chip->bus, c, &codec);
  908. if (err < 0)
  909. continue;
  910. codecs++;
  911. if (codec->afg)
  912. audio_codecs++;
  913. }
  914. }
  915. if (!audio_codecs) {
  916. /* probe additional slots if no codec is found */
  917. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  918. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  919. err = snd_hda_codec_new(chip->bus, c, NULL);
  920. if (err < 0)
  921. continue;
  922. codecs++;
  923. }
  924. }
  925. }
  926. if (!codecs) {
  927. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  928. return -ENXIO;
  929. }
  930. return 0;
  931. }
  932. /*
  933. * PCM support
  934. */
  935. /* assign a stream for the PCM */
  936. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  937. {
  938. int dev, i, nums;
  939. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  940. dev = chip->playback_index_offset;
  941. nums = chip->playback_streams;
  942. } else {
  943. dev = chip->capture_index_offset;
  944. nums = chip->capture_streams;
  945. }
  946. for (i = 0; i < nums; i++, dev++)
  947. if (!chip->azx_dev[dev].opened) {
  948. chip->azx_dev[dev].opened = 1;
  949. return &chip->azx_dev[dev];
  950. }
  951. return NULL;
  952. }
  953. /* release the assigned stream */
  954. static inline void azx_release_device(struct azx_dev *azx_dev)
  955. {
  956. azx_dev->opened = 0;
  957. }
  958. static struct snd_pcm_hardware azx_pcm_hw = {
  959. .info = (SNDRV_PCM_INFO_MMAP |
  960. SNDRV_PCM_INFO_INTERLEAVED |
  961. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  962. SNDRV_PCM_INFO_MMAP_VALID |
  963. /* No full-resume yet implemented */
  964. /* SNDRV_PCM_INFO_RESUME |*/
  965. SNDRV_PCM_INFO_PAUSE),
  966. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  967. .rates = SNDRV_PCM_RATE_48000,
  968. .rate_min = 48000,
  969. .rate_max = 48000,
  970. .channels_min = 2,
  971. .channels_max = 2,
  972. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  973. .period_bytes_min = 128,
  974. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  975. .periods_min = 2,
  976. .periods_max = AZX_MAX_FRAG,
  977. .fifo_size = 0,
  978. };
  979. struct azx_pcm {
  980. struct azx *chip;
  981. struct hda_codec *codec;
  982. struct hda_pcm_stream *hinfo[2];
  983. };
  984. static int azx_pcm_open(struct snd_pcm_substream *substream)
  985. {
  986. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  987. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  988. struct azx *chip = apcm->chip;
  989. struct azx_dev *azx_dev;
  990. struct snd_pcm_runtime *runtime = substream->runtime;
  991. unsigned long flags;
  992. int err;
  993. mutex_lock(&chip->open_mutex);
  994. azx_dev = azx_assign_device(chip, substream->stream);
  995. if (azx_dev == NULL) {
  996. mutex_unlock(&chip->open_mutex);
  997. return -EBUSY;
  998. }
  999. runtime->hw = azx_pcm_hw;
  1000. runtime->hw.channels_min = hinfo->channels_min;
  1001. runtime->hw.channels_max = hinfo->channels_max;
  1002. runtime->hw.formats = hinfo->formats;
  1003. runtime->hw.rates = hinfo->rates;
  1004. snd_pcm_limit_hw_rates(runtime);
  1005. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1006. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1007. 128);
  1008. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1009. 128);
  1010. snd_hda_power_up(apcm->codec);
  1011. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1012. if (err < 0) {
  1013. azx_release_device(azx_dev);
  1014. snd_hda_power_down(apcm->codec);
  1015. mutex_unlock(&chip->open_mutex);
  1016. return err;
  1017. }
  1018. spin_lock_irqsave(&chip->reg_lock, flags);
  1019. azx_dev->substream = substream;
  1020. azx_dev->running = 0;
  1021. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1022. runtime->private_data = azx_dev;
  1023. mutex_unlock(&chip->open_mutex);
  1024. return 0;
  1025. }
  1026. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1027. {
  1028. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1029. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1030. struct azx *chip = apcm->chip;
  1031. struct azx_dev *azx_dev = get_azx_dev(substream);
  1032. unsigned long flags;
  1033. mutex_lock(&chip->open_mutex);
  1034. spin_lock_irqsave(&chip->reg_lock, flags);
  1035. azx_dev->substream = NULL;
  1036. azx_dev->running = 0;
  1037. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1038. azx_release_device(azx_dev);
  1039. hinfo->ops.close(hinfo, apcm->codec, substream);
  1040. snd_hda_power_down(apcm->codec);
  1041. mutex_unlock(&chip->open_mutex);
  1042. return 0;
  1043. }
  1044. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1045. struct snd_pcm_hw_params *hw_params)
  1046. {
  1047. return snd_pcm_lib_malloc_pages(substream,
  1048. params_buffer_bytes(hw_params));
  1049. }
  1050. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1051. {
  1052. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1053. struct azx_dev *azx_dev = get_azx_dev(substream);
  1054. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1055. /* reset BDL address */
  1056. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1057. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1058. azx_sd_writel(azx_dev, SD_CTL, 0);
  1059. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1060. return snd_pcm_lib_free_pages(substream);
  1061. }
  1062. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1063. {
  1064. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1065. struct azx *chip = apcm->chip;
  1066. struct azx_dev *azx_dev = get_azx_dev(substream);
  1067. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1068. struct snd_pcm_runtime *runtime = substream->runtime;
  1069. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1070. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  1071. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  1072. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1073. runtime->channels,
  1074. runtime->format,
  1075. hinfo->maxbps);
  1076. if (!azx_dev->format_val) {
  1077. snd_printk(KERN_ERR SFX
  1078. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1079. runtime->rate, runtime->channels, runtime->format);
  1080. return -EINVAL;
  1081. }
  1082. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
  1083. "format=0x%x\n",
  1084. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  1085. azx_setup_periods(azx_dev);
  1086. azx_setup_controller(chip, azx_dev);
  1087. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1088. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1089. else
  1090. azx_dev->fifo_size = 0;
  1091. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1092. azx_dev->format_val, substream);
  1093. }
  1094. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1095. {
  1096. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1097. struct azx_dev *azx_dev = get_azx_dev(substream);
  1098. struct azx *chip = apcm->chip;
  1099. int err = 0;
  1100. spin_lock(&chip->reg_lock);
  1101. switch (cmd) {
  1102. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1103. case SNDRV_PCM_TRIGGER_RESUME:
  1104. case SNDRV_PCM_TRIGGER_START:
  1105. azx_stream_start(chip, azx_dev);
  1106. azx_dev->running = 1;
  1107. break;
  1108. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1109. case SNDRV_PCM_TRIGGER_SUSPEND:
  1110. case SNDRV_PCM_TRIGGER_STOP:
  1111. azx_stream_stop(chip, azx_dev);
  1112. azx_dev->running = 0;
  1113. break;
  1114. default:
  1115. err = -EINVAL;
  1116. }
  1117. spin_unlock(&chip->reg_lock);
  1118. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1119. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1120. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1121. int timeout = 5000;
  1122. while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
  1123. --timeout)
  1124. ;
  1125. }
  1126. return err;
  1127. }
  1128. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1129. {
  1130. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1131. struct azx *chip = apcm->chip;
  1132. struct azx_dev *azx_dev = get_azx_dev(substream);
  1133. unsigned int pos;
  1134. if (chip->position_fix == POS_FIX_POSBUF ||
  1135. chip->position_fix == POS_FIX_AUTO) {
  1136. /* use the position buffer */
  1137. pos = le32_to_cpu(*azx_dev->posbuf);
  1138. if (chip->position_fix == POS_FIX_AUTO &&
  1139. azx_dev->period_intr == 1 && !pos) {
  1140. printk(KERN_WARNING
  1141. "hda-intel: Invalid position buffer, "
  1142. "using LPIB read method instead.\n");
  1143. chip->position_fix = POS_FIX_NONE;
  1144. goto read_lpib;
  1145. }
  1146. } else {
  1147. read_lpib:
  1148. /* read LPIB */
  1149. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1150. if (chip->position_fix == POS_FIX_FIFO)
  1151. pos += azx_dev->fifo_size;
  1152. }
  1153. if (pos >= azx_dev->bufsize)
  1154. pos = 0;
  1155. return bytes_to_frames(substream->runtime, pos);
  1156. }
  1157. static struct snd_pcm_ops azx_pcm_ops = {
  1158. .open = azx_pcm_open,
  1159. .close = azx_pcm_close,
  1160. .ioctl = snd_pcm_lib_ioctl,
  1161. .hw_params = azx_pcm_hw_params,
  1162. .hw_free = azx_pcm_hw_free,
  1163. .prepare = azx_pcm_prepare,
  1164. .trigger = azx_pcm_trigger,
  1165. .pointer = azx_pcm_pointer,
  1166. };
  1167. static void azx_pcm_free(struct snd_pcm *pcm)
  1168. {
  1169. kfree(pcm->private_data);
  1170. }
  1171. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1172. struct hda_pcm *cpcm, int pcm_dev)
  1173. {
  1174. int err;
  1175. struct snd_pcm *pcm;
  1176. struct azx_pcm *apcm;
  1177. /* if no substreams are defined for both playback and capture,
  1178. * it's just a placeholder. ignore it.
  1179. */
  1180. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1181. return 0;
  1182. snd_assert(cpcm->name, return -EINVAL);
  1183. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1184. cpcm->stream[0].substreams,
  1185. cpcm->stream[1].substreams,
  1186. &pcm);
  1187. if (err < 0)
  1188. return err;
  1189. strcpy(pcm->name, cpcm->name);
  1190. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1191. if (apcm == NULL)
  1192. return -ENOMEM;
  1193. apcm->chip = chip;
  1194. apcm->codec = codec;
  1195. apcm->hinfo[0] = &cpcm->stream[0];
  1196. apcm->hinfo[1] = &cpcm->stream[1];
  1197. pcm->private_data = apcm;
  1198. pcm->private_free = azx_pcm_free;
  1199. if (cpcm->stream[0].substreams)
  1200. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1201. if (cpcm->stream[1].substreams)
  1202. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1203. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1204. snd_dma_pci_data(chip->pci),
  1205. 1024 * 64, 1024 * 1024);
  1206. chip->pcm[pcm_dev] = pcm;
  1207. if (chip->pcm_devs < pcm_dev + 1)
  1208. chip->pcm_devs = pcm_dev + 1;
  1209. return 0;
  1210. }
  1211. static int __devinit azx_pcm_create(struct azx *chip)
  1212. {
  1213. struct hda_codec *codec;
  1214. int c, err;
  1215. int pcm_dev;
  1216. err = snd_hda_build_pcms(chip->bus);
  1217. if (err < 0)
  1218. return err;
  1219. /* create audio PCMs */
  1220. pcm_dev = 0;
  1221. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1222. for (c = 0; c < codec->num_pcms; c++) {
  1223. if (codec->pcm_info[c].is_modem)
  1224. continue; /* create later */
  1225. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1226. snd_printk(KERN_ERR SFX
  1227. "Too many audio PCMs\n");
  1228. return -EINVAL;
  1229. }
  1230. err = create_codec_pcm(chip, codec,
  1231. &codec->pcm_info[c], pcm_dev);
  1232. if (err < 0)
  1233. return err;
  1234. pcm_dev++;
  1235. }
  1236. }
  1237. /* create modem PCMs */
  1238. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1239. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1240. for (c = 0; c < codec->num_pcms; c++) {
  1241. if (!codec->pcm_info[c].is_modem)
  1242. continue; /* already created */
  1243. if (pcm_dev >= AZX_MAX_PCMS) {
  1244. snd_printk(KERN_ERR SFX
  1245. "Too many modem PCMs\n");
  1246. return -EINVAL;
  1247. }
  1248. err = create_codec_pcm(chip, codec,
  1249. &codec->pcm_info[c], pcm_dev);
  1250. if (err < 0)
  1251. return err;
  1252. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1253. pcm_dev++;
  1254. }
  1255. }
  1256. return 0;
  1257. }
  1258. /*
  1259. * mixer creation - all stuff is implemented in hda module
  1260. */
  1261. static int __devinit azx_mixer_create(struct azx *chip)
  1262. {
  1263. return snd_hda_build_controls(chip->bus);
  1264. }
  1265. /*
  1266. * initialize SD streams
  1267. */
  1268. static int __devinit azx_init_stream(struct azx *chip)
  1269. {
  1270. int i;
  1271. /* initialize each stream (aka device)
  1272. * assign the starting bdl address to each stream (device)
  1273. * and initialize
  1274. */
  1275. for (i = 0; i < chip->num_streams; i++) {
  1276. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1277. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1278. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1279. azx_dev->bdl_addr = chip->bdl.addr + off;
  1280. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1281. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1282. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1283. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1284. azx_dev->sd_int_sta_mask = 1 << i;
  1285. /* stream tag: must be non-zero and unique */
  1286. azx_dev->index = i;
  1287. azx_dev->stream_tag = i + 1;
  1288. }
  1289. return 0;
  1290. }
  1291. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1292. {
  1293. if (request_irq(chip->pci->irq, azx_interrupt,
  1294. chip->msi ? 0 : IRQF_SHARED,
  1295. "HDA Intel", chip)) {
  1296. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1297. "disabling device\n", chip->pci->irq);
  1298. if (do_disconnect)
  1299. snd_card_disconnect(chip->card);
  1300. return -1;
  1301. }
  1302. chip->irq = chip->pci->irq;
  1303. pci_intx(chip->pci, !chip->msi);
  1304. return 0;
  1305. }
  1306. static void azx_stop_chip(struct azx *chip)
  1307. {
  1308. if (!chip->initialized)
  1309. return;
  1310. /* disable interrupts */
  1311. azx_int_disable(chip);
  1312. azx_int_clear(chip);
  1313. /* disable CORB/RIRB */
  1314. azx_free_cmd_io(chip);
  1315. /* disable position buffer */
  1316. azx_writel(chip, DPLBASE, 0);
  1317. azx_writel(chip, DPUBASE, 0);
  1318. chip->initialized = 0;
  1319. }
  1320. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1321. /* power-up/down the controller */
  1322. static void azx_power_notify(struct hda_codec *codec)
  1323. {
  1324. struct azx *chip = codec->bus->private_data;
  1325. struct hda_codec *c;
  1326. int power_on = 0;
  1327. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1328. if (c->power_on) {
  1329. power_on = 1;
  1330. break;
  1331. }
  1332. }
  1333. if (power_on)
  1334. azx_init_chip(chip);
  1335. else if (chip->running && power_save_controller)
  1336. azx_stop_chip(chip);
  1337. }
  1338. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1339. #ifdef CONFIG_PM
  1340. /*
  1341. * power management
  1342. */
  1343. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1344. {
  1345. struct snd_card *card = pci_get_drvdata(pci);
  1346. struct azx *chip = card->private_data;
  1347. int i;
  1348. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1349. for (i = 0; i < chip->pcm_devs; i++)
  1350. snd_pcm_suspend_all(chip->pcm[i]);
  1351. if (chip->initialized)
  1352. snd_hda_suspend(chip->bus, state);
  1353. azx_stop_chip(chip);
  1354. if (chip->irq >= 0) {
  1355. synchronize_irq(chip->irq);
  1356. free_irq(chip->irq, chip);
  1357. chip->irq = -1;
  1358. }
  1359. if (chip->msi)
  1360. pci_disable_msi(chip->pci);
  1361. pci_disable_device(pci);
  1362. pci_save_state(pci);
  1363. pci_set_power_state(pci, pci_choose_state(pci, state));
  1364. return 0;
  1365. }
  1366. static int azx_resume(struct pci_dev *pci)
  1367. {
  1368. struct snd_card *card = pci_get_drvdata(pci);
  1369. struct azx *chip = card->private_data;
  1370. pci_set_power_state(pci, PCI_D0);
  1371. pci_restore_state(pci);
  1372. if (pci_enable_device(pci) < 0) {
  1373. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1374. "disabling device\n");
  1375. snd_card_disconnect(card);
  1376. return -EIO;
  1377. }
  1378. pci_set_master(pci);
  1379. if (chip->msi)
  1380. if (pci_enable_msi(pci) < 0)
  1381. chip->msi = 0;
  1382. if (azx_acquire_irq(chip, 1) < 0)
  1383. return -EIO;
  1384. azx_init_pci(chip);
  1385. if (snd_hda_codecs_inuse(chip->bus))
  1386. azx_init_chip(chip);
  1387. snd_hda_resume(chip->bus);
  1388. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1389. return 0;
  1390. }
  1391. #endif /* CONFIG_PM */
  1392. /*
  1393. * destructor
  1394. */
  1395. static int azx_free(struct azx *chip)
  1396. {
  1397. if (chip->initialized) {
  1398. int i;
  1399. for (i = 0; i < chip->num_streams; i++)
  1400. azx_stream_stop(chip, &chip->azx_dev[i]);
  1401. azx_stop_chip(chip);
  1402. }
  1403. if (chip->irq >= 0) {
  1404. synchronize_irq(chip->irq);
  1405. free_irq(chip->irq, (void*)chip);
  1406. }
  1407. if (chip->msi)
  1408. pci_disable_msi(chip->pci);
  1409. if (chip->remap_addr)
  1410. iounmap(chip->remap_addr);
  1411. if (chip->bdl.area)
  1412. snd_dma_free_pages(&chip->bdl);
  1413. if (chip->rb.area)
  1414. snd_dma_free_pages(&chip->rb);
  1415. if (chip->posbuf.area)
  1416. snd_dma_free_pages(&chip->posbuf);
  1417. pci_release_regions(chip->pci);
  1418. pci_disable_device(chip->pci);
  1419. kfree(chip->azx_dev);
  1420. kfree(chip);
  1421. return 0;
  1422. }
  1423. static int azx_dev_free(struct snd_device *device)
  1424. {
  1425. return azx_free(device->device_data);
  1426. }
  1427. /*
  1428. * white/black-listing for position_fix
  1429. */
  1430. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1431. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
  1432. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
  1433. {}
  1434. };
  1435. static int __devinit check_position_fix(struct azx *chip, int fix)
  1436. {
  1437. const struct snd_pci_quirk *q;
  1438. if (fix == POS_FIX_AUTO) {
  1439. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1440. if (q) {
  1441. printk(KERN_INFO
  1442. "hda_intel: position_fix set to %d "
  1443. "for device %04x:%04x\n",
  1444. q->value, q->subvendor, q->subdevice);
  1445. return q->value;
  1446. }
  1447. }
  1448. return fix;
  1449. }
  1450. /*
  1451. * black-lists for probe_mask
  1452. */
  1453. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1454. /* Thinkpad often breaks the controller communication when accessing
  1455. * to the non-working (or non-existing) modem codec slot.
  1456. */
  1457. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1458. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1459. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1460. {}
  1461. };
  1462. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1463. {
  1464. const struct snd_pci_quirk *q;
  1465. if (probe_mask[dev] == -1) {
  1466. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1467. if (q) {
  1468. printk(KERN_INFO
  1469. "hda_intel: probe_mask set to 0x%x "
  1470. "for device %04x:%04x\n",
  1471. q->value, q->subvendor, q->subdevice);
  1472. probe_mask[dev] = q->value;
  1473. }
  1474. }
  1475. }
  1476. /*
  1477. * constructor
  1478. */
  1479. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1480. int dev, int driver_type,
  1481. struct azx **rchip)
  1482. {
  1483. struct azx *chip;
  1484. int err;
  1485. unsigned short gcap;
  1486. static struct snd_device_ops ops = {
  1487. .dev_free = azx_dev_free,
  1488. };
  1489. *rchip = NULL;
  1490. err = pci_enable_device(pci);
  1491. if (err < 0)
  1492. return err;
  1493. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1494. if (!chip) {
  1495. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1496. pci_disable_device(pci);
  1497. return -ENOMEM;
  1498. }
  1499. spin_lock_init(&chip->reg_lock);
  1500. mutex_init(&chip->open_mutex);
  1501. chip->card = card;
  1502. chip->pci = pci;
  1503. chip->irq = -1;
  1504. chip->driver_type = driver_type;
  1505. chip->msi = enable_msi;
  1506. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1507. check_probe_mask(chip, dev);
  1508. chip->single_cmd = single_cmd;
  1509. #if BITS_PER_LONG != 64
  1510. /* Fix up base address on ULI M5461 */
  1511. if (chip->driver_type == AZX_DRIVER_ULI) {
  1512. u16 tmp3;
  1513. pci_read_config_word(pci, 0x40, &tmp3);
  1514. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1515. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1516. }
  1517. #endif
  1518. err = pci_request_regions(pci, "ICH HD audio");
  1519. if (err < 0) {
  1520. kfree(chip);
  1521. pci_disable_device(pci);
  1522. return err;
  1523. }
  1524. chip->addr = pci_resource_start(pci, 0);
  1525. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1526. if (chip->remap_addr == NULL) {
  1527. snd_printk(KERN_ERR SFX "ioremap error\n");
  1528. err = -ENXIO;
  1529. goto errout;
  1530. }
  1531. if (chip->msi)
  1532. if (pci_enable_msi(pci) < 0)
  1533. chip->msi = 0;
  1534. if (azx_acquire_irq(chip, 0) < 0) {
  1535. err = -EBUSY;
  1536. goto errout;
  1537. }
  1538. pci_set_master(pci);
  1539. synchronize_irq(chip->irq);
  1540. gcap = azx_readw(chip, GCAP);
  1541. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1542. if (gcap) {
  1543. /* read number of streams from GCAP register instead of using
  1544. * hardcoded value
  1545. */
  1546. chip->playback_streams = (gcap & (0xF << 12)) >> 12;
  1547. chip->capture_streams = (gcap & (0xF << 8)) >> 8;
  1548. chip->playback_index_offset = (gcap & (0xF << 12)) >> 12;
  1549. chip->capture_index_offset = 0;
  1550. } else {
  1551. /* gcap didn't give any info, switching to old method */
  1552. switch (chip->driver_type) {
  1553. case AZX_DRIVER_ULI:
  1554. chip->playback_streams = ULI_NUM_PLAYBACK;
  1555. chip->capture_streams = ULI_NUM_CAPTURE;
  1556. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1557. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1558. break;
  1559. case AZX_DRIVER_ATIHDMI:
  1560. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1561. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1562. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1563. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1564. break;
  1565. default:
  1566. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1567. chip->capture_streams = ICH6_NUM_CAPTURE;
  1568. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1569. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1570. break;
  1571. }
  1572. }
  1573. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1574. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1575. GFP_KERNEL);
  1576. if (!chip->azx_dev) {
  1577. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1578. goto errout;
  1579. }
  1580. /* allocate memory for the BDL for each stream */
  1581. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1582. snd_dma_pci_data(chip->pci),
  1583. BDL_SIZE, &chip->bdl);
  1584. if (err < 0) {
  1585. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1586. goto errout;
  1587. }
  1588. /* allocate memory for the position buffer */
  1589. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1590. snd_dma_pci_data(chip->pci),
  1591. chip->num_streams * 8, &chip->posbuf);
  1592. if (err < 0) {
  1593. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1594. goto errout;
  1595. }
  1596. /* allocate CORB/RIRB */
  1597. if (!chip->single_cmd) {
  1598. err = azx_alloc_cmd_io(chip);
  1599. if (err < 0)
  1600. goto errout;
  1601. }
  1602. /* initialize streams */
  1603. azx_init_stream(chip);
  1604. /* initialize chip */
  1605. azx_init_pci(chip);
  1606. azx_init_chip(chip);
  1607. /* codec detection */
  1608. if (!chip->codec_mask) {
  1609. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1610. err = -ENODEV;
  1611. goto errout;
  1612. }
  1613. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1614. if (err <0) {
  1615. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1616. goto errout;
  1617. }
  1618. strcpy(card->driver, "HDA-Intel");
  1619. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1620. sprintf(card->longname, "%s at 0x%lx irq %i",
  1621. card->shortname, chip->addr, chip->irq);
  1622. *rchip = chip;
  1623. return 0;
  1624. errout:
  1625. azx_free(chip);
  1626. return err;
  1627. }
  1628. static void power_down_all_codecs(struct azx *chip)
  1629. {
  1630. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1631. /* The codecs were powered up in snd_hda_codec_new().
  1632. * Now all initialization done, so turn them down if possible
  1633. */
  1634. struct hda_codec *codec;
  1635. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1636. snd_hda_power_down(codec);
  1637. }
  1638. #endif
  1639. }
  1640. static int __devinit azx_probe(struct pci_dev *pci,
  1641. const struct pci_device_id *pci_id)
  1642. {
  1643. static int dev;
  1644. struct snd_card *card;
  1645. struct azx *chip;
  1646. int err;
  1647. if (dev >= SNDRV_CARDS)
  1648. return -ENODEV;
  1649. if (!enable[dev]) {
  1650. dev++;
  1651. return -ENOENT;
  1652. }
  1653. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1654. if (!card) {
  1655. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1656. return -ENOMEM;
  1657. }
  1658. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1659. if (err < 0) {
  1660. snd_card_free(card);
  1661. return err;
  1662. }
  1663. card->private_data = chip;
  1664. /* create codec instances */
  1665. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1666. if (err < 0) {
  1667. snd_card_free(card);
  1668. return err;
  1669. }
  1670. /* create PCM streams */
  1671. err = azx_pcm_create(chip);
  1672. if (err < 0) {
  1673. snd_card_free(card);
  1674. return err;
  1675. }
  1676. /* create mixer controls */
  1677. err = azx_mixer_create(chip);
  1678. if (err < 0) {
  1679. snd_card_free(card);
  1680. return err;
  1681. }
  1682. snd_card_set_dev(card, &pci->dev);
  1683. err = snd_card_register(card);
  1684. if (err < 0) {
  1685. snd_card_free(card);
  1686. return err;
  1687. }
  1688. pci_set_drvdata(pci, card);
  1689. chip->running = 1;
  1690. power_down_all_codecs(chip);
  1691. dev++;
  1692. return err;
  1693. }
  1694. static void __devexit azx_remove(struct pci_dev *pci)
  1695. {
  1696. snd_card_free(pci_get_drvdata(pci));
  1697. pci_set_drvdata(pci, NULL);
  1698. }
  1699. /* PCI IDs */
  1700. static struct pci_device_id azx_ids[] = {
  1701. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1702. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1703. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1704. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1705. { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1706. { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1707. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1708. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1709. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1710. { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
  1711. { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
  1712. { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
  1713. { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
  1714. { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
  1715. { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
  1716. { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
  1717. { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
  1718. { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
  1719. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1720. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1721. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1722. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
  1723. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
  1724. { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1725. { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1726. { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1727. { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1728. { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1729. { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1730. { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1731. { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1732. { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1733. { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1734. { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1735. { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1736. { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1737. { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1738. { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1739. { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1740. { 0, }
  1741. };
  1742. MODULE_DEVICE_TABLE(pci, azx_ids);
  1743. /* pci_driver definition */
  1744. static struct pci_driver driver = {
  1745. .name = "HDA Intel",
  1746. .id_table = azx_ids,
  1747. .probe = azx_probe,
  1748. .remove = __devexit_p(azx_remove),
  1749. #ifdef CONFIG_PM
  1750. .suspend = azx_suspend,
  1751. .resume = azx_resume,
  1752. #endif
  1753. };
  1754. static int __init alsa_card_azx_init(void)
  1755. {
  1756. return pci_register_driver(&driver);
  1757. }
  1758. static void __exit alsa_card_azx_exit(void)
  1759. {
  1760. pci_unregister_driver(&driver);
  1761. }
  1762. module_init(alsa_card_azx_init)
  1763. module_exit(alsa_card_azx_exit)