sky2.c 130 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/ip.h>
  35. #include <linux/slab.h>
  36. #include <net/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/in.h>
  39. #include <linux/delay.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/debugfs.h>
  44. #include <linux/mii.h>
  45. #include <asm/irq.h>
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.28"
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. /* This is the worst case number of transmit list elements for a single skb:
  59. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  60. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  61. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  62. #define TX_MAX_PENDING 1024
  63. #define TX_DEF_PENDING 127
  64. #define TX_WATCHDOG (5 * HZ)
  65. #define NAPI_WEIGHT 64
  66. #define PHY_RETRIES 1000
  67. #define SKY2_EEPROM_MAGIC 0x9955aabb
  68. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  69. static const u32 default_msg =
  70. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  71. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  72. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  73. static int debug = -1; /* defaults above */
  74. module_param(debug, int, 0);
  75. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  76. static int copybreak __read_mostly = 128;
  77. module_param(copybreak, int, 0);
  78. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  79. static int disable_msi = 0;
  80. module_param(disable_msi, int, 0);
  81. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  82. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  83. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  124. { 0 }
  125. };
  126. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  127. /* Avoid conditionals by using array */
  128. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  129. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  130. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. /* Access to PHY via serial interconnect */
  133. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  134. {
  135. int i;
  136. gma_write16(hw, port, GM_SMI_DATA, val);
  137. gma_write16(hw, port, GM_SMI_CTRL,
  138. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  141. if (ctrl == 0xffff)
  142. goto io_error;
  143. if (!(ctrl & GM_SMI_CT_BUSY))
  144. return 0;
  145. udelay(10);
  146. }
  147. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  148. return -ETIMEDOUT;
  149. io_error:
  150. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  151. return -EIO;
  152. }
  153. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  154. {
  155. int i;
  156. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  157. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  158. for (i = 0; i < PHY_RETRIES; i++) {
  159. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  160. if (ctrl == 0xffff)
  161. goto io_error;
  162. if (ctrl & GM_SMI_CT_RD_VAL) {
  163. *val = gma_read16(hw, port, GM_SMI_DATA);
  164. return 0;
  165. }
  166. udelay(10);
  167. }
  168. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  169. return -ETIMEDOUT;
  170. io_error:
  171. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  172. return -EIO;
  173. }
  174. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  175. {
  176. u16 v;
  177. __gm_phy_read(hw, port, reg, &v);
  178. return v;
  179. }
  180. static void sky2_power_on(struct sky2_hw *hw)
  181. {
  182. /* switch power to VCC (WA for VAUX problem) */
  183. sky2_write8(hw, B0_POWER_CTRL,
  184. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  185. /* disable Core Clock Division, */
  186. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  187. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  188. /* enable bits are inverted */
  189. sky2_write8(hw, B2_Y2_CLK_GATE,
  190. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  191. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  192. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  193. else
  194. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  195. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  196. u32 reg;
  197. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  198. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  199. /* set all bits to 0 except bits 15..12 and 8 */
  200. reg &= P_ASPM_CONTROL_MSK;
  201. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  202. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  203. /* set all bits to 0 except bits 28 & 27 */
  204. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  205. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  206. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  207. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  208. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  209. reg = sky2_read32(hw, B2_GP_IO);
  210. reg |= GLB_GPIO_STAT_RACE_DIS;
  211. sky2_write32(hw, B2_GP_IO, reg);
  212. sky2_read32(hw, B2_GP_IO);
  213. }
  214. /* Turn on "driver loaded" LED */
  215. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  216. }
  217. static void sky2_power_aux(struct sky2_hw *hw)
  218. {
  219. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  220. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  221. else
  222. /* enable bits are inverted */
  223. sky2_write8(hw, B2_Y2_CLK_GATE,
  224. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  225. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  226. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  227. /* switch power to VAUX if supported and PME from D3cold */
  228. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  229. pci_pme_capable(hw->pdev, PCI_D3cold))
  230. sky2_write8(hw, B0_POWER_CTRL,
  231. (PC_VAUX_ENA | PC_VCC_ENA |
  232. PC_VAUX_ON | PC_VCC_OFF));
  233. /* turn off "driver loaded LED" */
  234. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  235. }
  236. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  237. {
  238. u16 reg;
  239. /* disable all GMAC IRQ's */
  240. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  241. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  242. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  245. reg = gma_read16(hw, port, GM_RX_CTRL);
  246. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  247. gma_write16(hw, port, GM_RX_CTRL, reg);
  248. }
  249. /* flow control to advertise bits */
  250. static const u16 copper_fc_adv[] = {
  251. [FC_NONE] = 0,
  252. [FC_TX] = PHY_M_AN_ASP,
  253. [FC_RX] = PHY_M_AN_PC,
  254. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  255. };
  256. /* flow control to advertise bits when using 1000BaseX */
  257. static const u16 fiber_fc_adv[] = {
  258. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  259. [FC_TX] = PHY_M_P_ASYM_MD_X,
  260. [FC_RX] = PHY_M_P_SYM_MD_X,
  261. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  262. };
  263. /* flow control to GMA disable bits */
  264. static const u16 gm_fc_disable[] = {
  265. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  266. [FC_TX] = GM_GPCR_FC_RX_DIS,
  267. [FC_RX] = GM_GPCR_FC_TX_DIS,
  268. [FC_BOTH] = 0,
  269. };
  270. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  271. {
  272. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  273. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  274. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  275. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  276. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  277. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  278. PHY_M_EC_MAC_S_MSK);
  279. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  280. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  281. if (hw->chip_id == CHIP_ID_YUKON_EC)
  282. /* set downshift counter to 3x and enable downshift */
  283. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  284. else
  285. /* set master & slave downshift counter to 1x */
  286. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  287. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  288. }
  289. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  290. if (sky2_is_copper(hw)) {
  291. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  292. /* enable automatic crossover */
  293. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  294. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  295. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  296. u16 spec;
  297. /* Enable Class A driver for FE+ A0 */
  298. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  299. spec |= PHY_M_FESC_SEL_CL_A;
  300. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  301. }
  302. } else {
  303. /* disable energy detect */
  304. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  305. /* enable automatic crossover */
  306. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  307. /* downshift on PHY 88E1112 and 88E1149 is changed */
  308. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  309. (hw->flags & SKY2_HW_NEWER_PHY)) {
  310. /* set downshift counter to 3x and enable downshift */
  311. ctrl &= ~PHY_M_PC_DSC_MSK;
  312. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  313. }
  314. }
  315. } else {
  316. /* workaround for deviation #4.88 (CRC errors) */
  317. /* disable Automatic Crossover */
  318. ctrl &= ~PHY_M_PC_MDIX_MSK;
  319. }
  320. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  321. /* special setup for PHY 88E1112 Fiber */
  322. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  323. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  324. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  325. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  326. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  327. ctrl &= ~PHY_M_MAC_MD_MSK;
  328. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  329. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  330. if (hw->pmd_type == 'P') {
  331. /* select page 1 to access Fiber registers */
  332. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  333. /* for SFP-module set SIGDET polarity to low */
  334. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  335. ctrl |= PHY_M_FIB_SIGD_POL;
  336. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  337. }
  338. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  339. }
  340. ctrl = PHY_CT_RESET;
  341. ct1000 = 0;
  342. adv = PHY_AN_CSMA;
  343. reg = 0;
  344. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  345. if (sky2_is_copper(hw)) {
  346. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  347. ct1000 |= PHY_M_1000C_AFD;
  348. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  349. ct1000 |= PHY_M_1000C_AHD;
  350. if (sky2->advertising & ADVERTISED_100baseT_Full)
  351. adv |= PHY_M_AN_100_FD;
  352. if (sky2->advertising & ADVERTISED_100baseT_Half)
  353. adv |= PHY_M_AN_100_HD;
  354. if (sky2->advertising & ADVERTISED_10baseT_Full)
  355. adv |= PHY_M_AN_10_FD;
  356. if (sky2->advertising & ADVERTISED_10baseT_Half)
  357. adv |= PHY_M_AN_10_HD;
  358. } else { /* special defines for FIBER (88E1040S only) */
  359. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  360. adv |= PHY_M_AN_1000X_AFD;
  361. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  362. adv |= PHY_M_AN_1000X_AHD;
  363. }
  364. /* Restart Auto-negotiation */
  365. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  366. } else {
  367. /* forced speed/duplex settings */
  368. ct1000 = PHY_M_1000C_MSE;
  369. /* Disable auto update for duplex flow control and duplex */
  370. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  371. switch (sky2->speed) {
  372. case SPEED_1000:
  373. ctrl |= PHY_CT_SP1000;
  374. reg |= GM_GPCR_SPEED_1000;
  375. break;
  376. case SPEED_100:
  377. ctrl |= PHY_CT_SP100;
  378. reg |= GM_GPCR_SPEED_100;
  379. break;
  380. }
  381. if (sky2->duplex == DUPLEX_FULL) {
  382. reg |= GM_GPCR_DUP_FULL;
  383. ctrl |= PHY_CT_DUP_MD;
  384. } else if (sky2->speed < SPEED_1000)
  385. sky2->flow_mode = FC_NONE;
  386. }
  387. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  388. if (sky2_is_copper(hw))
  389. adv |= copper_fc_adv[sky2->flow_mode];
  390. else
  391. adv |= fiber_fc_adv[sky2->flow_mode];
  392. } else {
  393. reg |= GM_GPCR_AU_FCT_DIS;
  394. reg |= gm_fc_disable[sky2->flow_mode];
  395. /* Forward pause packets to GMAC? */
  396. if (sky2->flow_mode & FC_RX)
  397. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  398. else
  399. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  400. }
  401. gma_write16(hw, port, GM_GP_CTRL, reg);
  402. if (hw->flags & SKY2_HW_GIGABIT)
  403. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  404. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  405. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  406. /* Setup Phy LED's */
  407. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  408. ledover = 0;
  409. switch (hw->chip_id) {
  410. case CHIP_ID_YUKON_FE:
  411. /* on 88E3082 these bits are at 11..9 (shifted left) */
  412. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  413. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  414. /* delete ACT LED control bits */
  415. ctrl &= ~PHY_M_FELP_LED1_MSK;
  416. /* change ACT LED control to blink mode */
  417. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  418. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  419. break;
  420. case CHIP_ID_YUKON_FE_P:
  421. /* Enable Link Partner Next Page */
  422. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  423. ctrl |= PHY_M_PC_ENA_LIP_NP;
  424. /* disable Energy Detect and enable scrambler */
  425. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  426. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  427. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  428. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  429. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  430. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  431. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  432. break;
  433. case CHIP_ID_YUKON_XL:
  434. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  435. /* select page 3 to access LED control register */
  436. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  437. /* set LED Function Control register */
  438. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  439. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  440. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  441. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  442. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  443. /* set Polarity Control register */
  444. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  445. (PHY_M_POLC_LS1_P_MIX(4) |
  446. PHY_M_POLC_IS0_P_MIX(4) |
  447. PHY_M_POLC_LOS_CTRL(2) |
  448. PHY_M_POLC_INIT_CTRL(2) |
  449. PHY_M_POLC_STA1_CTRL(2) |
  450. PHY_M_POLC_STA0_CTRL(2)));
  451. /* restore page register */
  452. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  453. break;
  454. case CHIP_ID_YUKON_EC_U:
  455. case CHIP_ID_YUKON_EX:
  456. case CHIP_ID_YUKON_SUPR:
  457. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  458. /* select page 3 to access LED control register */
  459. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  460. /* set LED Function Control register */
  461. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  462. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  463. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  464. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  465. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  466. /* set Blink Rate in LED Timer Control Register */
  467. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  468. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  469. /* restore page register */
  470. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  471. break;
  472. default:
  473. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  474. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  475. /* turn off the Rx LED (LED_RX) */
  476. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  477. }
  478. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  479. /* apply fixes in PHY AFE */
  480. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  481. /* increase differential signal amplitude in 10BASE-T */
  482. gm_phy_write(hw, port, 0x18, 0xaa99);
  483. gm_phy_write(hw, port, 0x17, 0x2011);
  484. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  485. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  486. gm_phy_write(hw, port, 0x18, 0xa204);
  487. gm_phy_write(hw, port, 0x17, 0x2002);
  488. }
  489. /* set page register to 0 */
  490. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  491. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  492. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  493. /* apply workaround for integrated resistors calibration */
  494. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  495. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  496. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  497. /* apply fixes in PHY AFE */
  498. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  499. /* apply RDAC termination workaround */
  500. gm_phy_write(hw, port, 24, 0x2800);
  501. gm_phy_write(hw, port, 23, 0x2001);
  502. /* set page register back to 0 */
  503. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  504. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  505. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  506. /* no effect on Yukon-XL */
  507. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  508. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  509. sky2->speed == SPEED_100) {
  510. /* turn on 100 Mbps LED (LED_LINK100) */
  511. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  512. }
  513. if (ledover)
  514. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  515. }
  516. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  517. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  518. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  519. else
  520. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  521. }
  522. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  523. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  524. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  525. {
  526. u32 reg1;
  527. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  528. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  529. reg1 &= ~phy_power[port];
  530. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  531. reg1 |= coma_mode[port];
  532. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  533. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  534. sky2_pci_read32(hw, PCI_DEV_REG1);
  535. if (hw->chip_id == CHIP_ID_YUKON_FE)
  536. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  537. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  538. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  539. }
  540. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  541. {
  542. u32 reg1;
  543. u16 ctrl;
  544. /* release GPHY Control reset */
  545. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  546. /* release GMAC reset */
  547. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  548. if (hw->flags & SKY2_HW_NEWER_PHY) {
  549. /* select page 2 to access MAC control register */
  550. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  551. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  552. /* allow GMII Power Down */
  553. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  554. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  555. /* set page register back to 0 */
  556. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  557. }
  558. /* setup General Purpose Control Register */
  559. gma_write16(hw, port, GM_GP_CTRL,
  560. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  561. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  562. GM_GPCR_AU_SPD_DIS);
  563. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  564. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  565. /* select page 2 to access MAC control register */
  566. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  567. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  568. /* enable Power Down */
  569. ctrl |= PHY_M_PC_POW_D_ENA;
  570. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  571. /* set page register back to 0 */
  572. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  573. }
  574. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  575. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  576. }
  577. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  578. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  579. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  580. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  581. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  582. }
  583. /* Enable Rx/Tx */
  584. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  585. {
  586. struct sky2_hw *hw = sky2->hw;
  587. unsigned port = sky2->port;
  588. u16 reg;
  589. reg = gma_read16(hw, port, GM_GP_CTRL);
  590. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  591. gma_write16(hw, port, GM_GP_CTRL, reg);
  592. }
  593. /* Force a renegotiation */
  594. static void sky2_phy_reinit(struct sky2_port *sky2)
  595. {
  596. spin_lock_bh(&sky2->phy_lock);
  597. sky2_phy_init(sky2->hw, sky2->port);
  598. sky2_enable_rx_tx(sky2);
  599. spin_unlock_bh(&sky2->phy_lock);
  600. }
  601. /* Put device in state to listen for Wake On Lan */
  602. static void sky2_wol_init(struct sky2_port *sky2)
  603. {
  604. struct sky2_hw *hw = sky2->hw;
  605. unsigned port = sky2->port;
  606. enum flow_control save_mode;
  607. u16 ctrl;
  608. /* Bring hardware out of reset */
  609. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  610. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  611. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  612. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  613. /* Force to 10/100
  614. * sky2_reset will re-enable on resume
  615. */
  616. save_mode = sky2->flow_mode;
  617. ctrl = sky2->advertising;
  618. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  619. sky2->flow_mode = FC_NONE;
  620. spin_lock_bh(&sky2->phy_lock);
  621. sky2_phy_power_up(hw, port);
  622. sky2_phy_init(hw, port);
  623. spin_unlock_bh(&sky2->phy_lock);
  624. sky2->flow_mode = save_mode;
  625. sky2->advertising = ctrl;
  626. /* Set GMAC to no flow control and auto update for speed/duplex */
  627. gma_write16(hw, port, GM_GP_CTRL,
  628. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  629. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  630. /* Set WOL address */
  631. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  632. sky2->netdev->dev_addr, ETH_ALEN);
  633. /* Turn on appropriate WOL control bits */
  634. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  635. ctrl = 0;
  636. if (sky2->wol & WAKE_PHY)
  637. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  638. else
  639. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  640. if (sky2->wol & WAKE_MAGIC)
  641. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  642. else
  643. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  644. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  645. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  646. /* Disable PiG firmware */
  647. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  648. /* block receiver */
  649. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  650. }
  651. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  652. {
  653. struct net_device *dev = hw->dev[port];
  654. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  655. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  656. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  657. /* Yukon-Extreme B0 and further Extreme devices */
  658. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  659. } else if (dev->mtu > ETH_DATA_LEN) {
  660. /* set Tx GMAC FIFO Almost Empty Threshold */
  661. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  662. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  663. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  664. } else
  665. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  666. }
  667. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  668. {
  669. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  670. u16 reg;
  671. u32 rx_reg;
  672. int i;
  673. const u8 *addr = hw->dev[port]->dev_addr;
  674. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  675. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  676. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  677. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  678. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  679. port == 1) {
  680. /* WA DEV_472 -- looks like crossed wires on port 2 */
  681. /* clear GMAC 1 Control reset */
  682. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  683. do {
  684. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  685. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  686. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  687. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  688. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  689. }
  690. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  691. /* Enable Transmit FIFO Underrun */
  692. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  693. spin_lock_bh(&sky2->phy_lock);
  694. sky2_phy_power_up(hw, port);
  695. sky2_phy_init(hw, port);
  696. spin_unlock_bh(&sky2->phy_lock);
  697. /* MIB clear */
  698. reg = gma_read16(hw, port, GM_PHY_ADDR);
  699. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  700. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  701. gma_read16(hw, port, i);
  702. gma_write16(hw, port, GM_PHY_ADDR, reg);
  703. /* transmit control */
  704. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  705. /* receive control reg: unicast + multicast + no FCS */
  706. gma_write16(hw, port, GM_RX_CTRL,
  707. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  708. /* transmit flow control */
  709. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  710. /* transmit parameter */
  711. gma_write16(hw, port, GM_TX_PARAM,
  712. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  713. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  714. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  715. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  716. /* serial mode register */
  717. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  718. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  719. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  720. reg |= GM_SMOD_JUMBO_ENA;
  721. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  722. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  723. reg |= GM_NEW_FLOW_CTRL;
  724. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  725. /* virtual address for data */
  726. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  727. /* physical address: used for pause frames */
  728. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  729. /* ignore counter overflows */
  730. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  731. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  732. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  733. /* Configure Rx MAC FIFO */
  734. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  735. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  736. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  737. hw->chip_id == CHIP_ID_YUKON_FE_P)
  738. rx_reg |= GMF_RX_OVER_ON;
  739. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  740. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  741. /* Hardware errata - clear flush mask */
  742. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  743. } else {
  744. /* Flush Rx MAC FIFO on any flow control or error */
  745. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  746. }
  747. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  748. reg = RX_GMF_FL_THR_DEF + 1;
  749. /* Another magic mystery workaround from sk98lin */
  750. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  751. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  752. reg = 0x178;
  753. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  754. /* Configure Tx MAC FIFO */
  755. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  756. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  757. /* On chips without ram buffer, pause is controlled by MAC level */
  758. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  759. /* Pause threshold is scaled by 8 in bytes */
  760. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  761. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  762. reg = 1568 / 8;
  763. else
  764. reg = 1024 / 8;
  765. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  766. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  767. sky2_set_tx_stfwd(hw, port);
  768. }
  769. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  770. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  771. /* disable dynamic watermark */
  772. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  773. reg &= ~TX_DYN_WM_ENA;
  774. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  775. }
  776. }
  777. /* Assign Ram Buffer allocation to queue */
  778. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  779. {
  780. u32 end;
  781. /* convert from K bytes to qwords used for hw register */
  782. start *= 1024/8;
  783. space *= 1024/8;
  784. end = start + space - 1;
  785. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  786. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  787. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  788. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  789. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  790. if (q == Q_R1 || q == Q_R2) {
  791. u32 tp = space - space/4;
  792. /* On receive queue's set the thresholds
  793. * give receiver priority when > 3/4 full
  794. * send pause when down to 2K
  795. */
  796. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  797. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  798. tp = space - 2048/8;
  799. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  800. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  801. } else {
  802. /* Enable store & forward on Tx queue's because
  803. * Tx FIFO is only 1K on Yukon
  804. */
  805. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  806. }
  807. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  808. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  809. }
  810. /* Setup Bus Memory Interface */
  811. static void sky2_qset(struct sky2_hw *hw, u16 q)
  812. {
  813. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  814. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  815. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  816. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  817. }
  818. /* Setup prefetch unit registers. This is the interface between
  819. * hardware and driver list elements
  820. */
  821. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  822. dma_addr_t addr, u32 last)
  823. {
  824. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  825. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  826. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  827. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  828. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  829. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  830. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  831. }
  832. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  833. {
  834. struct sky2_tx_le *le = sky2->tx_le + *slot;
  835. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  836. le->ctrl = 0;
  837. return le;
  838. }
  839. static void tx_init(struct sky2_port *sky2)
  840. {
  841. struct sky2_tx_le *le;
  842. sky2->tx_prod = sky2->tx_cons = 0;
  843. sky2->tx_tcpsum = 0;
  844. sky2->tx_last_mss = 0;
  845. le = get_tx_le(sky2, &sky2->tx_prod);
  846. le->addr = 0;
  847. le->opcode = OP_ADDR64 | HW_OWNER;
  848. sky2->tx_last_upper = 0;
  849. }
  850. /* Update chip's next pointer */
  851. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  852. {
  853. /* Make sure write' to descriptors are complete before we tell hardware */
  854. wmb();
  855. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  856. /* Synchronize I/O on since next processor may write to tail */
  857. mmiowb();
  858. }
  859. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  860. {
  861. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  862. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  863. le->ctrl = 0;
  864. return le;
  865. }
  866. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  867. {
  868. unsigned size;
  869. /* Space needed for frame data + headers rounded up */
  870. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  871. /* Stopping point for hardware truncation */
  872. return (size - 8) / sizeof(u32);
  873. }
  874. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  875. {
  876. struct rx_ring_info *re;
  877. unsigned size;
  878. /* Space needed for frame data + headers rounded up */
  879. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  880. sky2->rx_nfrags = size >> PAGE_SHIFT;
  881. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  882. /* Compute residue after pages */
  883. size -= sky2->rx_nfrags << PAGE_SHIFT;
  884. /* Optimize to handle small packets and headers */
  885. if (size < copybreak)
  886. size = copybreak;
  887. if (size < ETH_HLEN)
  888. size = ETH_HLEN;
  889. return size;
  890. }
  891. /* Build description to hardware for one receive segment */
  892. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  893. dma_addr_t map, unsigned len)
  894. {
  895. struct sky2_rx_le *le;
  896. if (sizeof(dma_addr_t) > sizeof(u32)) {
  897. le = sky2_next_rx(sky2);
  898. le->addr = cpu_to_le32(upper_32_bits(map));
  899. le->opcode = OP_ADDR64 | HW_OWNER;
  900. }
  901. le = sky2_next_rx(sky2);
  902. le->addr = cpu_to_le32(lower_32_bits(map));
  903. le->length = cpu_to_le16(len);
  904. le->opcode = op | HW_OWNER;
  905. }
  906. /* Build description to hardware for one possibly fragmented skb */
  907. static void sky2_rx_submit(struct sky2_port *sky2,
  908. const struct rx_ring_info *re)
  909. {
  910. int i;
  911. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  912. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  913. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  914. }
  915. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  916. unsigned size)
  917. {
  918. struct sk_buff *skb = re->skb;
  919. int i;
  920. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  921. if (pci_dma_mapping_error(pdev, re->data_addr))
  922. goto mapping_error;
  923. dma_unmap_len_set(re, data_size, size);
  924. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  925. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  926. re->frag_addr[i] = pci_map_page(pdev, frag->page,
  927. frag->page_offset,
  928. frag->size,
  929. PCI_DMA_FROMDEVICE);
  930. if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
  931. goto map_page_error;
  932. }
  933. return 0;
  934. map_page_error:
  935. while (--i >= 0) {
  936. pci_unmap_page(pdev, re->frag_addr[i],
  937. skb_shinfo(skb)->frags[i].size,
  938. PCI_DMA_FROMDEVICE);
  939. }
  940. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  941. PCI_DMA_FROMDEVICE);
  942. mapping_error:
  943. if (net_ratelimit())
  944. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  945. skb->dev->name);
  946. return -EIO;
  947. }
  948. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  949. {
  950. struct sk_buff *skb = re->skb;
  951. int i;
  952. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  953. PCI_DMA_FROMDEVICE);
  954. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  955. pci_unmap_page(pdev, re->frag_addr[i],
  956. skb_shinfo(skb)->frags[i].size,
  957. PCI_DMA_FROMDEVICE);
  958. }
  959. /* Tell chip where to start receive checksum.
  960. * Actually has two checksums, but set both same to avoid possible byte
  961. * order problems.
  962. */
  963. static void rx_set_checksum(struct sky2_port *sky2)
  964. {
  965. struct sky2_rx_le *le = sky2_next_rx(sky2);
  966. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  967. le->ctrl = 0;
  968. le->opcode = OP_TCPSTART | HW_OWNER;
  969. sky2_write32(sky2->hw,
  970. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  971. (sky2->netdev->features & NETIF_F_RXCSUM)
  972. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  973. }
  974. /* Enable/disable receive hash calculation (RSS) */
  975. static void rx_set_rss(struct net_device *dev, u32 features)
  976. {
  977. struct sky2_port *sky2 = netdev_priv(dev);
  978. struct sky2_hw *hw = sky2->hw;
  979. int i, nkeys = 4;
  980. /* Supports IPv6 and other modes */
  981. if (hw->flags & SKY2_HW_NEW_LE) {
  982. nkeys = 10;
  983. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  984. }
  985. /* Program RSS initial values */
  986. if (features & NETIF_F_RXHASH) {
  987. u32 key[nkeys];
  988. get_random_bytes(key, nkeys * sizeof(u32));
  989. for (i = 0; i < nkeys; i++)
  990. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  991. key[i]);
  992. /* Need to turn on (undocumented) flag to make hashing work */
  993. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  994. RX_STFW_ENA);
  995. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  996. BMU_ENA_RX_RSS_HASH);
  997. } else
  998. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  999. BMU_DIS_RX_RSS_HASH);
  1000. }
  1001. /*
  1002. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1003. * reach the end of packet and since we can't make sure that we have
  1004. * incoming data, we must reset the BMU while it is not doing a DMA
  1005. * transfer. Since it is possible that the RX path is still active,
  1006. * the RX RAM buffer will be stopped first, so any possible incoming
  1007. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1008. * BMU is polled until any DMA in progress is ended and only then it
  1009. * will be reset.
  1010. */
  1011. static void sky2_rx_stop(struct sky2_port *sky2)
  1012. {
  1013. struct sky2_hw *hw = sky2->hw;
  1014. unsigned rxq = rxqaddr[sky2->port];
  1015. int i;
  1016. /* disable the RAM Buffer receive queue */
  1017. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1018. for (i = 0; i < 0xffff; i++)
  1019. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1020. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1021. goto stopped;
  1022. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1023. stopped:
  1024. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1025. /* reset the Rx prefetch unit */
  1026. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1027. mmiowb();
  1028. }
  1029. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1030. static void sky2_rx_clean(struct sky2_port *sky2)
  1031. {
  1032. unsigned i;
  1033. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1034. for (i = 0; i < sky2->rx_pending; i++) {
  1035. struct rx_ring_info *re = sky2->rx_ring + i;
  1036. if (re->skb) {
  1037. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1038. kfree_skb(re->skb);
  1039. re->skb = NULL;
  1040. }
  1041. }
  1042. }
  1043. /* Basic MII support */
  1044. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1045. {
  1046. struct mii_ioctl_data *data = if_mii(ifr);
  1047. struct sky2_port *sky2 = netdev_priv(dev);
  1048. struct sky2_hw *hw = sky2->hw;
  1049. int err = -EOPNOTSUPP;
  1050. if (!netif_running(dev))
  1051. return -ENODEV; /* Phy still in reset */
  1052. switch (cmd) {
  1053. case SIOCGMIIPHY:
  1054. data->phy_id = PHY_ADDR_MARV;
  1055. /* fallthru */
  1056. case SIOCGMIIREG: {
  1057. u16 val = 0;
  1058. spin_lock_bh(&sky2->phy_lock);
  1059. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1060. spin_unlock_bh(&sky2->phy_lock);
  1061. data->val_out = val;
  1062. break;
  1063. }
  1064. case SIOCSMIIREG:
  1065. spin_lock_bh(&sky2->phy_lock);
  1066. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1067. data->val_in);
  1068. spin_unlock_bh(&sky2->phy_lock);
  1069. break;
  1070. }
  1071. return err;
  1072. }
  1073. #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
  1074. static void sky2_vlan_mode(struct net_device *dev, u32 features)
  1075. {
  1076. struct sky2_port *sky2 = netdev_priv(dev);
  1077. struct sky2_hw *hw = sky2->hw;
  1078. u16 port = sky2->port;
  1079. if (features & NETIF_F_HW_VLAN_RX)
  1080. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1081. RX_VLAN_STRIP_ON);
  1082. else
  1083. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1084. RX_VLAN_STRIP_OFF);
  1085. if (features & NETIF_F_HW_VLAN_TX) {
  1086. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1087. TX_VLAN_TAG_ON);
  1088. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  1089. } else {
  1090. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1091. TX_VLAN_TAG_OFF);
  1092. /* Can't do transmit offload of vlan without hw vlan */
  1093. dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
  1094. }
  1095. }
  1096. /* Amount of required worst case padding in rx buffer */
  1097. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1098. {
  1099. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1100. }
  1101. /*
  1102. * Allocate an skb for receiving. If the MTU is large enough
  1103. * make the skb non-linear with a fragment list of pages.
  1104. */
  1105. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1106. {
  1107. struct sk_buff *skb;
  1108. int i;
  1109. skb = netdev_alloc_skb(sky2->netdev,
  1110. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1111. if (!skb)
  1112. goto nomem;
  1113. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1114. unsigned char *start;
  1115. /*
  1116. * Workaround for a bug in FIFO that cause hang
  1117. * if the FIFO if the receive buffer is not 64 byte aligned.
  1118. * The buffer returned from netdev_alloc_skb is
  1119. * aligned except if slab debugging is enabled.
  1120. */
  1121. start = PTR_ALIGN(skb->data, 8);
  1122. skb_reserve(skb, start - skb->data);
  1123. } else
  1124. skb_reserve(skb, NET_IP_ALIGN);
  1125. for (i = 0; i < sky2->rx_nfrags; i++) {
  1126. struct page *page = alloc_page(GFP_ATOMIC);
  1127. if (!page)
  1128. goto free_partial;
  1129. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1130. }
  1131. return skb;
  1132. free_partial:
  1133. kfree_skb(skb);
  1134. nomem:
  1135. return NULL;
  1136. }
  1137. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1138. {
  1139. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1140. }
  1141. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1142. {
  1143. struct sky2_hw *hw = sky2->hw;
  1144. unsigned i;
  1145. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1146. /* Fill Rx ring */
  1147. for (i = 0; i < sky2->rx_pending; i++) {
  1148. struct rx_ring_info *re = sky2->rx_ring + i;
  1149. re->skb = sky2_rx_alloc(sky2);
  1150. if (!re->skb)
  1151. return -ENOMEM;
  1152. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1153. dev_kfree_skb(re->skb);
  1154. re->skb = NULL;
  1155. return -ENOMEM;
  1156. }
  1157. }
  1158. return 0;
  1159. }
  1160. /*
  1161. * Setup receiver buffer pool.
  1162. * Normal case this ends up creating one list element for skb
  1163. * in the receive ring. Worst case if using large MTU and each
  1164. * allocation falls on a different 64 bit region, that results
  1165. * in 6 list elements per ring entry.
  1166. * One element is used for checksum enable/disable, and one
  1167. * extra to avoid wrap.
  1168. */
  1169. static void sky2_rx_start(struct sky2_port *sky2)
  1170. {
  1171. struct sky2_hw *hw = sky2->hw;
  1172. struct rx_ring_info *re;
  1173. unsigned rxq = rxqaddr[sky2->port];
  1174. unsigned i, thresh;
  1175. sky2->rx_put = sky2->rx_next = 0;
  1176. sky2_qset(hw, rxq);
  1177. /* On PCI express lowering the watermark gives better performance */
  1178. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1179. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1180. /* These chips have no ram buffer?
  1181. * MAC Rx RAM Read is controlled by hardware */
  1182. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1183. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1184. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1185. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1186. if (!(hw->flags & SKY2_HW_NEW_LE))
  1187. rx_set_checksum(sky2);
  1188. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1189. rx_set_rss(sky2->netdev, sky2->netdev->features);
  1190. /* submit Rx ring */
  1191. for (i = 0; i < sky2->rx_pending; i++) {
  1192. re = sky2->rx_ring + i;
  1193. sky2_rx_submit(sky2, re);
  1194. }
  1195. /*
  1196. * The receiver hangs if it receives frames larger than the
  1197. * packet buffer. As a workaround, truncate oversize frames, but
  1198. * the register is limited to 9 bits, so if you do frames > 2052
  1199. * you better get the MTU right!
  1200. */
  1201. thresh = sky2_get_rx_threshold(sky2);
  1202. if (thresh > 0x1ff)
  1203. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1204. else {
  1205. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1206. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1207. }
  1208. /* Tell chip about available buffers */
  1209. sky2_rx_update(sky2, rxq);
  1210. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1211. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1212. /*
  1213. * Disable flushing of non ASF packets;
  1214. * must be done after initializing the BMUs;
  1215. * drivers without ASF support should do this too, otherwise
  1216. * it may happen that they cannot run on ASF devices;
  1217. * remember that the MAC FIFO isn't reset during initialization.
  1218. */
  1219. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1220. }
  1221. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1222. /* Enable RX Home Address & Routing Header checksum fix */
  1223. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1224. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1225. /* Enable TX Home Address & Routing Header checksum fix */
  1226. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1227. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1228. }
  1229. }
  1230. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1231. {
  1232. struct sky2_hw *hw = sky2->hw;
  1233. /* must be power of 2 */
  1234. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1235. sky2->tx_ring_size *
  1236. sizeof(struct sky2_tx_le),
  1237. &sky2->tx_le_map);
  1238. if (!sky2->tx_le)
  1239. goto nomem;
  1240. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1241. GFP_KERNEL);
  1242. if (!sky2->tx_ring)
  1243. goto nomem;
  1244. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1245. &sky2->rx_le_map);
  1246. if (!sky2->rx_le)
  1247. goto nomem;
  1248. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1249. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1250. GFP_KERNEL);
  1251. if (!sky2->rx_ring)
  1252. goto nomem;
  1253. return sky2_alloc_rx_skbs(sky2);
  1254. nomem:
  1255. return -ENOMEM;
  1256. }
  1257. static void sky2_free_buffers(struct sky2_port *sky2)
  1258. {
  1259. struct sky2_hw *hw = sky2->hw;
  1260. sky2_rx_clean(sky2);
  1261. if (sky2->rx_le) {
  1262. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1263. sky2->rx_le, sky2->rx_le_map);
  1264. sky2->rx_le = NULL;
  1265. }
  1266. if (sky2->tx_le) {
  1267. pci_free_consistent(hw->pdev,
  1268. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1269. sky2->tx_le, sky2->tx_le_map);
  1270. sky2->tx_le = NULL;
  1271. }
  1272. kfree(sky2->tx_ring);
  1273. kfree(sky2->rx_ring);
  1274. sky2->tx_ring = NULL;
  1275. sky2->rx_ring = NULL;
  1276. }
  1277. static void sky2_hw_up(struct sky2_port *sky2)
  1278. {
  1279. struct sky2_hw *hw = sky2->hw;
  1280. unsigned port = sky2->port;
  1281. u32 ramsize;
  1282. int cap;
  1283. struct net_device *otherdev = hw->dev[sky2->port^1];
  1284. tx_init(sky2);
  1285. /*
  1286. * On dual port PCI-X card, there is an problem where status
  1287. * can be received out of order due to split transactions
  1288. */
  1289. if (otherdev && netif_running(otherdev) &&
  1290. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1291. u16 cmd;
  1292. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1293. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1294. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1295. }
  1296. sky2_mac_init(hw, port);
  1297. /* Register is number of 4K blocks on internal RAM buffer. */
  1298. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1299. if (ramsize > 0) {
  1300. u32 rxspace;
  1301. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1302. if (ramsize < 16)
  1303. rxspace = ramsize / 2;
  1304. else
  1305. rxspace = 8 + (2*(ramsize - 16))/3;
  1306. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1307. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1308. /* Make sure SyncQ is disabled */
  1309. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1310. RB_RST_SET);
  1311. }
  1312. sky2_qset(hw, txqaddr[port]);
  1313. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1314. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1315. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1316. /* Set almost empty threshold */
  1317. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1318. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1319. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1320. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1321. sky2->tx_ring_size - 1);
  1322. sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
  1323. netdev_update_features(sky2->netdev);
  1324. sky2_rx_start(sky2);
  1325. }
  1326. /* Bring up network interface. */
  1327. static int sky2_up(struct net_device *dev)
  1328. {
  1329. struct sky2_port *sky2 = netdev_priv(dev);
  1330. struct sky2_hw *hw = sky2->hw;
  1331. unsigned port = sky2->port;
  1332. u32 imask;
  1333. int err;
  1334. netif_carrier_off(dev);
  1335. err = sky2_alloc_buffers(sky2);
  1336. if (err)
  1337. goto err_out;
  1338. sky2_hw_up(sky2);
  1339. /* Enable interrupts from phy/mac for port */
  1340. imask = sky2_read32(hw, B0_IMSK);
  1341. imask |= portirq_msk[port];
  1342. sky2_write32(hw, B0_IMSK, imask);
  1343. sky2_read32(hw, B0_IMSK);
  1344. netif_info(sky2, ifup, dev, "enabling interface\n");
  1345. return 0;
  1346. err_out:
  1347. sky2_free_buffers(sky2);
  1348. return err;
  1349. }
  1350. /* Modular subtraction in ring */
  1351. static inline int tx_inuse(const struct sky2_port *sky2)
  1352. {
  1353. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1354. }
  1355. /* Number of list elements available for next tx */
  1356. static inline int tx_avail(const struct sky2_port *sky2)
  1357. {
  1358. return sky2->tx_pending - tx_inuse(sky2);
  1359. }
  1360. /* Estimate of number of transmit list elements required */
  1361. static unsigned tx_le_req(const struct sk_buff *skb)
  1362. {
  1363. unsigned count;
  1364. count = (skb_shinfo(skb)->nr_frags + 1)
  1365. * (sizeof(dma_addr_t) / sizeof(u32));
  1366. if (skb_is_gso(skb))
  1367. ++count;
  1368. else if (sizeof(dma_addr_t) == sizeof(u32))
  1369. ++count; /* possible vlan */
  1370. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1371. ++count;
  1372. return count;
  1373. }
  1374. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1375. {
  1376. if (re->flags & TX_MAP_SINGLE)
  1377. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1378. dma_unmap_len(re, maplen),
  1379. PCI_DMA_TODEVICE);
  1380. else if (re->flags & TX_MAP_PAGE)
  1381. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1382. dma_unmap_len(re, maplen),
  1383. PCI_DMA_TODEVICE);
  1384. re->flags = 0;
  1385. }
  1386. /*
  1387. * Put one packet in ring for transmit.
  1388. * A single packet can generate multiple list elements, and
  1389. * the number of ring elements will probably be less than the number
  1390. * of list elements used.
  1391. */
  1392. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1393. struct net_device *dev)
  1394. {
  1395. struct sky2_port *sky2 = netdev_priv(dev);
  1396. struct sky2_hw *hw = sky2->hw;
  1397. struct sky2_tx_le *le = NULL;
  1398. struct tx_ring_info *re;
  1399. unsigned i, len;
  1400. dma_addr_t mapping;
  1401. u32 upper;
  1402. u16 slot;
  1403. u16 mss;
  1404. u8 ctrl;
  1405. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1406. return NETDEV_TX_BUSY;
  1407. len = skb_headlen(skb);
  1408. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1409. if (pci_dma_mapping_error(hw->pdev, mapping))
  1410. goto mapping_error;
  1411. slot = sky2->tx_prod;
  1412. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1413. "tx queued, slot %u, len %d\n", slot, skb->len);
  1414. /* Send high bits if needed */
  1415. upper = upper_32_bits(mapping);
  1416. if (upper != sky2->tx_last_upper) {
  1417. le = get_tx_le(sky2, &slot);
  1418. le->addr = cpu_to_le32(upper);
  1419. sky2->tx_last_upper = upper;
  1420. le->opcode = OP_ADDR64 | HW_OWNER;
  1421. }
  1422. /* Check for TCP Segmentation Offload */
  1423. mss = skb_shinfo(skb)->gso_size;
  1424. if (mss != 0) {
  1425. if (!(hw->flags & SKY2_HW_NEW_LE))
  1426. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1427. if (mss != sky2->tx_last_mss) {
  1428. le = get_tx_le(sky2, &slot);
  1429. le->addr = cpu_to_le32(mss);
  1430. if (hw->flags & SKY2_HW_NEW_LE)
  1431. le->opcode = OP_MSS | HW_OWNER;
  1432. else
  1433. le->opcode = OP_LRGLEN | HW_OWNER;
  1434. sky2->tx_last_mss = mss;
  1435. }
  1436. }
  1437. ctrl = 0;
  1438. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1439. if (vlan_tx_tag_present(skb)) {
  1440. if (!le) {
  1441. le = get_tx_le(sky2, &slot);
  1442. le->addr = 0;
  1443. le->opcode = OP_VLAN|HW_OWNER;
  1444. } else
  1445. le->opcode |= OP_VLAN;
  1446. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1447. ctrl |= INS_VLAN;
  1448. }
  1449. /* Handle TCP checksum offload */
  1450. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1451. /* On Yukon EX (some versions) encoding change. */
  1452. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1453. ctrl |= CALSUM; /* auto checksum */
  1454. else {
  1455. const unsigned offset = skb_transport_offset(skb);
  1456. u32 tcpsum;
  1457. tcpsum = offset << 16; /* sum start */
  1458. tcpsum |= offset + skb->csum_offset; /* sum write */
  1459. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1460. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1461. ctrl |= UDPTCP;
  1462. if (tcpsum != sky2->tx_tcpsum) {
  1463. sky2->tx_tcpsum = tcpsum;
  1464. le = get_tx_le(sky2, &slot);
  1465. le->addr = cpu_to_le32(tcpsum);
  1466. le->length = 0; /* initial checksum value */
  1467. le->ctrl = 1; /* one packet */
  1468. le->opcode = OP_TCPLISW | HW_OWNER;
  1469. }
  1470. }
  1471. }
  1472. re = sky2->tx_ring + slot;
  1473. re->flags = TX_MAP_SINGLE;
  1474. dma_unmap_addr_set(re, mapaddr, mapping);
  1475. dma_unmap_len_set(re, maplen, len);
  1476. le = get_tx_le(sky2, &slot);
  1477. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1478. le->length = cpu_to_le16(len);
  1479. le->ctrl = ctrl;
  1480. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1481. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1482. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1483. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1484. frag->size, PCI_DMA_TODEVICE);
  1485. if (pci_dma_mapping_error(hw->pdev, mapping))
  1486. goto mapping_unwind;
  1487. upper = upper_32_bits(mapping);
  1488. if (upper != sky2->tx_last_upper) {
  1489. le = get_tx_le(sky2, &slot);
  1490. le->addr = cpu_to_le32(upper);
  1491. sky2->tx_last_upper = upper;
  1492. le->opcode = OP_ADDR64 | HW_OWNER;
  1493. }
  1494. re = sky2->tx_ring + slot;
  1495. re->flags = TX_MAP_PAGE;
  1496. dma_unmap_addr_set(re, mapaddr, mapping);
  1497. dma_unmap_len_set(re, maplen, frag->size);
  1498. le = get_tx_le(sky2, &slot);
  1499. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1500. le->length = cpu_to_le16(frag->size);
  1501. le->ctrl = ctrl;
  1502. le->opcode = OP_BUFFER | HW_OWNER;
  1503. }
  1504. re->skb = skb;
  1505. le->ctrl |= EOP;
  1506. sky2->tx_prod = slot;
  1507. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1508. netif_stop_queue(dev);
  1509. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1510. return NETDEV_TX_OK;
  1511. mapping_unwind:
  1512. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1513. re = sky2->tx_ring + i;
  1514. sky2_tx_unmap(hw->pdev, re);
  1515. }
  1516. mapping_error:
  1517. if (net_ratelimit())
  1518. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1519. dev_kfree_skb(skb);
  1520. return NETDEV_TX_OK;
  1521. }
  1522. /*
  1523. * Free ring elements from starting at tx_cons until "done"
  1524. *
  1525. * NB:
  1526. * 1. The hardware will tell us about partial completion of multi-part
  1527. * buffers so make sure not to free skb to early.
  1528. * 2. This may run in parallel start_xmit because the it only
  1529. * looks at the tail of the queue of FIFO (tx_cons), not
  1530. * the head (tx_prod)
  1531. */
  1532. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1533. {
  1534. struct net_device *dev = sky2->netdev;
  1535. unsigned idx;
  1536. BUG_ON(done >= sky2->tx_ring_size);
  1537. for (idx = sky2->tx_cons; idx != done;
  1538. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1539. struct tx_ring_info *re = sky2->tx_ring + idx;
  1540. struct sk_buff *skb = re->skb;
  1541. sky2_tx_unmap(sky2->hw->pdev, re);
  1542. if (skb) {
  1543. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1544. "tx done %u\n", idx);
  1545. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1546. ++sky2->tx_stats.packets;
  1547. sky2->tx_stats.bytes += skb->len;
  1548. u64_stats_update_end(&sky2->tx_stats.syncp);
  1549. re->skb = NULL;
  1550. dev_kfree_skb_any(skb);
  1551. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1552. }
  1553. }
  1554. sky2->tx_cons = idx;
  1555. smp_mb();
  1556. }
  1557. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1558. {
  1559. /* Disable Force Sync bit and Enable Alloc bit */
  1560. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1561. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1562. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1563. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1564. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1565. /* Reset the PCI FIFO of the async Tx queue */
  1566. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1567. BMU_RST_SET | BMU_FIFO_RST);
  1568. /* Reset the Tx prefetch units */
  1569. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1570. PREF_UNIT_RST_SET);
  1571. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1572. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1573. }
  1574. static void sky2_hw_down(struct sky2_port *sky2)
  1575. {
  1576. struct sky2_hw *hw = sky2->hw;
  1577. unsigned port = sky2->port;
  1578. u16 ctrl;
  1579. /* Force flow control off */
  1580. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1581. /* Stop transmitter */
  1582. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1583. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1584. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1585. RB_RST_SET | RB_DIS_OP_MD);
  1586. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1587. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1588. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1589. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1590. /* Workaround shared GMAC reset */
  1591. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1592. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1593. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1594. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1595. /* Force any delayed status interrrupt and NAPI */
  1596. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1597. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1598. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1599. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1600. sky2_rx_stop(sky2);
  1601. spin_lock_bh(&sky2->phy_lock);
  1602. sky2_phy_power_down(hw, port);
  1603. spin_unlock_bh(&sky2->phy_lock);
  1604. sky2_tx_reset(hw, port);
  1605. /* Free any pending frames stuck in HW queue */
  1606. sky2_tx_complete(sky2, sky2->tx_prod);
  1607. }
  1608. /* Network shutdown */
  1609. static int sky2_down(struct net_device *dev)
  1610. {
  1611. struct sky2_port *sky2 = netdev_priv(dev);
  1612. struct sky2_hw *hw = sky2->hw;
  1613. /* Never really got started! */
  1614. if (!sky2->tx_le)
  1615. return 0;
  1616. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1617. /* Disable port IRQ */
  1618. sky2_write32(hw, B0_IMSK,
  1619. sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
  1620. sky2_read32(hw, B0_IMSK);
  1621. synchronize_irq(hw->pdev->irq);
  1622. napi_synchronize(&hw->napi);
  1623. sky2_hw_down(sky2);
  1624. sky2_free_buffers(sky2);
  1625. return 0;
  1626. }
  1627. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1628. {
  1629. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1630. return SPEED_1000;
  1631. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1632. if (aux & PHY_M_PS_SPEED_100)
  1633. return SPEED_100;
  1634. else
  1635. return SPEED_10;
  1636. }
  1637. switch (aux & PHY_M_PS_SPEED_MSK) {
  1638. case PHY_M_PS_SPEED_1000:
  1639. return SPEED_1000;
  1640. case PHY_M_PS_SPEED_100:
  1641. return SPEED_100;
  1642. default:
  1643. return SPEED_10;
  1644. }
  1645. }
  1646. static void sky2_link_up(struct sky2_port *sky2)
  1647. {
  1648. struct sky2_hw *hw = sky2->hw;
  1649. unsigned port = sky2->port;
  1650. static const char *fc_name[] = {
  1651. [FC_NONE] = "none",
  1652. [FC_TX] = "tx",
  1653. [FC_RX] = "rx",
  1654. [FC_BOTH] = "both",
  1655. };
  1656. sky2_enable_rx_tx(sky2);
  1657. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1658. netif_carrier_on(sky2->netdev);
  1659. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1660. /* Turn on link LED */
  1661. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1662. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1663. netif_info(sky2, link, sky2->netdev,
  1664. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1665. sky2->speed,
  1666. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1667. fc_name[sky2->flow_status]);
  1668. }
  1669. static void sky2_link_down(struct sky2_port *sky2)
  1670. {
  1671. struct sky2_hw *hw = sky2->hw;
  1672. unsigned port = sky2->port;
  1673. u16 reg;
  1674. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1675. reg = gma_read16(hw, port, GM_GP_CTRL);
  1676. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1677. gma_write16(hw, port, GM_GP_CTRL, reg);
  1678. netif_carrier_off(sky2->netdev);
  1679. /* Turn off link LED */
  1680. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1681. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1682. sky2_phy_init(hw, port);
  1683. }
  1684. static enum flow_control sky2_flow(int rx, int tx)
  1685. {
  1686. if (rx)
  1687. return tx ? FC_BOTH : FC_RX;
  1688. else
  1689. return tx ? FC_TX : FC_NONE;
  1690. }
  1691. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1692. {
  1693. struct sky2_hw *hw = sky2->hw;
  1694. unsigned port = sky2->port;
  1695. u16 advert, lpa;
  1696. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1697. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1698. if (lpa & PHY_M_AN_RF) {
  1699. netdev_err(sky2->netdev, "remote fault\n");
  1700. return -1;
  1701. }
  1702. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1703. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1704. return -1;
  1705. }
  1706. sky2->speed = sky2_phy_speed(hw, aux);
  1707. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1708. /* Since the pause result bits seem to in different positions on
  1709. * different chips. look at registers.
  1710. */
  1711. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1712. /* Shift for bits in fiber PHY */
  1713. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1714. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1715. if (advert & ADVERTISE_1000XPAUSE)
  1716. advert |= ADVERTISE_PAUSE_CAP;
  1717. if (advert & ADVERTISE_1000XPSE_ASYM)
  1718. advert |= ADVERTISE_PAUSE_ASYM;
  1719. if (lpa & LPA_1000XPAUSE)
  1720. lpa |= LPA_PAUSE_CAP;
  1721. if (lpa & LPA_1000XPAUSE_ASYM)
  1722. lpa |= LPA_PAUSE_ASYM;
  1723. }
  1724. sky2->flow_status = FC_NONE;
  1725. if (advert & ADVERTISE_PAUSE_CAP) {
  1726. if (lpa & LPA_PAUSE_CAP)
  1727. sky2->flow_status = FC_BOTH;
  1728. else if (advert & ADVERTISE_PAUSE_ASYM)
  1729. sky2->flow_status = FC_RX;
  1730. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1731. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1732. sky2->flow_status = FC_TX;
  1733. }
  1734. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1735. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1736. sky2->flow_status = FC_NONE;
  1737. if (sky2->flow_status & FC_TX)
  1738. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1739. else
  1740. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1741. return 0;
  1742. }
  1743. /* Interrupt from PHY */
  1744. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1745. {
  1746. struct net_device *dev = hw->dev[port];
  1747. struct sky2_port *sky2 = netdev_priv(dev);
  1748. u16 istatus, phystat;
  1749. if (!netif_running(dev))
  1750. return;
  1751. spin_lock(&sky2->phy_lock);
  1752. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1753. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1754. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1755. istatus, phystat);
  1756. if (istatus & PHY_M_IS_AN_COMPL) {
  1757. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1758. !netif_carrier_ok(dev))
  1759. sky2_link_up(sky2);
  1760. goto out;
  1761. }
  1762. if (istatus & PHY_M_IS_LSP_CHANGE)
  1763. sky2->speed = sky2_phy_speed(hw, phystat);
  1764. if (istatus & PHY_M_IS_DUP_CHANGE)
  1765. sky2->duplex =
  1766. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1767. if (istatus & PHY_M_IS_LST_CHANGE) {
  1768. if (phystat & PHY_M_PS_LINK_UP)
  1769. sky2_link_up(sky2);
  1770. else
  1771. sky2_link_down(sky2);
  1772. }
  1773. out:
  1774. spin_unlock(&sky2->phy_lock);
  1775. }
  1776. /* Special quick link interrupt (Yukon-2 Optima only) */
  1777. static void sky2_qlink_intr(struct sky2_hw *hw)
  1778. {
  1779. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1780. u32 imask;
  1781. u16 phy;
  1782. /* disable irq */
  1783. imask = sky2_read32(hw, B0_IMSK);
  1784. imask &= ~Y2_IS_PHY_QLNK;
  1785. sky2_write32(hw, B0_IMSK, imask);
  1786. /* reset PHY Link Detect */
  1787. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1788. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1789. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1790. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1791. sky2_link_up(sky2);
  1792. }
  1793. /* Transmit timeout is only called if we are running, carrier is up
  1794. * and tx queue is full (stopped).
  1795. */
  1796. static void sky2_tx_timeout(struct net_device *dev)
  1797. {
  1798. struct sky2_port *sky2 = netdev_priv(dev);
  1799. struct sky2_hw *hw = sky2->hw;
  1800. netif_err(sky2, timer, dev, "tx timeout\n");
  1801. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1802. sky2->tx_cons, sky2->tx_prod,
  1803. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1804. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1805. /* can't restart safely under softirq */
  1806. schedule_work(&hw->restart_work);
  1807. }
  1808. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1809. {
  1810. struct sky2_port *sky2 = netdev_priv(dev);
  1811. struct sky2_hw *hw = sky2->hw;
  1812. unsigned port = sky2->port;
  1813. int err;
  1814. u16 ctl, mode;
  1815. u32 imask;
  1816. /* MTU size outside the spec */
  1817. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1818. return -EINVAL;
  1819. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1820. if (new_mtu > ETH_DATA_LEN &&
  1821. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1822. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1823. return -EINVAL;
  1824. if (!netif_running(dev)) {
  1825. dev->mtu = new_mtu;
  1826. netdev_update_features(dev);
  1827. return 0;
  1828. }
  1829. imask = sky2_read32(hw, B0_IMSK);
  1830. sky2_write32(hw, B0_IMSK, 0);
  1831. dev->trans_start = jiffies; /* prevent tx timeout */
  1832. napi_disable(&hw->napi);
  1833. netif_tx_disable(dev);
  1834. synchronize_irq(hw->pdev->irq);
  1835. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1836. sky2_set_tx_stfwd(hw, port);
  1837. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1838. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1839. sky2_rx_stop(sky2);
  1840. sky2_rx_clean(sky2);
  1841. dev->mtu = new_mtu;
  1842. netdev_update_features(dev);
  1843. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1844. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1845. if (dev->mtu > ETH_DATA_LEN)
  1846. mode |= GM_SMOD_JUMBO_ENA;
  1847. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1848. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1849. err = sky2_alloc_rx_skbs(sky2);
  1850. if (!err)
  1851. sky2_rx_start(sky2);
  1852. else
  1853. sky2_rx_clean(sky2);
  1854. sky2_write32(hw, B0_IMSK, imask);
  1855. sky2_read32(hw, B0_Y2_SP_LISR);
  1856. napi_enable(&hw->napi);
  1857. if (err)
  1858. dev_close(dev);
  1859. else {
  1860. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1861. netif_wake_queue(dev);
  1862. }
  1863. return err;
  1864. }
  1865. /* For small just reuse existing skb for next receive */
  1866. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1867. const struct rx_ring_info *re,
  1868. unsigned length)
  1869. {
  1870. struct sk_buff *skb;
  1871. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1872. if (likely(skb)) {
  1873. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1874. length, PCI_DMA_FROMDEVICE);
  1875. skb_copy_from_linear_data(re->skb, skb->data, length);
  1876. skb->ip_summed = re->skb->ip_summed;
  1877. skb->csum = re->skb->csum;
  1878. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1879. length, PCI_DMA_FROMDEVICE);
  1880. re->skb->ip_summed = CHECKSUM_NONE;
  1881. skb_put(skb, length);
  1882. }
  1883. return skb;
  1884. }
  1885. /* Adjust length of skb with fragments to match received data */
  1886. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1887. unsigned int length)
  1888. {
  1889. int i, num_frags;
  1890. unsigned int size;
  1891. /* put header into skb */
  1892. size = min(length, hdr_space);
  1893. skb->tail += size;
  1894. skb->len += size;
  1895. length -= size;
  1896. num_frags = skb_shinfo(skb)->nr_frags;
  1897. for (i = 0; i < num_frags; i++) {
  1898. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1899. if (length == 0) {
  1900. /* don't need this page */
  1901. __free_page(frag->page);
  1902. --skb_shinfo(skb)->nr_frags;
  1903. } else {
  1904. size = min(length, (unsigned) PAGE_SIZE);
  1905. frag->size = size;
  1906. skb->data_len += size;
  1907. skb->truesize += size;
  1908. skb->len += size;
  1909. length -= size;
  1910. }
  1911. }
  1912. }
  1913. /* Normal packet - take skb from ring element and put in a new one */
  1914. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1915. struct rx_ring_info *re,
  1916. unsigned int length)
  1917. {
  1918. struct sk_buff *skb;
  1919. struct rx_ring_info nre;
  1920. unsigned hdr_space = sky2->rx_data_size;
  1921. nre.skb = sky2_rx_alloc(sky2);
  1922. if (unlikely(!nre.skb))
  1923. goto nobuf;
  1924. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  1925. goto nomap;
  1926. skb = re->skb;
  1927. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1928. prefetch(skb->data);
  1929. *re = nre;
  1930. if (skb_shinfo(skb)->nr_frags)
  1931. skb_put_frags(skb, hdr_space, length);
  1932. else
  1933. skb_put(skb, length);
  1934. return skb;
  1935. nomap:
  1936. dev_kfree_skb(nre.skb);
  1937. nobuf:
  1938. return NULL;
  1939. }
  1940. /*
  1941. * Receive one packet.
  1942. * For larger packets, get new buffer.
  1943. */
  1944. static struct sk_buff *sky2_receive(struct net_device *dev,
  1945. u16 length, u32 status)
  1946. {
  1947. struct sky2_port *sky2 = netdev_priv(dev);
  1948. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1949. struct sk_buff *skb = NULL;
  1950. u16 count = (status & GMR_FS_LEN) >> 16;
  1951. if (status & GMR_FS_VLAN)
  1952. count -= VLAN_HLEN; /* Account for vlan tag */
  1953. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  1954. "rx slot %u status 0x%x len %d\n",
  1955. sky2->rx_next, status, length);
  1956. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1957. prefetch(sky2->rx_ring + sky2->rx_next);
  1958. /* This chip has hardware problems that generates bogus status.
  1959. * So do only marginal checking and expect higher level protocols
  1960. * to handle crap frames.
  1961. */
  1962. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1963. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1964. length != count)
  1965. goto okay;
  1966. if (status & GMR_FS_ANY_ERR)
  1967. goto error;
  1968. if (!(status & GMR_FS_RX_OK))
  1969. goto resubmit;
  1970. /* if length reported by DMA does not match PHY, packet was truncated */
  1971. if (length != count)
  1972. goto error;
  1973. okay:
  1974. if (length < copybreak)
  1975. skb = receive_copy(sky2, re, length);
  1976. else
  1977. skb = receive_new(sky2, re, length);
  1978. dev->stats.rx_dropped += (skb == NULL);
  1979. resubmit:
  1980. sky2_rx_submit(sky2, re);
  1981. return skb;
  1982. error:
  1983. ++dev->stats.rx_errors;
  1984. if (net_ratelimit())
  1985. netif_info(sky2, rx_err, dev,
  1986. "rx error, status 0x%x length %d\n", status, length);
  1987. goto resubmit;
  1988. }
  1989. /* Transmit complete */
  1990. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1991. {
  1992. struct sky2_port *sky2 = netdev_priv(dev);
  1993. if (netif_running(dev)) {
  1994. sky2_tx_complete(sky2, last);
  1995. /* Wake unless it's detached, and called e.g. from sky2_down() */
  1996. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1997. netif_wake_queue(dev);
  1998. }
  1999. }
  2000. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2001. u32 status, struct sk_buff *skb)
  2002. {
  2003. if (status & GMR_FS_VLAN)
  2004. __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
  2005. if (skb->ip_summed == CHECKSUM_NONE)
  2006. netif_receive_skb(skb);
  2007. else
  2008. napi_gro_receive(&sky2->hw->napi, skb);
  2009. }
  2010. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2011. unsigned packets, unsigned bytes)
  2012. {
  2013. struct net_device *dev = hw->dev[port];
  2014. struct sky2_port *sky2 = netdev_priv(dev);
  2015. if (packets == 0)
  2016. return;
  2017. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2018. sky2->rx_stats.packets += packets;
  2019. sky2->rx_stats.bytes += bytes;
  2020. u64_stats_update_end(&sky2->rx_stats.syncp);
  2021. dev->last_rx = jiffies;
  2022. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2023. }
  2024. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2025. {
  2026. /* If this happens then driver assuming wrong format for chip type */
  2027. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2028. /* Both checksum counters are programmed to start at
  2029. * the same offset, so unless there is a problem they
  2030. * should match. This failure is an early indication that
  2031. * hardware receive checksumming won't work.
  2032. */
  2033. if (likely((u16)(status >> 16) == (u16)status)) {
  2034. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2035. skb->ip_summed = CHECKSUM_COMPLETE;
  2036. skb->csum = le16_to_cpu(status);
  2037. } else {
  2038. dev_notice(&sky2->hw->pdev->dev,
  2039. "%s: receive checksum problem (status = %#x)\n",
  2040. sky2->netdev->name, status);
  2041. /* Disable checksum offload
  2042. * It will be reenabled on next ndo_set_features, but if it's
  2043. * really broken, will get disabled again
  2044. */
  2045. sky2->netdev->features &= ~NETIF_F_RXCSUM;
  2046. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2047. BMU_DIS_RX_CHKSUM);
  2048. }
  2049. }
  2050. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2051. {
  2052. struct sk_buff *skb;
  2053. skb = sky2->rx_ring[sky2->rx_next].skb;
  2054. skb->rxhash = le32_to_cpu(status);
  2055. }
  2056. /* Process status response ring */
  2057. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2058. {
  2059. int work_done = 0;
  2060. unsigned int total_bytes[2] = { 0 };
  2061. unsigned int total_packets[2] = { 0 };
  2062. rmb();
  2063. do {
  2064. struct sky2_port *sky2;
  2065. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2066. unsigned port;
  2067. struct net_device *dev;
  2068. struct sk_buff *skb;
  2069. u32 status;
  2070. u16 length;
  2071. u8 opcode = le->opcode;
  2072. if (!(opcode & HW_OWNER))
  2073. break;
  2074. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2075. port = le->css & CSS_LINK_BIT;
  2076. dev = hw->dev[port];
  2077. sky2 = netdev_priv(dev);
  2078. length = le16_to_cpu(le->length);
  2079. status = le32_to_cpu(le->status);
  2080. le->opcode = 0;
  2081. switch (opcode & ~HW_OWNER) {
  2082. case OP_RXSTAT:
  2083. total_packets[port]++;
  2084. total_bytes[port] += length;
  2085. skb = sky2_receive(dev, length, status);
  2086. if (!skb)
  2087. break;
  2088. /* This chip reports checksum status differently */
  2089. if (hw->flags & SKY2_HW_NEW_LE) {
  2090. if ((dev->features & NETIF_F_RXCSUM) &&
  2091. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2092. (le->css & CSS_TCPUDPCSOK))
  2093. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2094. else
  2095. skb->ip_summed = CHECKSUM_NONE;
  2096. }
  2097. skb->protocol = eth_type_trans(skb, dev);
  2098. sky2_skb_rx(sky2, status, skb);
  2099. /* Stop after net poll weight */
  2100. if (++work_done >= to_do)
  2101. goto exit_loop;
  2102. break;
  2103. case OP_RXVLAN:
  2104. sky2->rx_tag = length;
  2105. break;
  2106. case OP_RXCHKSVLAN:
  2107. sky2->rx_tag = length;
  2108. /* fall through */
  2109. case OP_RXCHKS:
  2110. if (likely(dev->features & NETIF_F_RXCSUM))
  2111. sky2_rx_checksum(sky2, status);
  2112. break;
  2113. case OP_RSS_HASH:
  2114. sky2_rx_hash(sky2, status);
  2115. break;
  2116. case OP_TXINDEXLE:
  2117. /* TX index reports status for both ports */
  2118. sky2_tx_done(hw->dev[0], status & 0xfff);
  2119. if (hw->dev[1])
  2120. sky2_tx_done(hw->dev[1],
  2121. ((status >> 24) & 0xff)
  2122. | (u16)(length & 0xf) << 8);
  2123. break;
  2124. default:
  2125. if (net_ratelimit())
  2126. pr_warning("unknown status opcode 0x%x\n", opcode);
  2127. }
  2128. } while (hw->st_idx != idx);
  2129. /* Fully processed status ring so clear irq */
  2130. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2131. exit_loop:
  2132. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2133. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2134. return work_done;
  2135. }
  2136. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2137. {
  2138. struct net_device *dev = hw->dev[port];
  2139. if (net_ratelimit())
  2140. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2141. if (status & Y2_IS_PAR_RD1) {
  2142. if (net_ratelimit())
  2143. netdev_err(dev, "ram data read parity error\n");
  2144. /* Clear IRQ */
  2145. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2146. }
  2147. if (status & Y2_IS_PAR_WR1) {
  2148. if (net_ratelimit())
  2149. netdev_err(dev, "ram data write parity error\n");
  2150. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2151. }
  2152. if (status & Y2_IS_PAR_MAC1) {
  2153. if (net_ratelimit())
  2154. netdev_err(dev, "MAC parity error\n");
  2155. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2156. }
  2157. if (status & Y2_IS_PAR_RX1) {
  2158. if (net_ratelimit())
  2159. netdev_err(dev, "RX parity error\n");
  2160. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2161. }
  2162. if (status & Y2_IS_TCP_TXA1) {
  2163. if (net_ratelimit())
  2164. netdev_err(dev, "TCP segmentation error\n");
  2165. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2166. }
  2167. }
  2168. static void sky2_hw_intr(struct sky2_hw *hw)
  2169. {
  2170. struct pci_dev *pdev = hw->pdev;
  2171. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2172. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2173. status &= hwmsk;
  2174. if (status & Y2_IS_TIST_OV)
  2175. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2176. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2177. u16 pci_err;
  2178. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2179. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2180. if (net_ratelimit())
  2181. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2182. pci_err);
  2183. sky2_pci_write16(hw, PCI_STATUS,
  2184. pci_err | PCI_STATUS_ERROR_BITS);
  2185. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2186. }
  2187. if (status & Y2_IS_PCI_EXP) {
  2188. /* PCI-Express uncorrectable Error occurred */
  2189. u32 err;
  2190. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2191. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2192. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2193. 0xfffffffful);
  2194. if (net_ratelimit())
  2195. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2196. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2197. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2198. }
  2199. if (status & Y2_HWE_L1_MASK)
  2200. sky2_hw_error(hw, 0, status);
  2201. status >>= 8;
  2202. if (status & Y2_HWE_L1_MASK)
  2203. sky2_hw_error(hw, 1, status);
  2204. }
  2205. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2206. {
  2207. struct net_device *dev = hw->dev[port];
  2208. struct sky2_port *sky2 = netdev_priv(dev);
  2209. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2210. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2211. if (status & GM_IS_RX_CO_OV)
  2212. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2213. if (status & GM_IS_TX_CO_OV)
  2214. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2215. if (status & GM_IS_RX_FF_OR) {
  2216. ++dev->stats.rx_fifo_errors;
  2217. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2218. }
  2219. if (status & GM_IS_TX_FF_UR) {
  2220. ++dev->stats.tx_fifo_errors;
  2221. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2222. }
  2223. }
  2224. /* This should never happen it is a bug. */
  2225. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2226. {
  2227. struct net_device *dev = hw->dev[port];
  2228. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2229. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2230. dev->name, (unsigned) q, (unsigned) idx,
  2231. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2232. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2233. }
  2234. static int sky2_rx_hung(struct net_device *dev)
  2235. {
  2236. struct sky2_port *sky2 = netdev_priv(dev);
  2237. struct sky2_hw *hw = sky2->hw;
  2238. unsigned port = sky2->port;
  2239. unsigned rxq = rxqaddr[port];
  2240. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2241. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2242. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2243. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2244. /* If idle and MAC or PCI is stuck */
  2245. if (sky2->check.last == dev->last_rx &&
  2246. ((mac_rp == sky2->check.mac_rp &&
  2247. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2248. /* Check if the PCI RX hang */
  2249. (fifo_rp == sky2->check.fifo_rp &&
  2250. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2251. netdev_printk(KERN_DEBUG, dev,
  2252. "hung mac %d:%d fifo %d (%d:%d)\n",
  2253. mac_lev, mac_rp, fifo_lev,
  2254. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2255. return 1;
  2256. } else {
  2257. sky2->check.last = dev->last_rx;
  2258. sky2->check.mac_rp = mac_rp;
  2259. sky2->check.mac_lev = mac_lev;
  2260. sky2->check.fifo_rp = fifo_rp;
  2261. sky2->check.fifo_lev = fifo_lev;
  2262. return 0;
  2263. }
  2264. }
  2265. static void sky2_watchdog(unsigned long arg)
  2266. {
  2267. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2268. /* Check for lost IRQ once a second */
  2269. if (sky2_read32(hw, B0_ISRC)) {
  2270. napi_schedule(&hw->napi);
  2271. } else {
  2272. int i, active = 0;
  2273. for (i = 0; i < hw->ports; i++) {
  2274. struct net_device *dev = hw->dev[i];
  2275. if (!netif_running(dev))
  2276. continue;
  2277. ++active;
  2278. /* For chips with Rx FIFO, check if stuck */
  2279. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2280. sky2_rx_hung(dev)) {
  2281. netdev_info(dev, "receiver hang detected\n");
  2282. schedule_work(&hw->restart_work);
  2283. return;
  2284. }
  2285. }
  2286. if (active == 0)
  2287. return;
  2288. }
  2289. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2290. }
  2291. /* Hardware/software error handling */
  2292. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2293. {
  2294. if (net_ratelimit())
  2295. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2296. if (status & Y2_IS_HW_ERR)
  2297. sky2_hw_intr(hw);
  2298. if (status & Y2_IS_IRQ_MAC1)
  2299. sky2_mac_intr(hw, 0);
  2300. if (status & Y2_IS_IRQ_MAC2)
  2301. sky2_mac_intr(hw, 1);
  2302. if (status & Y2_IS_CHK_RX1)
  2303. sky2_le_error(hw, 0, Q_R1);
  2304. if (status & Y2_IS_CHK_RX2)
  2305. sky2_le_error(hw, 1, Q_R2);
  2306. if (status & Y2_IS_CHK_TXA1)
  2307. sky2_le_error(hw, 0, Q_XA1);
  2308. if (status & Y2_IS_CHK_TXA2)
  2309. sky2_le_error(hw, 1, Q_XA2);
  2310. }
  2311. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2312. {
  2313. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2314. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2315. int work_done = 0;
  2316. u16 idx;
  2317. if (unlikely(status & Y2_IS_ERROR))
  2318. sky2_err_intr(hw, status);
  2319. if (status & Y2_IS_IRQ_PHY1)
  2320. sky2_phy_intr(hw, 0);
  2321. if (status & Y2_IS_IRQ_PHY2)
  2322. sky2_phy_intr(hw, 1);
  2323. if (status & Y2_IS_PHY_QLNK)
  2324. sky2_qlink_intr(hw);
  2325. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2326. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2327. if (work_done >= work_limit)
  2328. goto done;
  2329. }
  2330. napi_complete(napi);
  2331. sky2_read32(hw, B0_Y2_SP_LISR);
  2332. done:
  2333. return work_done;
  2334. }
  2335. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2336. {
  2337. struct sky2_hw *hw = dev_id;
  2338. u32 status;
  2339. /* Reading this mask interrupts as side effect */
  2340. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2341. if (status == 0 || status == ~0)
  2342. return IRQ_NONE;
  2343. prefetch(&hw->st_le[hw->st_idx]);
  2344. napi_schedule(&hw->napi);
  2345. return IRQ_HANDLED;
  2346. }
  2347. #ifdef CONFIG_NET_POLL_CONTROLLER
  2348. static void sky2_netpoll(struct net_device *dev)
  2349. {
  2350. struct sky2_port *sky2 = netdev_priv(dev);
  2351. napi_schedule(&sky2->hw->napi);
  2352. }
  2353. #endif
  2354. /* Chip internal frequency for clock calculations */
  2355. static u32 sky2_mhz(const struct sky2_hw *hw)
  2356. {
  2357. switch (hw->chip_id) {
  2358. case CHIP_ID_YUKON_EC:
  2359. case CHIP_ID_YUKON_EC_U:
  2360. case CHIP_ID_YUKON_EX:
  2361. case CHIP_ID_YUKON_SUPR:
  2362. case CHIP_ID_YUKON_UL_2:
  2363. case CHIP_ID_YUKON_OPT:
  2364. return 125;
  2365. case CHIP_ID_YUKON_FE:
  2366. return 100;
  2367. case CHIP_ID_YUKON_FE_P:
  2368. return 50;
  2369. case CHIP_ID_YUKON_XL:
  2370. return 156;
  2371. default:
  2372. BUG();
  2373. }
  2374. }
  2375. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2376. {
  2377. return sky2_mhz(hw) * us;
  2378. }
  2379. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2380. {
  2381. return clk / sky2_mhz(hw);
  2382. }
  2383. static int __devinit sky2_init(struct sky2_hw *hw)
  2384. {
  2385. u8 t8;
  2386. /* Enable all clocks and check for bad PCI access */
  2387. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2388. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2389. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2390. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2391. switch (hw->chip_id) {
  2392. case CHIP_ID_YUKON_XL:
  2393. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2394. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2395. hw->flags |= SKY2_HW_RSS_BROKEN;
  2396. break;
  2397. case CHIP_ID_YUKON_EC_U:
  2398. hw->flags = SKY2_HW_GIGABIT
  2399. | SKY2_HW_NEWER_PHY
  2400. | SKY2_HW_ADV_POWER_CTL;
  2401. break;
  2402. case CHIP_ID_YUKON_EX:
  2403. hw->flags = SKY2_HW_GIGABIT
  2404. | SKY2_HW_NEWER_PHY
  2405. | SKY2_HW_NEW_LE
  2406. | SKY2_HW_ADV_POWER_CTL;
  2407. /* New transmit checksum */
  2408. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2409. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2410. break;
  2411. case CHIP_ID_YUKON_EC:
  2412. /* This rev is really old, and requires untested workarounds */
  2413. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2414. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2415. return -EOPNOTSUPP;
  2416. }
  2417. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2418. break;
  2419. case CHIP_ID_YUKON_FE:
  2420. hw->flags = SKY2_HW_RSS_BROKEN;
  2421. break;
  2422. case CHIP_ID_YUKON_FE_P:
  2423. hw->flags = SKY2_HW_NEWER_PHY
  2424. | SKY2_HW_NEW_LE
  2425. | SKY2_HW_AUTO_TX_SUM
  2426. | SKY2_HW_ADV_POWER_CTL;
  2427. /* The workaround for status conflicts VLAN tag detection. */
  2428. if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
  2429. hw->flags |= SKY2_HW_VLAN_BROKEN;
  2430. break;
  2431. case CHIP_ID_YUKON_SUPR:
  2432. hw->flags = SKY2_HW_GIGABIT
  2433. | SKY2_HW_NEWER_PHY
  2434. | SKY2_HW_NEW_LE
  2435. | SKY2_HW_AUTO_TX_SUM
  2436. | SKY2_HW_ADV_POWER_CTL;
  2437. break;
  2438. case CHIP_ID_YUKON_UL_2:
  2439. hw->flags = SKY2_HW_GIGABIT
  2440. | SKY2_HW_ADV_POWER_CTL;
  2441. break;
  2442. case CHIP_ID_YUKON_OPT:
  2443. hw->flags = SKY2_HW_GIGABIT
  2444. | SKY2_HW_NEW_LE
  2445. | SKY2_HW_ADV_POWER_CTL;
  2446. break;
  2447. default:
  2448. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2449. hw->chip_id);
  2450. return -EOPNOTSUPP;
  2451. }
  2452. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2453. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2454. hw->flags |= SKY2_HW_FIBRE_PHY;
  2455. hw->ports = 1;
  2456. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2457. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2458. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2459. ++hw->ports;
  2460. }
  2461. if (sky2_read8(hw, B2_E_0))
  2462. hw->flags |= SKY2_HW_RAM_BUFFER;
  2463. return 0;
  2464. }
  2465. static void sky2_reset(struct sky2_hw *hw)
  2466. {
  2467. struct pci_dev *pdev = hw->pdev;
  2468. u16 status;
  2469. int i, cap;
  2470. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2471. /* disable ASF */
  2472. if (hw->chip_id == CHIP_ID_YUKON_EX
  2473. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2474. sky2_write32(hw, CPU_WDOG, 0);
  2475. status = sky2_read16(hw, HCU_CCSR);
  2476. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2477. HCU_CCSR_UC_STATE_MSK);
  2478. /*
  2479. * CPU clock divider shouldn't be used because
  2480. * - ASF firmware may malfunction
  2481. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2482. */
  2483. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2484. sky2_write16(hw, HCU_CCSR, status);
  2485. sky2_write32(hw, CPU_WDOG, 0);
  2486. } else
  2487. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2488. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2489. /* do a SW reset */
  2490. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2491. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2492. /* allow writes to PCI config */
  2493. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2494. /* clear PCI errors, if any */
  2495. status = sky2_pci_read16(hw, PCI_STATUS);
  2496. status |= PCI_STATUS_ERROR_BITS;
  2497. sky2_pci_write16(hw, PCI_STATUS, status);
  2498. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2499. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2500. if (cap) {
  2501. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2502. 0xfffffffful);
  2503. /* If error bit is stuck on ignore it */
  2504. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2505. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2506. else
  2507. hwe_mask |= Y2_IS_PCI_EXP;
  2508. }
  2509. sky2_power_on(hw);
  2510. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2511. for (i = 0; i < hw->ports; i++) {
  2512. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2513. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2514. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2515. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2516. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2517. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2518. | GMC_BYP_RETR_ON);
  2519. }
  2520. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2521. /* enable MACSec clock gating */
  2522. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2523. }
  2524. if (hw->chip_id == CHIP_ID_YUKON_OPT) {
  2525. u16 reg;
  2526. u32 msk;
  2527. if (hw->chip_rev == 0) {
  2528. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2529. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2530. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2531. reg = 10;
  2532. } else {
  2533. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2534. reg = 3;
  2535. }
  2536. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2537. /* reset PHY Link Detect */
  2538. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2539. sky2_pci_write16(hw, PSM_CONFIG_REG4,
  2540. reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
  2541. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2542. /* enable PHY Quick Link */
  2543. msk = sky2_read32(hw, B0_IMSK);
  2544. msk |= Y2_IS_PHY_QLNK;
  2545. sky2_write32(hw, B0_IMSK, msk);
  2546. /* check if PSMv2 was running before */
  2547. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2548. if (reg & PCI_EXP_LNKCTL_ASPMC) {
  2549. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2550. /* restore the PCIe Link Control register */
  2551. sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
  2552. }
  2553. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2554. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2555. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2556. }
  2557. /* Clear I2C IRQ noise */
  2558. sky2_write32(hw, B2_I2C_IRQ, 1);
  2559. /* turn off hardware timer (unused) */
  2560. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2561. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2562. /* Turn off descriptor polling */
  2563. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2564. /* Turn off receive timestamp */
  2565. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2566. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2567. /* enable the Tx Arbiters */
  2568. for (i = 0; i < hw->ports; i++)
  2569. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2570. /* Initialize ram interface */
  2571. for (i = 0; i < hw->ports; i++) {
  2572. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2573. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2574. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2575. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2576. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2577. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2578. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2579. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2580. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2581. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2582. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2583. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2584. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2585. }
  2586. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2587. for (i = 0; i < hw->ports; i++)
  2588. sky2_gmac_reset(hw, i);
  2589. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2590. hw->st_idx = 0;
  2591. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2592. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2593. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2594. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2595. /* Set the list last index */
  2596. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2597. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2598. sky2_write8(hw, STAT_FIFO_WM, 16);
  2599. /* set Status-FIFO ISR watermark */
  2600. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2601. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2602. else
  2603. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2604. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2605. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2606. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2607. /* enable status unit */
  2608. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2609. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2610. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2611. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2612. }
  2613. /* Take device down (offline).
  2614. * Equivalent to doing dev_stop() but this does not
  2615. * inform upper layers of the transition.
  2616. */
  2617. static void sky2_detach(struct net_device *dev)
  2618. {
  2619. if (netif_running(dev)) {
  2620. netif_tx_lock(dev);
  2621. netif_device_detach(dev); /* stop txq */
  2622. netif_tx_unlock(dev);
  2623. sky2_down(dev);
  2624. }
  2625. }
  2626. /* Bring device back after doing sky2_detach */
  2627. static int sky2_reattach(struct net_device *dev)
  2628. {
  2629. int err = 0;
  2630. if (netif_running(dev)) {
  2631. err = sky2_up(dev);
  2632. if (err) {
  2633. netdev_info(dev, "could not restart %d\n", err);
  2634. dev_close(dev);
  2635. } else {
  2636. netif_device_attach(dev);
  2637. sky2_set_multicast(dev);
  2638. }
  2639. }
  2640. return err;
  2641. }
  2642. static void sky2_all_down(struct sky2_hw *hw)
  2643. {
  2644. int i;
  2645. sky2_read32(hw, B0_IMSK);
  2646. sky2_write32(hw, B0_IMSK, 0);
  2647. synchronize_irq(hw->pdev->irq);
  2648. napi_disable(&hw->napi);
  2649. for (i = 0; i < hw->ports; i++) {
  2650. struct net_device *dev = hw->dev[i];
  2651. struct sky2_port *sky2 = netdev_priv(dev);
  2652. if (!netif_running(dev))
  2653. continue;
  2654. netif_carrier_off(dev);
  2655. netif_tx_disable(dev);
  2656. sky2_hw_down(sky2);
  2657. }
  2658. }
  2659. static void sky2_all_up(struct sky2_hw *hw)
  2660. {
  2661. u32 imask = Y2_IS_BASE;
  2662. int i;
  2663. for (i = 0; i < hw->ports; i++) {
  2664. struct net_device *dev = hw->dev[i];
  2665. struct sky2_port *sky2 = netdev_priv(dev);
  2666. if (!netif_running(dev))
  2667. continue;
  2668. sky2_hw_up(sky2);
  2669. sky2_set_multicast(dev);
  2670. imask |= portirq_msk[i];
  2671. netif_wake_queue(dev);
  2672. }
  2673. sky2_write32(hw, B0_IMSK, imask);
  2674. sky2_read32(hw, B0_IMSK);
  2675. sky2_read32(hw, B0_Y2_SP_LISR);
  2676. napi_enable(&hw->napi);
  2677. }
  2678. static void sky2_restart(struct work_struct *work)
  2679. {
  2680. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2681. rtnl_lock();
  2682. sky2_all_down(hw);
  2683. sky2_reset(hw);
  2684. sky2_all_up(hw);
  2685. rtnl_unlock();
  2686. }
  2687. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2688. {
  2689. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2690. }
  2691. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2692. {
  2693. const struct sky2_port *sky2 = netdev_priv(dev);
  2694. wol->supported = sky2_wol_supported(sky2->hw);
  2695. wol->wolopts = sky2->wol;
  2696. }
  2697. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2698. {
  2699. struct sky2_port *sky2 = netdev_priv(dev);
  2700. struct sky2_hw *hw = sky2->hw;
  2701. bool enable_wakeup = false;
  2702. int i;
  2703. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2704. !device_can_wakeup(&hw->pdev->dev))
  2705. return -EOPNOTSUPP;
  2706. sky2->wol = wol->wolopts;
  2707. for (i = 0; i < hw->ports; i++) {
  2708. struct net_device *dev = hw->dev[i];
  2709. struct sky2_port *sky2 = netdev_priv(dev);
  2710. if (sky2->wol)
  2711. enable_wakeup = true;
  2712. }
  2713. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2714. return 0;
  2715. }
  2716. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2717. {
  2718. if (sky2_is_copper(hw)) {
  2719. u32 modes = SUPPORTED_10baseT_Half
  2720. | SUPPORTED_10baseT_Full
  2721. | SUPPORTED_100baseT_Half
  2722. | SUPPORTED_100baseT_Full;
  2723. if (hw->flags & SKY2_HW_GIGABIT)
  2724. modes |= SUPPORTED_1000baseT_Half
  2725. | SUPPORTED_1000baseT_Full;
  2726. return modes;
  2727. } else
  2728. return SUPPORTED_1000baseT_Half
  2729. | SUPPORTED_1000baseT_Full;
  2730. }
  2731. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2732. {
  2733. struct sky2_port *sky2 = netdev_priv(dev);
  2734. struct sky2_hw *hw = sky2->hw;
  2735. ecmd->transceiver = XCVR_INTERNAL;
  2736. ecmd->supported = sky2_supported_modes(hw);
  2737. ecmd->phy_address = PHY_ADDR_MARV;
  2738. if (sky2_is_copper(hw)) {
  2739. ecmd->port = PORT_TP;
  2740. ethtool_cmd_speed_set(ecmd, sky2->speed);
  2741. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
  2742. } else {
  2743. ethtool_cmd_speed_set(ecmd, SPEED_1000);
  2744. ecmd->port = PORT_FIBRE;
  2745. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  2746. }
  2747. ecmd->advertising = sky2->advertising;
  2748. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2749. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2750. ecmd->duplex = sky2->duplex;
  2751. return 0;
  2752. }
  2753. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2754. {
  2755. struct sky2_port *sky2 = netdev_priv(dev);
  2756. const struct sky2_hw *hw = sky2->hw;
  2757. u32 supported = sky2_supported_modes(hw);
  2758. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2759. if (ecmd->advertising & ~supported)
  2760. return -EINVAL;
  2761. if (sky2_is_copper(hw))
  2762. sky2->advertising = ecmd->advertising |
  2763. ADVERTISED_TP |
  2764. ADVERTISED_Autoneg;
  2765. else
  2766. sky2->advertising = ecmd->advertising |
  2767. ADVERTISED_FIBRE |
  2768. ADVERTISED_Autoneg;
  2769. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2770. sky2->duplex = -1;
  2771. sky2->speed = -1;
  2772. } else {
  2773. u32 setting;
  2774. u32 speed = ethtool_cmd_speed(ecmd);
  2775. switch (speed) {
  2776. case SPEED_1000:
  2777. if (ecmd->duplex == DUPLEX_FULL)
  2778. setting = SUPPORTED_1000baseT_Full;
  2779. else if (ecmd->duplex == DUPLEX_HALF)
  2780. setting = SUPPORTED_1000baseT_Half;
  2781. else
  2782. return -EINVAL;
  2783. break;
  2784. case SPEED_100:
  2785. if (ecmd->duplex == DUPLEX_FULL)
  2786. setting = SUPPORTED_100baseT_Full;
  2787. else if (ecmd->duplex == DUPLEX_HALF)
  2788. setting = SUPPORTED_100baseT_Half;
  2789. else
  2790. return -EINVAL;
  2791. break;
  2792. case SPEED_10:
  2793. if (ecmd->duplex == DUPLEX_FULL)
  2794. setting = SUPPORTED_10baseT_Full;
  2795. else if (ecmd->duplex == DUPLEX_HALF)
  2796. setting = SUPPORTED_10baseT_Half;
  2797. else
  2798. return -EINVAL;
  2799. break;
  2800. default:
  2801. return -EINVAL;
  2802. }
  2803. if ((setting & supported) == 0)
  2804. return -EINVAL;
  2805. sky2->speed = speed;
  2806. sky2->duplex = ecmd->duplex;
  2807. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2808. }
  2809. if (netif_running(dev)) {
  2810. sky2_phy_reinit(sky2);
  2811. sky2_set_multicast(dev);
  2812. }
  2813. return 0;
  2814. }
  2815. static void sky2_get_drvinfo(struct net_device *dev,
  2816. struct ethtool_drvinfo *info)
  2817. {
  2818. struct sky2_port *sky2 = netdev_priv(dev);
  2819. strcpy(info->driver, DRV_NAME);
  2820. strcpy(info->version, DRV_VERSION);
  2821. strcpy(info->fw_version, "N/A");
  2822. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2823. }
  2824. static const struct sky2_stat {
  2825. char name[ETH_GSTRING_LEN];
  2826. u16 offset;
  2827. } sky2_stats[] = {
  2828. { "tx_bytes", GM_TXO_OK_HI },
  2829. { "rx_bytes", GM_RXO_OK_HI },
  2830. { "tx_broadcast", GM_TXF_BC_OK },
  2831. { "rx_broadcast", GM_RXF_BC_OK },
  2832. { "tx_multicast", GM_TXF_MC_OK },
  2833. { "rx_multicast", GM_RXF_MC_OK },
  2834. { "tx_unicast", GM_TXF_UC_OK },
  2835. { "rx_unicast", GM_RXF_UC_OK },
  2836. { "tx_mac_pause", GM_TXF_MPAUSE },
  2837. { "rx_mac_pause", GM_RXF_MPAUSE },
  2838. { "collisions", GM_TXF_COL },
  2839. { "late_collision",GM_TXF_LAT_COL },
  2840. { "aborted", GM_TXF_ABO_COL },
  2841. { "single_collisions", GM_TXF_SNG_COL },
  2842. { "multi_collisions", GM_TXF_MUL_COL },
  2843. { "rx_short", GM_RXF_SHT },
  2844. { "rx_runt", GM_RXE_FRAG },
  2845. { "rx_64_byte_packets", GM_RXF_64B },
  2846. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2847. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2848. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2849. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2850. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2851. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2852. { "rx_too_long", GM_RXF_LNG_ERR },
  2853. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2854. { "rx_jabber", GM_RXF_JAB_PKT },
  2855. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2856. { "tx_64_byte_packets", GM_TXF_64B },
  2857. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2858. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2859. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2860. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2861. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2862. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2863. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2864. };
  2865. static u32 sky2_get_msglevel(struct net_device *netdev)
  2866. {
  2867. struct sky2_port *sky2 = netdev_priv(netdev);
  2868. return sky2->msg_enable;
  2869. }
  2870. static int sky2_nway_reset(struct net_device *dev)
  2871. {
  2872. struct sky2_port *sky2 = netdev_priv(dev);
  2873. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2874. return -EINVAL;
  2875. sky2_phy_reinit(sky2);
  2876. sky2_set_multicast(dev);
  2877. return 0;
  2878. }
  2879. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2880. {
  2881. struct sky2_hw *hw = sky2->hw;
  2882. unsigned port = sky2->port;
  2883. int i;
  2884. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  2885. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  2886. for (i = 2; i < count; i++)
  2887. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  2888. }
  2889. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2890. {
  2891. struct sky2_port *sky2 = netdev_priv(netdev);
  2892. sky2->msg_enable = value;
  2893. }
  2894. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2895. {
  2896. switch (sset) {
  2897. case ETH_SS_STATS:
  2898. return ARRAY_SIZE(sky2_stats);
  2899. default:
  2900. return -EOPNOTSUPP;
  2901. }
  2902. }
  2903. static void sky2_get_ethtool_stats(struct net_device *dev,
  2904. struct ethtool_stats *stats, u64 * data)
  2905. {
  2906. struct sky2_port *sky2 = netdev_priv(dev);
  2907. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2908. }
  2909. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2910. {
  2911. int i;
  2912. switch (stringset) {
  2913. case ETH_SS_STATS:
  2914. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2915. memcpy(data + i * ETH_GSTRING_LEN,
  2916. sky2_stats[i].name, ETH_GSTRING_LEN);
  2917. break;
  2918. }
  2919. }
  2920. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2921. {
  2922. struct sky2_port *sky2 = netdev_priv(dev);
  2923. struct sky2_hw *hw = sky2->hw;
  2924. unsigned port = sky2->port;
  2925. const struct sockaddr *addr = p;
  2926. if (!is_valid_ether_addr(addr->sa_data))
  2927. return -EADDRNOTAVAIL;
  2928. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2929. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2930. dev->dev_addr, ETH_ALEN);
  2931. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2932. dev->dev_addr, ETH_ALEN);
  2933. /* virtual address for data */
  2934. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2935. /* physical address: used for pause frames */
  2936. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2937. return 0;
  2938. }
  2939. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  2940. {
  2941. u32 bit;
  2942. bit = ether_crc(ETH_ALEN, addr) & 63;
  2943. filter[bit >> 3] |= 1 << (bit & 7);
  2944. }
  2945. static void sky2_set_multicast(struct net_device *dev)
  2946. {
  2947. struct sky2_port *sky2 = netdev_priv(dev);
  2948. struct sky2_hw *hw = sky2->hw;
  2949. unsigned port = sky2->port;
  2950. struct netdev_hw_addr *ha;
  2951. u16 reg;
  2952. u8 filter[8];
  2953. int rx_pause;
  2954. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2955. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2956. memset(filter, 0, sizeof(filter));
  2957. reg = gma_read16(hw, port, GM_RX_CTRL);
  2958. reg |= GM_RXCR_UCF_ENA;
  2959. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2960. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2961. else if (dev->flags & IFF_ALLMULTI)
  2962. memset(filter, 0xff, sizeof(filter));
  2963. else if (netdev_mc_empty(dev) && !rx_pause)
  2964. reg &= ~GM_RXCR_MCF_ENA;
  2965. else {
  2966. reg |= GM_RXCR_MCF_ENA;
  2967. if (rx_pause)
  2968. sky2_add_filter(filter, pause_mc_addr);
  2969. netdev_for_each_mc_addr(ha, dev)
  2970. sky2_add_filter(filter, ha->addr);
  2971. }
  2972. gma_write16(hw, port, GM_MC_ADDR_H1,
  2973. (u16) filter[0] | ((u16) filter[1] << 8));
  2974. gma_write16(hw, port, GM_MC_ADDR_H2,
  2975. (u16) filter[2] | ((u16) filter[3] << 8));
  2976. gma_write16(hw, port, GM_MC_ADDR_H3,
  2977. (u16) filter[4] | ((u16) filter[5] << 8));
  2978. gma_write16(hw, port, GM_MC_ADDR_H4,
  2979. (u16) filter[6] | ((u16) filter[7] << 8));
  2980. gma_write16(hw, port, GM_RX_CTRL, reg);
  2981. }
  2982. static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
  2983. struct rtnl_link_stats64 *stats)
  2984. {
  2985. struct sky2_port *sky2 = netdev_priv(dev);
  2986. struct sky2_hw *hw = sky2->hw;
  2987. unsigned port = sky2->port;
  2988. unsigned int start;
  2989. u64 _bytes, _packets;
  2990. do {
  2991. start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
  2992. _bytes = sky2->rx_stats.bytes;
  2993. _packets = sky2->rx_stats.packets;
  2994. } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
  2995. stats->rx_packets = _packets;
  2996. stats->rx_bytes = _bytes;
  2997. do {
  2998. start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
  2999. _bytes = sky2->tx_stats.bytes;
  3000. _packets = sky2->tx_stats.packets;
  3001. } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
  3002. stats->tx_packets = _packets;
  3003. stats->tx_bytes = _bytes;
  3004. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3005. + get_stats32(hw, port, GM_RXF_BC_OK);
  3006. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3007. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3008. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3009. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3010. + get_stats32(hw, port, GM_RXE_FRAG);
  3011. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3012. stats->rx_dropped = dev->stats.rx_dropped;
  3013. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3014. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3015. return stats;
  3016. }
  3017. /* Can have one global because blinking is controlled by
  3018. * ethtool and that is always under RTNL mutex
  3019. */
  3020. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3021. {
  3022. struct sky2_hw *hw = sky2->hw;
  3023. unsigned port = sky2->port;
  3024. spin_lock_bh(&sky2->phy_lock);
  3025. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3026. hw->chip_id == CHIP_ID_YUKON_EX ||
  3027. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3028. u16 pg;
  3029. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3030. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3031. switch (mode) {
  3032. case MO_LED_OFF:
  3033. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3034. PHY_M_LEDC_LOS_CTRL(8) |
  3035. PHY_M_LEDC_INIT_CTRL(8) |
  3036. PHY_M_LEDC_STA1_CTRL(8) |
  3037. PHY_M_LEDC_STA0_CTRL(8));
  3038. break;
  3039. case MO_LED_ON:
  3040. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3041. PHY_M_LEDC_LOS_CTRL(9) |
  3042. PHY_M_LEDC_INIT_CTRL(9) |
  3043. PHY_M_LEDC_STA1_CTRL(9) |
  3044. PHY_M_LEDC_STA0_CTRL(9));
  3045. break;
  3046. case MO_LED_BLINK:
  3047. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3048. PHY_M_LEDC_LOS_CTRL(0xa) |
  3049. PHY_M_LEDC_INIT_CTRL(0xa) |
  3050. PHY_M_LEDC_STA1_CTRL(0xa) |
  3051. PHY_M_LEDC_STA0_CTRL(0xa));
  3052. break;
  3053. case MO_LED_NORM:
  3054. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3055. PHY_M_LEDC_LOS_CTRL(1) |
  3056. PHY_M_LEDC_INIT_CTRL(8) |
  3057. PHY_M_LEDC_STA1_CTRL(7) |
  3058. PHY_M_LEDC_STA0_CTRL(7));
  3059. }
  3060. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3061. } else
  3062. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3063. PHY_M_LED_MO_DUP(mode) |
  3064. PHY_M_LED_MO_10(mode) |
  3065. PHY_M_LED_MO_100(mode) |
  3066. PHY_M_LED_MO_1000(mode) |
  3067. PHY_M_LED_MO_RX(mode) |
  3068. PHY_M_LED_MO_TX(mode));
  3069. spin_unlock_bh(&sky2->phy_lock);
  3070. }
  3071. /* blink LED's for finding board */
  3072. static int sky2_set_phys_id(struct net_device *dev,
  3073. enum ethtool_phys_id_state state)
  3074. {
  3075. struct sky2_port *sky2 = netdev_priv(dev);
  3076. switch (state) {
  3077. case ETHTOOL_ID_ACTIVE:
  3078. return 1; /* cycle on/off once per second */
  3079. case ETHTOOL_ID_INACTIVE:
  3080. sky2_led(sky2, MO_LED_NORM);
  3081. break;
  3082. case ETHTOOL_ID_ON:
  3083. sky2_led(sky2, MO_LED_ON);
  3084. break;
  3085. case ETHTOOL_ID_OFF:
  3086. sky2_led(sky2, MO_LED_OFF);
  3087. break;
  3088. }
  3089. return 0;
  3090. }
  3091. static void sky2_get_pauseparam(struct net_device *dev,
  3092. struct ethtool_pauseparam *ecmd)
  3093. {
  3094. struct sky2_port *sky2 = netdev_priv(dev);
  3095. switch (sky2->flow_mode) {
  3096. case FC_NONE:
  3097. ecmd->tx_pause = ecmd->rx_pause = 0;
  3098. break;
  3099. case FC_TX:
  3100. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3101. break;
  3102. case FC_RX:
  3103. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3104. break;
  3105. case FC_BOTH:
  3106. ecmd->tx_pause = ecmd->rx_pause = 1;
  3107. }
  3108. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3109. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3110. }
  3111. static int sky2_set_pauseparam(struct net_device *dev,
  3112. struct ethtool_pauseparam *ecmd)
  3113. {
  3114. struct sky2_port *sky2 = netdev_priv(dev);
  3115. if (ecmd->autoneg == AUTONEG_ENABLE)
  3116. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3117. else
  3118. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3119. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3120. if (netif_running(dev))
  3121. sky2_phy_reinit(sky2);
  3122. return 0;
  3123. }
  3124. static int sky2_get_coalesce(struct net_device *dev,
  3125. struct ethtool_coalesce *ecmd)
  3126. {
  3127. struct sky2_port *sky2 = netdev_priv(dev);
  3128. struct sky2_hw *hw = sky2->hw;
  3129. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3130. ecmd->tx_coalesce_usecs = 0;
  3131. else {
  3132. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3133. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3134. }
  3135. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3136. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3137. ecmd->rx_coalesce_usecs = 0;
  3138. else {
  3139. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3140. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3141. }
  3142. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3143. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3144. ecmd->rx_coalesce_usecs_irq = 0;
  3145. else {
  3146. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3147. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3148. }
  3149. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3150. return 0;
  3151. }
  3152. /* Note: this affect both ports */
  3153. static int sky2_set_coalesce(struct net_device *dev,
  3154. struct ethtool_coalesce *ecmd)
  3155. {
  3156. struct sky2_port *sky2 = netdev_priv(dev);
  3157. struct sky2_hw *hw = sky2->hw;
  3158. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3159. if (ecmd->tx_coalesce_usecs > tmax ||
  3160. ecmd->rx_coalesce_usecs > tmax ||
  3161. ecmd->rx_coalesce_usecs_irq > tmax)
  3162. return -EINVAL;
  3163. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3164. return -EINVAL;
  3165. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3166. return -EINVAL;
  3167. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3168. return -EINVAL;
  3169. if (ecmd->tx_coalesce_usecs == 0)
  3170. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3171. else {
  3172. sky2_write32(hw, STAT_TX_TIMER_INI,
  3173. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3174. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3175. }
  3176. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3177. if (ecmd->rx_coalesce_usecs == 0)
  3178. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3179. else {
  3180. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3181. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3182. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3183. }
  3184. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3185. if (ecmd->rx_coalesce_usecs_irq == 0)
  3186. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3187. else {
  3188. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3189. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3190. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3191. }
  3192. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3193. return 0;
  3194. }
  3195. static void sky2_get_ringparam(struct net_device *dev,
  3196. struct ethtool_ringparam *ering)
  3197. {
  3198. struct sky2_port *sky2 = netdev_priv(dev);
  3199. ering->rx_max_pending = RX_MAX_PENDING;
  3200. ering->rx_mini_max_pending = 0;
  3201. ering->rx_jumbo_max_pending = 0;
  3202. ering->tx_max_pending = TX_MAX_PENDING;
  3203. ering->rx_pending = sky2->rx_pending;
  3204. ering->rx_mini_pending = 0;
  3205. ering->rx_jumbo_pending = 0;
  3206. ering->tx_pending = sky2->tx_pending;
  3207. }
  3208. static int sky2_set_ringparam(struct net_device *dev,
  3209. struct ethtool_ringparam *ering)
  3210. {
  3211. struct sky2_port *sky2 = netdev_priv(dev);
  3212. if (ering->rx_pending > RX_MAX_PENDING ||
  3213. ering->rx_pending < 8 ||
  3214. ering->tx_pending < TX_MIN_PENDING ||
  3215. ering->tx_pending > TX_MAX_PENDING)
  3216. return -EINVAL;
  3217. sky2_detach(dev);
  3218. sky2->rx_pending = ering->rx_pending;
  3219. sky2->tx_pending = ering->tx_pending;
  3220. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3221. return sky2_reattach(dev);
  3222. }
  3223. static int sky2_get_regs_len(struct net_device *dev)
  3224. {
  3225. return 0x4000;
  3226. }
  3227. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3228. {
  3229. /* This complicated switch statement is to make sure and
  3230. * only access regions that are unreserved.
  3231. * Some blocks are only valid on dual port cards.
  3232. */
  3233. switch (b) {
  3234. /* second port */
  3235. case 5: /* Tx Arbiter 2 */
  3236. case 9: /* RX2 */
  3237. case 14 ... 15: /* TX2 */
  3238. case 17: case 19: /* Ram Buffer 2 */
  3239. case 22 ... 23: /* Tx Ram Buffer 2 */
  3240. case 25: /* Rx MAC Fifo 1 */
  3241. case 27: /* Tx MAC Fifo 2 */
  3242. case 31: /* GPHY 2 */
  3243. case 40 ... 47: /* Pattern Ram 2 */
  3244. case 52: case 54: /* TCP Segmentation 2 */
  3245. case 112 ... 116: /* GMAC 2 */
  3246. return hw->ports > 1;
  3247. case 0: /* Control */
  3248. case 2: /* Mac address */
  3249. case 4: /* Tx Arbiter 1 */
  3250. case 7: /* PCI express reg */
  3251. case 8: /* RX1 */
  3252. case 12 ... 13: /* TX1 */
  3253. case 16: case 18:/* Rx Ram Buffer 1 */
  3254. case 20 ... 21: /* Tx Ram Buffer 1 */
  3255. case 24: /* Rx MAC Fifo 1 */
  3256. case 26: /* Tx MAC Fifo 1 */
  3257. case 28 ... 29: /* Descriptor and status unit */
  3258. case 30: /* GPHY 1*/
  3259. case 32 ... 39: /* Pattern Ram 1 */
  3260. case 48: case 50: /* TCP Segmentation 1 */
  3261. case 56 ... 60: /* PCI space */
  3262. case 80 ... 84: /* GMAC 1 */
  3263. return 1;
  3264. default:
  3265. return 0;
  3266. }
  3267. }
  3268. /*
  3269. * Returns copy of control register region
  3270. * Note: ethtool_get_regs always provides full size (16k) buffer
  3271. */
  3272. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3273. void *p)
  3274. {
  3275. const struct sky2_port *sky2 = netdev_priv(dev);
  3276. const void __iomem *io = sky2->hw->regs;
  3277. unsigned int b;
  3278. regs->version = 1;
  3279. for (b = 0; b < 128; b++) {
  3280. /* skip poisonous diagnostic ram region in block 3 */
  3281. if (b == 3)
  3282. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3283. else if (sky2_reg_access_ok(sky2->hw, b))
  3284. memcpy_fromio(p, io, 128);
  3285. else
  3286. memset(p, 0, 128);
  3287. p += 128;
  3288. io += 128;
  3289. }
  3290. }
  3291. static int sky2_get_eeprom_len(struct net_device *dev)
  3292. {
  3293. struct sky2_port *sky2 = netdev_priv(dev);
  3294. struct sky2_hw *hw = sky2->hw;
  3295. u16 reg2;
  3296. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3297. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3298. }
  3299. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3300. {
  3301. unsigned long start = jiffies;
  3302. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3303. /* Can take up to 10.6 ms for write */
  3304. if (time_after(jiffies, start + HZ/4)) {
  3305. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3306. return -ETIMEDOUT;
  3307. }
  3308. mdelay(1);
  3309. }
  3310. return 0;
  3311. }
  3312. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3313. u16 offset, size_t length)
  3314. {
  3315. int rc = 0;
  3316. while (length > 0) {
  3317. u32 val;
  3318. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3319. rc = sky2_vpd_wait(hw, cap, 0);
  3320. if (rc)
  3321. break;
  3322. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3323. memcpy(data, &val, min(sizeof(val), length));
  3324. offset += sizeof(u32);
  3325. data += sizeof(u32);
  3326. length -= sizeof(u32);
  3327. }
  3328. return rc;
  3329. }
  3330. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3331. u16 offset, unsigned int length)
  3332. {
  3333. unsigned int i;
  3334. int rc = 0;
  3335. for (i = 0; i < length; i += sizeof(u32)) {
  3336. u32 val = *(u32 *)(data + i);
  3337. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3338. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3339. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3340. if (rc)
  3341. break;
  3342. }
  3343. return rc;
  3344. }
  3345. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3346. u8 *data)
  3347. {
  3348. struct sky2_port *sky2 = netdev_priv(dev);
  3349. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3350. if (!cap)
  3351. return -EINVAL;
  3352. eeprom->magic = SKY2_EEPROM_MAGIC;
  3353. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3354. }
  3355. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3356. u8 *data)
  3357. {
  3358. struct sky2_port *sky2 = netdev_priv(dev);
  3359. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3360. if (!cap)
  3361. return -EINVAL;
  3362. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3363. return -EINVAL;
  3364. /* Partial writes not supported */
  3365. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3366. return -EINVAL;
  3367. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3368. }
  3369. static u32 sky2_fix_features(struct net_device *dev, u32 features)
  3370. {
  3371. const struct sky2_port *sky2 = netdev_priv(dev);
  3372. const struct sky2_hw *hw = sky2->hw;
  3373. /* In order to do Jumbo packets on these chips, need to turn off the
  3374. * transmit store/forward. Therefore checksum offload won't work.
  3375. */
  3376. if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
  3377. features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  3378. return features;
  3379. }
  3380. static int sky2_set_features(struct net_device *dev, u32 features)
  3381. {
  3382. struct sky2_port *sky2 = netdev_priv(dev);
  3383. u32 changed = dev->features ^ features;
  3384. if (changed & NETIF_F_RXCSUM) {
  3385. u32 on = features & NETIF_F_RXCSUM;
  3386. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  3387. on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  3388. }
  3389. if (changed & NETIF_F_RXHASH)
  3390. rx_set_rss(dev, features);
  3391. if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  3392. sky2_vlan_mode(dev, features);
  3393. return 0;
  3394. }
  3395. static const struct ethtool_ops sky2_ethtool_ops = {
  3396. .get_settings = sky2_get_settings,
  3397. .set_settings = sky2_set_settings,
  3398. .get_drvinfo = sky2_get_drvinfo,
  3399. .get_wol = sky2_get_wol,
  3400. .set_wol = sky2_set_wol,
  3401. .get_msglevel = sky2_get_msglevel,
  3402. .set_msglevel = sky2_set_msglevel,
  3403. .nway_reset = sky2_nway_reset,
  3404. .get_regs_len = sky2_get_regs_len,
  3405. .get_regs = sky2_get_regs,
  3406. .get_link = ethtool_op_get_link,
  3407. .get_eeprom_len = sky2_get_eeprom_len,
  3408. .get_eeprom = sky2_get_eeprom,
  3409. .set_eeprom = sky2_set_eeprom,
  3410. .get_strings = sky2_get_strings,
  3411. .get_coalesce = sky2_get_coalesce,
  3412. .set_coalesce = sky2_set_coalesce,
  3413. .get_ringparam = sky2_get_ringparam,
  3414. .set_ringparam = sky2_set_ringparam,
  3415. .get_pauseparam = sky2_get_pauseparam,
  3416. .set_pauseparam = sky2_set_pauseparam,
  3417. .set_phys_id = sky2_set_phys_id,
  3418. .get_sset_count = sky2_get_sset_count,
  3419. .get_ethtool_stats = sky2_get_ethtool_stats,
  3420. };
  3421. #ifdef CONFIG_SKY2_DEBUG
  3422. static struct dentry *sky2_debug;
  3423. /*
  3424. * Read and parse the first part of Vital Product Data
  3425. */
  3426. #define VPD_SIZE 128
  3427. #define VPD_MAGIC 0x82
  3428. static const struct vpd_tag {
  3429. char tag[2];
  3430. char *label;
  3431. } vpd_tags[] = {
  3432. { "PN", "Part Number" },
  3433. { "EC", "Engineering Level" },
  3434. { "MN", "Manufacturer" },
  3435. { "SN", "Serial Number" },
  3436. { "YA", "Asset Tag" },
  3437. { "VL", "First Error Log Message" },
  3438. { "VF", "Second Error Log Message" },
  3439. { "VB", "Boot Agent ROM Configuration" },
  3440. { "VE", "EFI UNDI Configuration" },
  3441. };
  3442. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3443. {
  3444. size_t vpd_size;
  3445. loff_t offs;
  3446. u8 len;
  3447. unsigned char *buf;
  3448. u16 reg2;
  3449. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3450. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3451. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3452. buf = kmalloc(vpd_size, GFP_KERNEL);
  3453. if (!buf) {
  3454. seq_puts(seq, "no memory!\n");
  3455. return;
  3456. }
  3457. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3458. seq_puts(seq, "VPD read failed\n");
  3459. goto out;
  3460. }
  3461. if (buf[0] != VPD_MAGIC) {
  3462. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3463. goto out;
  3464. }
  3465. len = buf[1];
  3466. if (len == 0 || len > vpd_size - 4) {
  3467. seq_printf(seq, "Invalid id length: %d\n", len);
  3468. goto out;
  3469. }
  3470. seq_printf(seq, "%.*s\n", len, buf + 3);
  3471. offs = len + 3;
  3472. while (offs < vpd_size - 4) {
  3473. int i;
  3474. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3475. break;
  3476. len = buf[offs + 2];
  3477. if (offs + len + 3 >= vpd_size)
  3478. break;
  3479. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3480. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3481. seq_printf(seq, " %s: %.*s\n",
  3482. vpd_tags[i].label, len, buf + offs + 3);
  3483. break;
  3484. }
  3485. }
  3486. offs += len + 3;
  3487. }
  3488. out:
  3489. kfree(buf);
  3490. }
  3491. static int sky2_debug_show(struct seq_file *seq, void *v)
  3492. {
  3493. struct net_device *dev = seq->private;
  3494. const struct sky2_port *sky2 = netdev_priv(dev);
  3495. struct sky2_hw *hw = sky2->hw;
  3496. unsigned port = sky2->port;
  3497. unsigned idx, last;
  3498. int sop;
  3499. sky2_show_vpd(seq, hw);
  3500. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3501. sky2_read32(hw, B0_ISRC),
  3502. sky2_read32(hw, B0_IMSK),
  3503. sky2_read32(hw, B0_Y2_SP_ICR));
  3504. if (!netif_running(dev)) {
  3505. seq_printf(seq, "network not running\n");
  3506. return 0;
  3507. }
  3508. napi_disable(&hw->napi);
  3509. last = sky2_read16(hw, STAT_PUT_IDX);
  3510. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3511. if (hw->st_idx == last)
  3512. seq_puts(seq, "Status ring (empty)\n");
  3513. else {
  3514. seq_puts(seq, "Status ring\n");
  3515. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3516. idx = RING_NEXT(idx, hw->st_size)) {
  3517. const struct sky2_status_le *le = hw->st_le + idx;
  3518. seq_printf(seq, "[%d] %#x %d %#x\n",
  3519. idx, le->opcode, le->length, le->status);
  3520. }
  3521. seq_puts(seq, "\n");
  3522. }
  3523. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3524. sky2->tx_cons, sky2->tx_prod,
  3525. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3526. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3527. /* Dump contents of tx ring */
  3528. sop = 1;
  3529. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3530. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3531. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3532. u32 a = le32_to_cpu(le->addr);
  3533. if (sop)
  3534. seq_printf(seq, "%u:", idx);
  3535. sop = 0;
  3536. switch (le->opcode & ~HW_OWNER) {
  3537. case OP_ADDR64:
  3538. seq_printf(seq, " %#x:", a);
  3539. break;
  3540. case OP_LRGLEN:
  3541. seq_printf(seq, " mtu=%d", a);
  3542. break;
  3543. case OP_VLAN:
  3544. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3545. break;
  3546. case OP_TCPLISW:
  3547. seq_printf(seq, " csum=%#x", a);
  3548. break;
  3549. case OP_LARGESEND:
  3550. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3551. break;
  3552. case OP_PACKET:
  3553. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3554. break;
  3555. case OP_BUFFER:
  3556. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3557. break;
  3558. default:
  3559. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3560. a, le16_to_cpu(le->length));
  3561. }
  3562. if (le->ctrl & EOP) {
  3563. seq_putc(seq, '\n');
  3564. sop = 1;
  3565. }
  3566. }
  3567. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3568. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3569. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3570. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3571. sky2_read32(hw, B0_Y2_SP_LISR);
  3572. napi_enable(&hw->napi);
  3573. return 0;
  3574. }
  3575. static int sky2_debug_open(struct inode *inode, struct file *file)
  3576. {
  3577. return single_open(file, sky2_debug_show, inode->i_private);
  3578. }
  3579. static const struct file_operations sky2_debug_fops = {
  3580. .owner = THIS_MODULE,
  3581. .open = sky2_debug_open,
  3582. .read = seq_read,
  3583. .llseek = seq_lseek,
  3584. .release = single_release,
  3585. };
  3586. /*
  3587. * Use network device events to create/remove/rename
  3588. * debugfs file entries
  3589. */
  3590. static int sky2_device_event(struct notifier_block *unused,
  3591. unsigned long event, void *ptr)
  3592. {
  3593. struct net_device *dev = ptr;
  3594. struct sky2_port *sky2 = netdev_priv(dev);
  3595. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3596. return NOTIFY_DONE;
  3597. switch (event) {
  3598. case NETDEV_CHANGENAME:
  3599. if (sky2->debugfs) {
  3600. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3601. sky2_debug, dev->name);
  3602. }
  3603. break;
  3604. case NETDEV_GOING_DOWN:
  3605. if (sky2->debugfs) {
  3606. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3607. debugfs_remove(sky2->debugfs);
  3608. sky2->debugfs = NULL;
  3609. }
  3610. break;
  3611. case NETDEV_UP:
  3612. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3613. sky2_debug, dev,
  3614. &sky2_debug_fops);
  3615. if (IS_ERR(sky2->debugfs))
  3616. sky2->debugfs = NULL;
  3617. }
  3618. return NOTIFY_DONE;
  3619. }
  3620. static struct notifier_block sky2_notifier = {
  3621. .notifier_call = sky2_device_event,
  3622. };
  3623. static __init void sky2_debug_init(void)
  3624. {
  3625. struct dentry *ent;
  3626. ent = debugfs_create_dir("sky2", NULL);
  3627. if (!ent || IS_ERR(ent))
  3628. return;
  3629. sky2_debug = ent;
  3630. register_netdevice_notifier(&sky2_notifier);
  3631. }
  3632. static __exit void sky2_debug_cleanup(void)
  3633. {
  3634. if (sky2_debug) {
  3635. unregister_netdevice_notifier(&sky2_notifier);
  3636. debugfs_remove(sky2_debug);
  3637. sky2_debug = NULL;
  3638. }
  3639. }
  3640. #else
  3641. #define sky2_debug_init()
  3642. #define sky2_debug_cleanup()
  3643. #endif
  3644. /* Two copies of network device operations to handle special case of
  3645. not allowing netpoll on second port */
  3646. static const struct net_device_ops sky2_netdev_ops[2] = {
  3647. {
  3648. .ndo_open = sky2_up,
  3649. .ndo_stop = sky2_down,
  3650. .ndo_start_xmit = sky2_xmit_frame,
  3651. .ndo_do_ioctl = sky2_ioctl,
  3652. .ndo_validate_addr = eth_validate_addr,
  3653. .ndo_set_mac_address = sky2_set_mac_address,
  3654. .ndo_set_multicast_list = sky2_set_multicast,
  3655. .ndo_change_mtu = sky2_change_mtu,
  3656. .ndo_fix_features = sky2_fix_features,
  3657. .ndo_set_features = sky2_set_features,
  3658. .ndo_tx_timeout = sky2_tx_timeout,
  3659. .ndo_get_stats64 = sky2_get_stats,
  3660. #ifdef CONFIG_NET_POLL_CONTROLLER
  3661. .ndo_poll_controller = sky2_netpoll,
  3662. #endif
  3663. },
  3664. {
  3665. .ndo_open = sky2_up,
  3666. .ndo_stop = sky2_down,
  3667. .ndo_start_xmit = sky2_xmit_frame,
  3668. .ndo_do_ioctl = sky2_ioctl,
  3669. .ndo_validate_addr = eth_validate_addr,
  3670. .ndo_set_mac_address = sky2_set_mac_address,
  3671. .ndo_set_multicast_list = sky2_set_multicast,
  3672. .ndo_change_mtu = sky2_change_mtu,
  3673. .ndo_fix_features = sky2_fix_features,
  3674. .ndo_set_features = sky2_set_features,
  3675. .ndo_tx_timeout = sky2_tx_timeout,
  3676. .ndo_get_stats64 = sky2_get_stats,
  3677. },
  3678. };
  3679. /* Initialize network device */
  3680. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3681. unsigned port,
  3682. int highmem, int wol)
  3683. {
  3684. struct sky2_port *sky2;
  3685. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3686. if (!dev) {
  3687. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3688. return NULL;
  3689. }
  3690. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3691. dev->irq = hw->pdev->irq;
  3692. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3693. dev->watchdog_timeo = TX_WATCHDOG;
  3694. dev->netdev_ops = &sky2_netdev_ops[port];
  3695. sky2 = netdev_priv(dev);
  3696. sky2->netdev = dev;
  3697. sky2->hw = hw;
  3698. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3699. /* Auto speed and flow control */
  3700. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3701. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3702. dev->hw_features |= NETIF_F_RXCSUM;
  3703. sky2->flow_mode = FC_BOTH;
  3704. sky2->duplex = -1;
  3705. sky2->speed = -1;
  3706. sky2->advertising = sky2_supported_modes(hw);
  3707. sky2->wol = wol;
  3708. spin_lock_init(&sky2->phy_lock);
  3709. sky2->tx_pending = TX_DEF_PENDING;
  3710. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3711. sky2->rx_pending = RX_DEF_PENDING;
  3712. hw->dev[port] = dev;
  3713. sky2->port = port;
  3714. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
  3715. if (highmem)
  3716. dev->features |= NETIF_F_HIGHDMA;
  3717. /* Enable receive hashing unless hardware is known broken */
  3718. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3719. dev->hw_features |= NETIF_F_RXHASH;
  3720. if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
  3721. dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3722. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  3723. }
  3724. dev->features |= dev->hw_features;
  3725. /* read the mac address */
  3726. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3727. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3728. return dev;
  3729. }
  3730. static void __devinit sky2_show_addr(struct net_device *dev)
  3731. {
  3732. const struct sky2_port *sky2 = netdev_priv(dev);
  3733. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3734. }
  3735. /* Handle software interrupt used during MSI test */
  3736. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3737. {
  3738. struct sky2_hw *hw = dev_id;
  3739. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3740. if (status == 0)
  3741. return IRQ_NONE;
  3742. if (status & Y2_IS_IRQ_SW) {
  3743. hw->flags |= SKY2_HW_USE_MSI;
  3744. wake_up(&hw->msi_wait);
  3745. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3746. }
  3747. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3748. return IRQ_HANDLED;
  3749. }
  3750. /* Test interrupt path by forcing a a software IRQ */
  3751. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3752. {
  3753. struct pci_dev *pdev = hw->pdev;
  3754. int err;
  3755. init_waitqueue_head(&hw->msi_wait);
  3756. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3757. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3758. if (err) {
  3759. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3760. return err;
  3761. }
  3762. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3763. sky2_read8(hw, B0_CTST);
  3764. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3765. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3766. /* MSI test failed, go back to INTx mode */
  3767. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3768. "switching to INTx mode.\n");
  3769. err = -EOPNOTSUPP;
  3770. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3771. }
  3772. sky2_write32(hw, B0_IMSK, 0);
  3773. sky2_read32(hw, B0_IMSK);
  3774. free_irq(pdev->irq, hw);
  3775. return err;
  3776. }
  3777. /* This driver supports yukon2 chipset only */
  3778. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3779. {
  3780. const char *name[] = {
  3781. "XL", /* 0xb3 */
  3782. "EC Ultra", /* 0xb4 */
  3783. "Extreme", /* 0xb5 */
  3784. "EC", /* 0xb6 */
  3785. "FE", /* 0xb7 */
  3786. "FE+", /* 0xb8 */
  3787. "Supreme", /* 0xb9 */
  3788. "UL 2", /* 0xba */
  3789. "Unknown", /* 0xbb */
  3790. "Optima", /* 0xbc */
  3791. };
  3792. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
  3793. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3794. else
  3795. snprintf(buf, sz, "(chip %#x)", chipid);
  3796. return buf;
  3797. }
  3798. static int __devinit sky2_probe(struct pci_dev *pdev,
  3799. const struct pci_device_id *ent)
  3800. {
  3801. struct net_device *dev;
  3802. struct sky2_hw *hw;
  3803. int err, using_dac = 0, wol_default;
  3804. u32 reg;
  3805. char buf1[16];
  3806. err = pci_enable_device(pdev);
  3807. if (err) {
  3808. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3809. goto err_out;
  3810. }
  3811. /* Get configuration information
  3812. * Note: only regular PCI config access once to test for HW issues
  3813. * other PCI access through shared memory for speed and to
  3814. * avoid MMCONFIG problems.
  3815. */
  3816. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3817. if (err) {
  3818. dev_err(&pdev->dev, "PCI read config failed\n");
  3819. goto err_out;
  3820. }
  3821. if (~reg == 0) {
  3822. dev_err(&pdev->dev, "PCI configuration read error\n");
  3823. goto err_out;
  3824. }
  3825. err = pci_request_regions(pdev, DRV_NAME);
  3826. if (err) {
  3827. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3828. goto err_out_disable;
  3829. }
  3830. pci_set_master(pdev);
  3831. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3832. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3833. using_dac = 1;
  3834. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3835. if (err < 0) {
  3836. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3837. "for consistent allocations\n");
  3838. goto err_out_free_regions;
  3839. }
  3840. } else {
  3841. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3842. if (err) {
  3843. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3844. goto err_out_free_regions;
  3845. }
  3846. }
  3847. #ifdef __BIG_ENDIAN
  3848. /* The sk98lin vendor driver uses hardware byte swapping but
  3849. * this driver uses software swapping.
  3850. */
  3851. reg &= ~PCI_REV_DESC;
  3852. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3853. if (err) {
  3854. dev_err(&pdev->dev, "PCI write config failed\n");
  3855. goto err_out_free_regions;
  3856. }
  3857. #endif
  3858. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3859. err = -ENOMEM;
  3860. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3861. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3862. if (!hw) {
  3863. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3864. goto err_out_free_regions;
  3865. }
  3866. hw->pdev = pdev;
  3867. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3868. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3869. if (!hw->regs) {
  3870. dev_err(&pdev->dev, "cannot map device registers\n");
  3871. goto err_out_free_hw;
  3872. }
  3873. err = sky2_init(hw);
  3874. if (err)
  3875. goto err_out_iounmap;
  3876. /* ring for status responses */
  3877. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  3878. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3879. &hw->st_dma);
  3880. if (!hw->st_le)
  3881. goto err_out_reset;
  3882. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3883. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3884. sky2_reset(hw);
  3885. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3886. if (!dev) {
  3887. err = -ENOMEM;
  3888. goto err_out_free_pci;
  3889. }
  3890. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3891. err = sky2_test_msi(hw);
  3892. if (err == -EOPNOTSUPP)
  3893. pci_disable_msi(pdev);
  3894. else if (err)
  3895. goto err_out_free_netdev;
  3896. }
  3897. err = register_netdev(dev);
  3898. if (err) {
  3899. dev_err(&pdev->dev, "cannot register net device\n");
  3900. goto err_out_free_netdev;
  3901. }
  3902. netif_carrier_off(dev);
  3903. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3904. err = request_irq(pdev->irq, sky2_intr,
  3905. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3906. hw->irq_name, hw);
  3907. if (err) {
  3908. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3909. goto err_out_unregister;
  3910. }
  3911. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3912. napi_enable(&hw->napi);
  3913. sky2_show_addr(dev);
  3914. if (hw->ports > 1) {
  3915. struct net_device *dev1;
  3916. err = -ENOMEM;
  3917. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3918. if (dev1 && (err = register_netdev(dev1)) == 0)
  3919. sky2_show_addr(dev1);
  3920. else {
  3921. dev_warn(&pdev->dev,
  3922. "register of second port failed (%d)\n", err);
  3923. hw->dev[1] = NULL;
  3924. hw->ports = 1;
  3925. if (dev1)
  3926. free_netdev(dev1);
  3927. }
  3928. }
  3929. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3930. INIT_WORK(&hw->restart_work, sky2_restart);
  3931. pci_set_drvdata(pdev, hw);
  3932. pdev->d3_delay = 150;
  3933. return 0;
  3934. err_out_unregister:
  3935. if (hw->flags & SKY2_HW_USE_MSI)
  3936. pci_disable_msi(pdev);
  3937. unregister_netdev(dev);
  3938. err_out_free_netdev:
  3939. free_netdev(dev);
  3940. err_out_free_pci:
  3941. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3942. hw->st_le, hw->st_dma);
  3943. err_out_reset:
  3944. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3945. err_out_iounmap:
  3946. iounmap(hw->regs);
  3947. err_out_free_hw:
  3948. kfree(hw);
  3949. err_out_free_regions:
  3950. pci_release_regions(pdev);
  3951. err_out_disable:
  3952. pci_disable_device(pdev);
  3953. err_out:
  3954. pci_set_drvdata(pdev, NULL);
  3955. return err;
  3956. }
  3957. static void __devexit sky2_remove(struct pci_dev *pdev)
  3958. {
  3959. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3960. int i;
  3961. if (!hw)
  3962. return;
  3963. del_timer_sync(&hw->watchdog_timer);
  3964. cancel_work_sync(&hw->restart_work);
  3965. for (i = hw->ports-1; i >= 0; --i)
  3966. unregister_netdev(hw->dev[i]);
  3967. sky2_write32(hw, B0_IMSK, 0);
  3968. sky2_power_aux(hw);
  3969. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3970. sky2_read8(hw, B0_CTST);
  3971. free_irq(pdev->irq, hw);
  3972. if (hw->flags & SKY2_HW_USE_MSI)
  3973. pci_disable_msi(pdev);
  3974. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3975. hw->st_le, hw->st_dma);
  3976. pci_release_regions(pdev);
  3977. pci_disable_device(pdev);
  3978. for (i = hw->ports-1; i >= 0; --i)
  3979. free_netdev(hw->dev[i]);
  3980. iounmap(hw->regs);
  3981. kfree(hw);
  3982. pci_set_drvdata(pdev, NULL);
  3983. }
  3984. static int sky2_suspend(struct device *dev)
  3985. {
  3986. struct pci_dev *pdev = to_pci_dev(dev);
  3987. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3988. int i;
  3989. if (!hw)
  3990. return 0;
  3991. del_timer_sync(&hw->watchdog_timer);
  3992. cancel_work_sync(&hw->restart_work);
  3993. rtnl_lock();
  3994. sky2_all_down(hw);
  3995. for (i = 0; i < hw->ports; i++) {
  3996. struct net_device *dev = hw->dev[i];
  3997. struct sky2_port *sky2 = netdev_priv(dev);
  3998. if (sky2->wol)
  3999. sky2_wol_init(sky2);
  4000. }
  4001. sky2_power_aux(hw);
  4002. rtnl_unlock();
  4003. return 0;
  4004. }
  4005. #ifdef CONFIG_PM_SLEEP
  4006. static int sky2_resume(struct device *dev)
  4007. {
  4008. struct pci_dev *pdev = to_pci_dev(dev);
  4009. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4010. int err;
  4011. if (!hw)
  4012. return 0;
  4013. /* Re-enable all clocks */
  4014. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4015. if (err) {
  4016. dev_err(&pdev->dev, "PCI write config failed\n");
  4017. goto out;
  4018. }
  4019. rtnl_lock();
  4020. sky2_reset(hw);
  4021. sky2_all_up(hw);
  4022. rtnl_unlock();
  4023. return 0;
  4024. out:
  4025. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4026. pci_disable_device(pdev);
  4027. return err;
  4028. }
  4029. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4030. #define SKY2_PM_OPS (&sky2_pm_ops)
  4031. #else
  4032. #define SKY2_PM_OPS NULL
  4033. #endif
  4034. static void sky2_shutdown(struct pci_dev *pdev)
  4035. {
  4036. sky2_suspend(&pdev->dev);
  4037. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4038. pci_set_power_state(pdev, PCI_D3hot);
  4039. }
  4040. static struct pci_driver sky2_driver = {
  4041. .name = DRV_NAME,
  4042. .id_table = sky2_id_table,
  4043. .probe = sky2_probe,
  4044. .remove = __devexit_p(sky2_remove),
  4045. .shutdown = sky2_shutdown,
  4046. .driver.pm = SKY2_PM_OPS,
  4047. };
  4048. static int __init sky2_init_module(void)
  4049. {
  4050. pr_info("driver version " DRV_VERSION "\n");
  4051. sky2_debug_init();
  4052. return pci_register_driver(&sky2_driver);
  4053. }
  4054. static void __exit sky2_cleanup_module(void)
  4055. {
  4056. pci_unregister_driver(&sky2_driver);
  4057. sky2_debug_cleanup();
  4058. }
  4059. module_init(sky2_init_module);
  4060. module_exit(sky2_cleanup_module);
  4061. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4062. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4063. MODULE_LICENSE("GPL");
  4064. MODULE_VERSION(DRV_VERSION);