jme.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
  7. *
  8. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. #ifndef __JME_H_INCLUDED__
  25. #define __JME_H_INCLUDED__
  26. #include <linux/interrupt.h>
  27. #define DRV_NAME "jme"
  28. #define DRV_VERSION "1.0.8"
  29. #define PFX DRV_NAME ": "
  30. #define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
  31. #define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
  32. /*
  33. * Message related definitions
  34. */
  35. #define JME_DEF_MSG_ENABLE \
  36. (NETIF_MSG_PROBE | \
  37. NETIF_MSG_LINK | \
  38. NETIF_MSG_RX_ERR | \
  39. NETIF_MSG_TX_ERR | \
  40. NETIF_MSG_HW)
  41. #ifdef TX_DEBUG
  42. #define tx_dbg(priv, fmt, args...) \
  43. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args)
  44. #else
  45. #define tx_dbg(priv, fmt, args...) \
  46. do { \
  47. if (0) \
  48. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ##args); \
  49. } while (0)
  50. #endif
  51. /*
  52. * Extra PCI Configuration space interface
  53. */
  54. #define PCI_DCSR_MRRS 0x59
  55. #define PCI_DCSR_MRRS_MASK 0x70
  56. enum pci_dcsr_mrrs_vals {
  57. MRRS_128B = 0x00,
  58. MRRS_256B = 0x10,
  59. MRRS_512B = 0x20,
  60. MRRS_1024B = 0x30,
  61. MRRS_2048B = 0x40,
  62. MRRS_4096B = 0x50,
  63. };
  64. #define PCI_SPI 0xB0
  65. enum pci_spi_bits {
  66. SPI_EN = 0x10,
  67. SPI_MISO = 0x08,
  68. SPI_MOSI = 0x04,
  69. SPI_SCLK = 0x02,
  70. SPI_CS = 0x01,
  71. };
  72. struct jme_spi_op {
  73. void __user *uwbuf;
  74. void __user *urbuf;
  75. __u8 wn; /* Number of write actions */
  76. __u8 rn; /* Number of read actions */
  77. __u8 bitn; /* Number of bits per action */
  78. __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
  79. __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
  80. /* Internal use only */
  81. u8 *kwbuf;
  82. u8 *krbuf;
  83. u8 sr;
  84. u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
  85. };
  86. enum jme_spi_op_bits {
  87. SPI_MODE_CPHA = 0x01,
  88. SPI_MODE_CPOL = 0x02,
  89. SPI_MODE_DUP = 0x80,
  90. };
  91. #define HALF_US 500 /* 500 ns */
  92. #define JMESPIIOCTL SIOCDEVPRIVATE
  93. #define PCI_PRIV_PE1 0xE4
  94. enum pci_priv_pe1_bit_masks {
  95. PE1_ASPMSUPRT = 0x00000003, /*
  96. * RW:
  97. * Aspm_support[1:0]
  98. * (R/W Port of 5C[11:10])
  99. */
  100. PE1_MULTIFUN = 0x00000004, /* RW: Multi_fun_bit */
  101. PE1_RDYDMA = 0x00000008, /* RO: ~link.rdy_for_dma */
  102. PE1_ASPMOPTL = 0x00000030, /* RW: link.rx10s_option[1:0] */
  103. PE1_ASPMOPTH = 0x000000C0, /* RW: 10_req=[3]?HW:[2] */
  104. PE1_GPREG0 = 0x0000FF00, /*
  105. * SRW:
  106. * Cfg_gp_reg0
  107. * [7:6] phy_giga BG control
  108. * [5] CREQ_N as CREQ_N1 (CPPE# as CREQ#)
  109. * [4:0] Reserved
  110. */
  111. PE1_GPREG0_PBG = 0x0000C000, /* phy_giga BG control */
  112. PE1_GPREG1 = 0x00FF0000, /* RW: Cfg_gp_reg1 */
  113. PE1_REVID = 0xFF000000, /* RO: Rev ID */
  114. };
  115. enum pci_priv_pe1_values {
  116. PE1_GPREG0_ENBG = 0x00000000, /* en BG */
  117. PE1_GPREG0_PDD3COLD = 0x00004000, /* giga_PD + d3cold */
  118. PE1_GPREG0_PDPCIESD = 0x00008000, /* giga_PD + pcie_shutdown */
  119. PE1_GPREG0_PDPCIEIDDQ = 0x0000C000, /* giga_PD + pcie_iddq */
  120. };
  121. /*
  122. * Dynamic(adaptive)/Static PCC values
  123. */
  124. enum dynamic_pcc_values {
  125. PCC_OFF = 0,
  126. PCC_P1 = 1,
  127. PCC_P2 = 2,
  128. PCC_P3 = 3,
  129. PCC_OFF_TO = 0,
  130. PCC_P1_TO = 1,
  131. PCC_P2_TO = 64,
  132. PCC_P3_TO = 128,
  133. PCC_OFF_CNT = 0,
  134. PCC_P1_CNT = 1,
  135. PCC_P2_CNT = 16,
  136. PCC_P3_CNT = 32,
  137. };
  138. struct dynpcc_info {
  139. unsigned long last_bytes;
  140. unsigned long last_pkts;
  141. unsigned long intr_cnt;
  142. unsigned char cur;
  143. unsigned char attempt;
  144. unsigned char cnt;
  145. };
  146. #define PCC_INTERVAL_US 100000
  147. #define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
  148. #define PCC_P3_THRESHOLD (2 * 1024 * 1024)
  149. #define PCC_P2_THRESHOLD 800
  150. #define PCC_INTR_THRESHOLD 800
  151. #define PCC_TX_TO 1000
  152. #define PCC_TX_CNT 8
  153. /*
  154. * TX/RX Descriptors
  155. *
  156. * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
  157. */
  158. #define RING_DESC_ALIGN 16 /* Descriptor alignment */
  159. #define TX_DESC_SIZE 16
  160. #define TX_RING_NR 8
  161. #define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
  162. struct txdesc {
  163. union {
  164. __u8 all[16];
  165. __le32 dw[4];
  166. struct {
  167. /* DW0 */
  168. __le16 vlan;
  169. __u8 rsv1;
  170. __u8 flags;
  171. /* DW1 */
  172. __le16 datalen;
  173. __le16 mss;
  174. /* DW2 */
  175. __le16 pktsize;
  176. __le16 rsv2;
  177. /* DW3 */
  178. __le32 bufaddr;
  179. } desc1;
  180. struct {
  181. /* DW0 */
  182. __le16 rsv1;
  183. __u8 rsv2;
  184. __u8 flags;
  185. /* DW1 */
  186. __le16 datalen;
  187. __le16 rsv3;
  188. /* DW2 */
  189. __le32 bufaddrh;
  190. /* DW3 */
  191. __le32 bufaddrl;
  192. } desc2;
  193. struct {
  194. /* DW0 */
  195. __u8 ehdrsz;
  196. __u8 rsv1;
  197. __u8 rsv2;
  198. __u8 flags;
  199. /* DW1 */
  200. __le16 trycnt;
  201. __le16 segcnt;
  202. /* DW2 */
  203. __le16 pktsz;
  204. __le16 rsv3;
  205. /* DW3 */
  206. __le32 bufaddrl;
  207. } descwb;
  208. };
  209. };
  210. enum jme_txdesc_flags_bits {
  211. TXFLAG_OWN = 0x80,
  212. TXFLAG_INT = 0x40,
  213. TXFLAG_64BIT = 0x20,
  214. TXFLAG_TCPCS = 0x10,
  215. TXFLAG_UDPCS = 0x08,
  216. TXFLAG_IPCS = 0x04,
  217. TXFLAG_LSEN = 0x02,
  218. TXFLAG_TAGON = 0x01,
  219. };
  220. #define TXDESC_MSS_SHIFT 2
  221. enum jme_txwbdesc_flags_bits {
  222. TXWBFLAG_OWN = 0x80,
  223. TXWBFLAG_INT = 0x40,
  224. TXWBFLAG_TMOUT = 0x20,
  225. TXWBFLAG_TRYOUT = 0x10,
  226. TXWBFLAG_COL = 0x08,
  227. TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
  228. TXWBFLAG_TRYOUT |
  229. TXWBFLAG_COL,
  230. };
  231. #define RX_DESC_SIZE 16
  232. #define RX_RING_NR 4
  233. #define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
  234. #define RX_BUF_DMA_ALIGN 8
  235. #define RX_PREPAD_SIZE 10
  236. #define ETH_CRC_LEN 2
  237. #define RX_VLANHDR_LEN 2
  238. #define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
  239. ETH_HLEN + \
  240. ETH_CRC_LEN + \
  241. RX_VLANHDR_LEN + \
  242. RX_BUF_DMA_ALIGN)
  243. struct rxdesc {
  244. union {
  245. __u8 all[16];
  246. __le32 dw[4];
  247. struct {
  248. /* DW0 */
  249. __le16 rsv2;
  250. __u8 rsv1;
  251. __u8 flags;
  252. /* DW1 */
  253. __le16 datalen;
  254. __le16 wbcpl;
  255. /* DW2 */
  256. __le32 bufaddrh;
  257. /* DW3 */
  258. __le32 bufaddrl;
  259. } desc1;
  260. struct {
  261. /* DW0 */
  262. __le16 vlan;
  263. __le16 flags;
  264. /* DW1 */
  265. __le16 framesize;
  266. __u8 errstat;
  267. __u8 desccnt;
  268. /* DW2 */
  269. __le32 rsshash;
  270. /* DW3 */
  271. __u8 hashfun;
  272. __u8 hashtype;
  273. __le16 resrv;
  274. } descwb;
  275. };
  276. };
  277. enum jme_rxdesc_flags_bits {
  278. RXFLAG_OWN = 0x80,
  279. RXFLAG_INT = 0x40,
  280. RXFLAG_64BIT = 0x20,
  281. };
  282. enum jme_rxwbdesc_flags_bits {
  283. RXWBFLAG_OWN = 0x8000,
  284. RXWBFLAG_INT = 0x4000,
  285. RXWBFLAG_MF = 0x2000,
  286. RXWBFLAG_64BIT = 0x2000,
  287. RXWBFLAG_TCPON = 0x1000,
  288. RXWBFLAG_UDPON = 0x0800,
  289. RXWBFLAG_IPCS = 0x0400,
  290. RXWBFLAG_TCPCS = 0x0200,
  291. RXWBFLAG_UDPCS = 0x0100,
  292. RXWBFLAG_TAGON = 0x0080,
  293. RXWBFLAG_IPV4 = 0x0040,
  294. RXWBFLAG_IPV6 = 0x0020,
  295. RXWBFLAG_PAUSE = 0x0010,
  296. RXWBFLAG_MAGIC = 0x0008,
  297. RXWBFLAG_WAKEUP = 0x0004,
  298. RXWBFLAG_DEST = 0x0003,
  299. RXWBFLAG_DEST_UNI = 0x0001,
  300. RXWBFLAG_DEST_MUL = 0x0002,
  301. RXWBFLAG_DEST_BRO = 0x0003,
  302. };
  303. enum jme_rxwbdesc_desccnt_mask {
  304. RXWBDCNT_WBCPL = 0x80,
  305. RXWBDCNT_DCNT = 0x7F,
  306. };
  307. enum jme_rxwbdesc_errstat_bits {
  308. RXWBERR_LIMIT = 0x80,
  309. RXWBERR_MIIER = 0x40,
  310. RXWBERR_NIBON = 0x20,
  311. RXWBERR_COLON = 0x10,
  312. RXWBERR_ABORT = 0x08,
  313. RXWBERR_SHORT = 0x04,
  314. RXWBERR_OVERUN = 0x02,
  315. RXWBERR_CRCERR = 0x01,
  316. RXWBERR_ALLERR = 0xFF,
  317. };
  318. /*
  319. * Buffer information corresponding to ring descriptors.
  320. */
  321. struct jme_buffer_info {
  322. struct sk_buff *skb;
  323. dma_addr_t mapping;
  324. int len;
  325. int nr_desc;
  326. unsigned long start_xmit;
  327. };
  328. /*
  329. * The structure holding buffer information and ring descriptors all together.
  330. */
  331. struct jme_ring {
  332. void *alloc; /* pointer to allocated memory */
  333. void *desc; /* pointer to ring memory */
  334. dma_addr_t dmaalloc; /* phys address of ring alloc */
  335. dma_addr_t dma; /* phys address for ring dma */
  336. /* Buffer information corresponding to each descriptor */
  337. struct jme_buffer_info *bufinf;
  338. int next_to_use;
  339. atomic_t next_to_clean;
  340. atomic_t nr_free;
  341. };
  342. #define NET_STAT(priv) (priv->dev->stats)
  343. #define NETDEV_GET_STATS(netdev, fun_ptr)
  344. #define DECLARE_NET_DEVICE_STATS
  345. #define DECLARE_NAPI_STRUCT struct napi_struct napi;
  346. #define NETIF_NAPI_SET(dev, napis, pollfn, q) \
  347. netif_napi_add(dev, napis, pollfn, q);
  348. #define JME_NAPI_HOLDER(holder) struct napi_struct *holder
  349. #define JME_NAPI_WEIGHT(w) int w
  350. #define JME_NAPI_WEIGHT_VAL(w) w
  351. #define JME_NAPI_WEIGHT_SET(w, r)
  352. #define JME_RX_COMPLETE(dev, napis) napi_complete(napis)
  353. #define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
  354. #define JME_NAPI_DISABLE(priv) \
  355. if (!napi_disable_pending(&priv->napi)) \
  356. napi_disable(&priv->napi);
  357. #define JME_RX_SCHEDULE_PREP(priv) \
  358. napi_schedule_prep(&priv->napi)
  359. #define JME_RX_SCHEDULE(priv) \
  360. __napi_schedule(&priv->napi);
  361. /*
  362. * Jmac Adapter Private data
  363. */
  364. struct jme_adapter {
  365. struct pci_dev *pdev;
  366. struct net_device *dev;
  367. void __iomem *regs;
  368. struct mii_if_info mii_if;
  369. struct jme_ring rxring[RX_RING_NR];
  370. struct jme_ring txring[TX_RING_NR];
  371. spinlock_t phy_lock;
  372. spinlock_t macaddr_lock;
  373. spinlock_t rxmcs_lock;
  374. struct tasklet_struct rxempty_task;
  375. struct tasklet_struct rxclean_task;
  376. struct tasklet_struct txclean_task;
  377. struct tasklet_struct linkch_task;
  378. struct tasklet_struct pcc_task;
  379. unsigned long flags;
  380. u32 reg_txcs;
  381. u32 reg_txpfc;
  382. u32 reg_rxcs;
  383. u32 reg_rxmcs;
  384. u32 reg_ghc;
  385. u32 reg_pmcs;
  386. u32 reg_gpreg1;
  387. u32 phylink;
  388. u32 tx_ring_size;
  389. u32 tx_ring_mask;
  390. u32 tx_wake_threshold;
  391. u32 rx_ring_size;
  392. u32 rx_ring_mask;
  393. u8 mrrs;
  394. unsigned int fpgaver;
  395. u8 chiprev;
  396. u8 chip_main_rev;
  397. u8 chip_sub_rev;
  398. u8 pcirev;
  399. u32 msg_enable;
  400. struct ethtool_cmd old_ecmd;
  401. unsigned int old_mtu;
  402. struct vlan_group *vlgrp;
  403. struct dynpcc_info dpi;
  404. atomic_t intr_sem;
  405. atomic_t link_changing;
  406. atomic_t tx_cleaning;
  407. atomic_t rx_cleaning;
  408. atomic_t rx_empty;
  409. int (*jme_rx)(struct sk_buff *skb);
  410. int (*jme_vlan_rx)(struct sk_buff *skb,
  411. struct vlan_group *grp,
  412. unsigned short vlan_tag);
  413. DECLARE_NAPI_STRUCT
  414. DECLARE_NET_DEVICE_STATS
  415. };
  416. enum jme_flags_bits {
  417. JME_FLAG_MSI = 1,
  418. JME_FLAG_SSET = 2,
  419. JME_FLAG_POLL = 5,
  420. JME_FLAG_SHUTDOWN = 6,
  421. };
  422. #define TX_TIMEOUT (5 * HZ)
  423. #define JME_REG_LEN 0x500
  424. #define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
  425. static inline struct jme_adapter*
  426. jme_napi_priv(struct napi_struct *napi)
  427. {
  428. struct jme_adapter *jme;
  429. jme = container_of(napi, struct jme_adapter, napi);
  430. return jme;
  431. }
  432. /*
  433. * MMaped I/O Resters
  434. */
  435. enum jme_iomap_offsets {
  436. JME_MAC = 0x0000,
  437. JME_PHY = 0x0400,
  438. JME_MISC = 0x0800,
  439. JME_RSS = 0x0C00,
  440. };
  441. enum jme_iomap_lens {
  442. JME_MAC_LEN = 0x80,
  443. JME_PHY_LEN = 0x58,
  444. JME_MISC_LEN = 0x98,
  445. JME_RSS_LEN = 0xFF,
  446. };
  447. enum jme_iomap_regs {
  448. JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
  449. JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
  450. JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
  451. JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
  452. JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
  453. JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
  454. JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
  455. JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
  456. JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
  457. JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
  458. JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
  459. JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
  460. JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
  461. JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
  462. JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
  463. JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
  464. JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
  465. JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
  466. JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
  467. JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
  468. JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
  469. JME_GHC = JME_MAC | 0x54, /* Global Host Control */
  470. JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
  471. JME_PHY_PWR = JME_PHY | 0x24, /* New PHY Power Ctrl Register */
  472. JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
  473. JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
  474. JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
  475. JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
  476. JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
  477. JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
  478. JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
  479. JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
  480. JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
  481. JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
  482. JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
  483. JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
  484. JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
  485. JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
  486. JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
  487. JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
  488. JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
  489. JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
  490. JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
  491. JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
  492. };
  493. /*
  494. * TX Control/Status Bits
  495. */
  496. enum jme_txcs_bits {
  497. TXCS_QUEUE7S = 0x00008000,
  498. TXCS_QUEUE6S = 0x00004000,
  499. TXCS_QUEUE5S = 0x00002000,
  500. TXCS_QUEUE4S = 0x00001000,
  501. TXCS_QUEUE3S = 0x00000800,
  502. TXCS_QUEUE2S = 0x00000400,
  503. TXCS_QUEUE1S = 0x00000200,
  504. TXCS_QUEUE0S = 0x00000100,
  505. TXCS_FIFOTH = 0x000000C0,
  506. TXCS_DMASIZE = 0x00000030,
  507. TXCS_BURST = 0x00000004,
  508. TXCS_ENABLE = 0x00000001,
  509. };
  510. enum jme_txcs_value {
  511. TXCS_FIFOTH_16QW = 0x000000C0,
  512. TXCS_FIFOTH_12QW = 0x00000080,
  513. TXCS_FIFOTH_8QW = 0x00000040,
  514. TXCS_FIFOTH_4QW = 0x00000000,
  515. TXCS_DMASIZE_64B = 0x00000000,
  516. TXCS_DMASIZE_128B = 0x00000010,
  517. TXCS_DMASIZE_256B = 0x00000020,
  518. TXCS_DMASIZE_512B = 0x00000030,
  519. TXCS_SELECT_QUEUE0 = 0x00000000,
  520. TXCS_SELECT_QUEUE1 = 0x00010000,
  521. TXCS_SELECT_QUEUE2 = 0x00020000,
  522. TXCS_SELECT_QUEUE3 = 0x00030000,
  523. TXCS_SELECT_QUEUE4 = 0x00040000,
  524. TXCS_SELECT_QUEUE5 = 0x00050000,
  525. TXCS_SELECT_QUEUE6 = 0x00060000,
  526. TXCS_SELECT_QUEUE7 = 0x00070000,
  527. TXCS_DEFAULT = TXCS_FIFOTH_4QW |
  528. TXCS_BURST,
  529. };
  530. #define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
  531. /*
  532. * TX MAC Control/Status Bits
  533. */
  534. enum jme_txmcs_bit_masks {
  535. TXMCS_IFG2 = 0xC0000000,
  536. TXMCS_IFG1 = 0x30000000,
  537. TXMCS_TTHOLD = 0x00000300,
  538. TXMCS_FBURST = 0x00000080,
  539. TXMCS_CARRIEREXT = 0x00000040,
  540. TXMCS_DEFER = 0x00000020,
  541. TXMCS_BACKOFF = 0x00000010,
  542. TXMCS_CARRIERSENSE = 0x00000008,
  543. TXMCS_COLLISION = 0x00000004,
  544. TXMCS_CRC = 0x00000002,
  545. TXMCS_PADDING = 0x00000001,
  546. };
  547. enum jme_txmcs_values {
  548. TXMCS_IFG2_6_4 = 0x00000000,
  549. TXMCS_IFG2_8_5 = 0x40000000,
  550. TXMCS_IFG2_10_6 = 0x80000000,
  551. TXMCS_IFG2_12_7 = 0xC0000000,
  552. TXMCS_IFG1_8_4 = 0x00000000,
  553. TXMCS_IFG1_12_6 = 0x10000000,
  554. TXMCS_IFG1_16_8 = 0x20000000,
  555. TXMCS_IFG1_20_10 = 0x30000000,
  556. TXMCS_TTHOLD_1_8 = 0x00000000,
  557. TXMCS_TTHOLD_1_4 = 0x00000100,
  558. TXMCS_TTHOLD_1_2 = 0x00000200,
  559. TXMCS_TTHOLD_FULL = 0x00000300,
  560. TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
  561. TXMCS_IFG1_16_8 |
  562. TXMCS_TTHOLD_FULL |
  563. TXMCS_DEFER |
  564. TXMCS_CRC |
  565. TXMCS_PADDING,
  566. };
  567. enum jme_txpfc_bits_masks {
  568. TXPFC_VLAN_TAG = 0xFFFF0000,
  569. TXPFC_VLAN_EN = 0x00008000,
  570. TXPFC_PF_EN = 0x00000001,
  571. };
  572. enum jme_txtrhd_bits_masks {
  573. TXTRHD_TXPEN = 0x80000000,
  574. TXTRHD_TXP = 0x7FFFFF00,
  575. TXTRHD_TXREN = 0x00000080,
  576. TXTRHD_TXRL = 0x0000007F,
  577. };
  578. enum jme_txtrhd_shifts {
  579. TXTRHD_TXP_SHIFT = 8,
  580. TXTRHD_TXRL_SHIFT = 0,
  581. };
  582. enum jme_txtrhd_values {
  583. TXTRHD_FULLDUPLEX = 0x00000000,
  584. TXTRHD_HALFDUPLEX = TXTRHD_TXPEN |
  585. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  586. TXTRHD_TXREN |
  587. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL),
  588. };
  589. /*
  590. * RX Control/Status Bits
  591. */
  592. enum jme_rxcs_bit_masks {
  593. /* FIFO full threshold for transmitting Tx Pause Packet */
  594. RXCS_FIFOTHTP = 0x30000000,
  595. /* FIFO threshold for processing next packet */
  596. RXCS_FIFOTHNP = 0x0C000000,
  597. RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
  598. RXCS_QUEUESEL = 0x00030000, /* Queue selection */
  599. RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
  600. RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
  601. RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
  602. RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
  603. RXCS_SHORT = 0x00000010, /* Enable receive short packet */
  604. RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
  605. RXCS_QST = 0x00000004, /* Receive queue start */
  606. RXCS_SUSPEND = 0x00000002,
  607. RXCS_ENABLE = 0x00000001,
  608. };
  609. enum jme_rxcs_values {
  610. RXCS_FIFOTHTP_16T = 0x00000000,
  611. RXCS_FIFOTHTP_32T = 0x10000000,
  612. RXCS_FIFOTHTP_64T = 0x20000000,
  613. RXCS_FIFOTHTP_128T = 0x30000000,
  614. RXCS_FIFOTHNP_16QW = 0x00000000,
  615. RXCS_FIFOTHNP_32QW = 0x04000000,
  616. RXCS_FIFOTHNP_64QW = 0x08000000,
  617. RXCS_FIFOTHNP_128QW = 0x0C000000,
  618. RXCS_DMAREQSZ_16B = 0x00000000,
  619. RXCS_DMAREQSZ_32B = 0x01000000,
  620. RXCS_DMAREQSZ_64B = 0x02000000,
  621. RXCS_DMAREQSZ_128B = 0x03000000,
  622. RXCS_QUEUESEL_Q0 = 0x00000000,
  623. RXCS_QUEUESEL_Q1 = 0x00010000,
  624. RXCS_QUEUESEL_Q2 = 0x00020000,
  625. RXCS_QUEUESEL_Q3 = 0x00030000,
  626. RXCS_RETRYGAP_256ns = 0x00000000,
  627. RXCS_RETRYGAP_512ns = 0x00001000,
  628. RXCS_RETRYGAP_1024ns = 0x00002000,
  629. RXCS_RETRYGAP_2048ns = 0x00003000,
  630. RXCS_RETRYGAP_4096ns = 0x00004000,
  631. RXCS_RETRYGAP_8192ns = 0x00005000,
  632. RXCS_RETRYGAP_16384ns = 0x00006000,
  633. RXCS_RETRYGAP_32768ns = 0x00007000,
  634. RXCS_RETRYCNT_0 = 0x00000000,
  635. RXCS_RETRYCNT_4 = 0x00000100,
  636. RXCS_RETRYCNT_8 = 0x00000200,
  637. RXCS_RETRYCNT_12 = 0x00000300,
  638. RXCS_RETRYCNT_16 = 0x00000400,
  639. RXCS_RETRYCNT_20 = 0x00000500,
  640. RXCS_RETRYCNT_24 = 0x00000600,
  641. RXCS_RETRYCNT_28 = 0x00000700,
  642. RXCS_RETRYCNT_32 = 0x00000800,
  643. RXCS_RETRYCNT_36 = 0x00000900,
  644. RXCS_RETRYCNT_40 = 0x00000A00,
  645. RXCS_RETRYCNT_44 = 0x00000B00,
  646. RXCS_RETRYCNT_48 = 0x00000C00,
  647. RXCS_RETRYCNT_52 = 0x00000D00,
  648. RXCS_RETRYCNT_56 = 0x00000E00,
  649. RXCS_RETRYCNT_60 = 0x00000F00,
  650. RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
  651. RXCS_FIFOTHNP_128QW |
  652. RXCS_DMAREQSZ_128B |
  653. RXCS_RETRYGAP_256ns |
  654. RXCS_RETRYCNT_32,
  655. };
  656. #define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
  657. /*
  658. * RX MAC Control/Status Bits
  659. */
  660. enum jme_rxmcs_bits {
  661. RXMCS_ALLFRAME = 0x00000800,
  662. RXMCS_BRDFRAME = 0x00000400,
  663. RXMCS_MULFRAME = 0x00000200,
  664. RXMCS_UNIFRAME = 0x00000100,
  665. RXMCS_ALLMULFRAME = 0x00000080,
  666. RXMCS_MULFILTERED = 0x00000040,
  667. RXMCS_RXCOLLDEC = 0x00000020,
  668. RXMCS_FLOWCTRL = 0x00000008,
  669. RXMCS_VTAGRM = 0x00000004,
  670. RXMCS_PREPAD = 0x00000002,
  671. RXMCS_CHECKSUM = 0x00000001,
  672. RXMCS_DEFAULT = RXMCS_VTAGRM |
  673. RXMCS_PREPAD |
  674. RXMCS_FLOWCTRL |
  675. RXMCS_CHECKSUM,
  676. };
  677. /*
  678. * Wakeup Frame setup interface registers
  679. */
  680. #define WAKEUP_FRAME_NR 8
  681. #define WAKEUP_FRAME_MASK_DWNR 4
  682. enum jme_wfoi_bit_masks {
  683. WFOI_MASK_SEL = 0x00000070,
  684. WFOI_CRC_SEL = 0x00000008,
  685. WFOI_FRAME_SEL = 0x00000007,
  686. };
  687. enum jme_wfoi_shifts {
  688. WFOI_MASK_SHIFT = 4,
  689. };
  690. /*
  691. * SMI Related definitions
  692. */
  693. enum jme_smi_bit_mask {
  694. SMI_DATA_MASK = 0xFFFF0000,
  695. SMI_REG_ADDR_MASK = 0x0000F800,
  696. SMI_PHY_ADDR_MASK = 0x000007C0,
  697. SMI_OP_WRITE = 0x00000020,
  698. /* Set to 1, after req done it'll be cleared to 0 */
  699. SMI_OP_REQ = 0x00000010,
  700. SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
  701. SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
  702. SMI_OP_MDC = 0x00000002, /* Software CLK Control */
  703. SMI_OP_MDEN = 0x00000001, /* Software access Enable */
  704. };
  705. enum jme_smi_bit_shift {
  706. SMI_DATA_SHIFT = 16,
  707. SMI_REG_ADDR_SHIFT = 11,
  708. SMI_PHY_ADDR_SHIFT = 6,
  709. };
  710. static inline u32 smi_reg_addr(int x)
  711. {
  712. return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
  713. }
  714. static inline u32 smi_phy_addr(int x)
  715. {
  716. return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
  717. }
  718. #define JME_PHY_TIMEOUT 100 /* 100 msec */
  719. #define JME_PHY_REG_NR 32
  720. /*
  721. * Global Host Control
  722. */
  723. enum jme_ghc_bit_mask {
  724. GHC_SWRST = 0x40000000,
  725. GHC_TO_CLK_SRC = 0x00C00000,
  726. GHC_TXMAC_CLK_SRC = 0x00300000,
  727. GHC_DPX = 0x00000040,
  728. GHC_SPEED = 0x00000030,
  729. GHC_LINK_POLL = 0x00000001,
  730. };
  731. enum jme_ghc_speed_val {
  732. GHC_SPEED_10M = 0x00000010,
  733. GHC_SPEED_100M = 0x00000020,
  734. GHC_SPEED_1000M = 0x00000030,
  735. };
  736. enum jme_ghc_to_clk {
  737. GHC_TO_CLK_OFF = 0x00000000,
  738. GHC_TO_CLK_GPHY = 0x00400000,
  739. GHC_TO_CLK_PCIE = 0x00800000,
  740. GHC_TO_CLK_INVALID = 0x00C00000,
  741. };
  742. enum jme_ghc_txmac_clk {
  743. GHC_TXMAC_CLK_OFF = 0x00000000,
  744. GHC_TXMAC_CLK_GPHY = 0x00100000,
  745. GHC_TXMAC_CLK_PCIE = 0x00200000,
  746. GHC_TXMAC_CLK_INVALID = 0x00300000,
  747. };
  748. /*
  749. * Power management control and status register
  750. */
  751. enum jme_pmcs_bit_masks {
  752. PMCS_WF7DET = 0x80000000,
  753. PMCS_WF6DET = 0x40000000,
  754. PMCS_WF5DET = 0x20000000,
  755. PMCS_WF4DET = 0x10000000,
  756. PMCS_WF3DET = 0x08000000,
  757. PMCS_WF2DET = 0x04000000,
  758. PMCS_WF1DET = 0x02000000,
  759. PMCS_WF0DET = 0x01000000,
  760. PMCS_LFDET = 0x00040000,
  761. PMCS_LRDET = 0x00020000,
  762. PMCS_MFDET = 0x00010000,
  763. PMCS_WF7EN = 0x00008000,
  764. PMCS_WF6EN = 0x00004000,
  765. PMCS_WF5EN = 0x00002000,
  766. PMCS_WF4EN = 0x00001000,
  767. PMCS_WF3EN = 0x00000800,
  768. PMCS_WF2EN = 0x00000400,
  769. PMCS_WF1EN = 0x00000200,
  770. PMCS_WF0EN = 0x00000100,
  771. PMCS_LFEN = 0x00000004,
  772. PMCS_LREN = 0x00000002,
  773. PMCS_MFEN = 0x00000001,
  774. };
  775. /*
  776. * New PHY Power Control Register
  777. */
  778. enum jme_phy_pwr_bit_masks {
  779. PHY_PWR_DWN1SEL = 0x01000000, /* Phy_giga.p_PWR_DOWN1_SEL */
  780. PHY_PWR_DWN1SW = 0x02000000, /* Phy_giga.p_PWR_DOWN1_SW */
  781. PHY_PWR_DWN2 = 0x04000000, /* Phy_giga.p_PWR_DOWN2 */
  782. PHY_PWR_CLKSEL = 0x08000000, /*
  783. * XTL_OUT Clock select
  784. * (an internal free-running clock)
  785. * 0: xtl_out = phy_giga.A_XTL25_O
  786. * 1: xtl_out = phy_giga.PD_OSC
  787. */
  788. };
  789. /*
  790. * Giga PHY Status Registers
  791. */
  792. enum jme_phy_link_bit_mask {
  793. PHY_LINK_SPEED_MASK = 0x0000C000,
  794. PHY_LINK_DUPLEX = 0x00002000,
  795. PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
  796. PHY_LINK_UP = 0x00000400,
  797. PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
  798. PHY_LINK_MDI_STAT = 0x00000040,
  799. };
  800. enum jme_phy_link_speed_val {
  801. PHY_LINK_SPEED_10M = 0x00000000,
  802. PHY_LINK_SPEED_100M = 0x00004000,
  803. PHY_LINK_SPEED_1000M = 0x00008000,
  804. };
  805. #define JME_SPDRSV_TIMEOUT 500 /* 500 us */
  806. /*
  807. * SMB Control and Status
  808. */
  809. enum jme_smbcsr_bit_mask {
  810. SMBCSR_CNACK = 0x00020000,
  811. SMBCSR_RELOAD = 0x00010000,
  812. SMBCSR_EEPROMD = 0x00000020,
  813. SMBCSR_INITDONE = 0x00000010,
  814. SMBCSR_BUSY = 0x0000000F,
  815. };
  816. enum jme_smbintf_bit_mask {
  817. SMBINTF_HWDATR = 0xFF000000,
  818. SMBINTF_HWDATW = 0x00FF0000,
  819. SMBINTF_HWADDR = 0x0000FF00,
  820. SMBINTF_HWRWN = 0x00000020,
  821. SMBINTF_HWCMD = 0x00000010,
  822. SMBINTF_FASTM = 0x00000008,
  823. SMBINTF_GPIOSCL = 0x00000004,
  824. SMBINTF_GPIOSDA = 0x00000002,
  825. SMBINTF_GPIOEN = 0x00000001,
  826. };
  827. enum jme_smbintf_vals {
  828. SMBINTF_HWRWN_READ = 0x00000020,
  829. SMBINTF_HWRWN_WRITE = 0x00000000,
  830. };
  831. enum jme_smbintf_shifts {
  832. SMBINTF_HWDATR_SHIFT = 24,
  833. SMBINTF_HWDATW_SHIFT = 16,
  834. SMBINTF_HWADDR_SHIFT = 8,
  835. };
  836. #define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
  837. #define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
  838. #define JME_SMB_LEN 256
  839. #define JME_EEPROM_MAGIC 0x250
  840. /*
  841. * Timer Control/Status Register
  842. */
  843. enum jme_tmcsr_bit_masks {
  844. TMCSR_SWIT = 0x80000000,
  845. TMCSR_EN = 0x01000000,
  846. TMCSR_CNT = 0x00FFFFFF,
  847. };
  848. /*
  849. * General Purpose REG-0
  850. */
  851. enum jme_gpreg0_masks {
  852. GPREG0_DISSH = 0xFF000000,
  853. GPREG0_PCIRLMT = 0x00300000,
  854. GPREG0_PCCNOMUTCLR = 0x00040000,
  855. GPREG0_LNKINTPOLL = 0x00001000,
  856. GPREG0_PCCTMR = 0x00000300,
  857. GPREG0_PHYADDR = 0x0000001F,
  858. };
  859. enum jme_gpreg0_vals {
  860. GPREG0_DISSH_DW7 = 0x80000000,
  861. GPREG0_DISSH_DW6 = 0x40000000,
  862. GPREG0_DISSH_DW5 = 0x20000000,
  863. GPREG0_DISSH_DW4 = 0x10000000,
  864. GPREG0_DISSH_DW3 = 0x08000000,
  865. GPREG0_DISSH_DW2 = 0x04000000,
  866. GPREG0_DISSH_DW1 = 0x02000000,
  867. GPREG0_DISSH_DW0 = 0x01000000,
  868. GPREG0_DISSH_ALL = 0xFF000000,
  869. GPREG0_PCIRLMT_8 = 0x00000000,
  870. GPREG0_PCIRLMT_6 = 0x00100000,
  871. GPREG0_PCIRLMT_5 = 0x00200000,
  872. GPREG0_PCIRLMT_4 = 0x00300000,
  873. GPREG0_PCCTMR_16ns = 0x00000000,
  874. GPREG0_PCCTMR_256ns = 0x00000100,
  875. GPREG0_PCCTMR_1us = 0x00000200,
  876. GPREG0_PCCTMR_1ms = 0x00000300,
  877. GPREG0_PHYADDR_1 = 0x00000001,
  878. GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
  879. GPREG0_PCCTMR_1us |
  880. GPREG0_PHYADDR_1,
  881. };
  882. /*
  883. * General Purpose REG-1
  884. */
  885. enum jme_gpreg1_bit_masks {
  886. GPREG1_RXCLKOFF = 0x04000000,
  887. GPREG1_PCREQN = 0x00020000,
  888. GPREG1_HALFMODEPATCH = 0x00000040, /* For Chip revision 0x11 only */
  889. GPREG1_RSSPATCH = 0x00000020, /* For Chip revision 0x11 only */
  890. GPREG1_INTRDELAYUNIT = 0x00000018,
  891. GPREG1_INTRDELAYENABLE = 0x00000007,
  892. };
  893. enum jme_gpreg1_vals {
  894. GPREG1_INTDLYUNIT_16NS = 0x00000000,
  895. GPREG1_INTDLYUNIT_256NS = 0x00000008,
  896. GPREG1_INTDLYUNIT_1US = 0x00000010,
  897. GPREG1_INTDLYUNIT_16US = 0x00000018,
  898. GPREG1_INTDLYEN_1U = 0x00000001,
  899. GPREG1_INTDLYEN_2U = 0x00000002,
  900. GPREG1_INTDLYEN_3U = 0x00000003,
  901. GPREG1_INTDLYEN_4U = 0x00000004,
  902. GPREG1_INTDLYEN_5U = 0x00000005,
  903. GPREG1_INTDLYEN_6U = 0x00000006,
  904. GPREG1_INTDLYEN_7U = 0x00000007,
  905. GPREG1_DEFAULT = GPREG1_PCREQN,
  906. };
  907. /*
  908. * Interrupt Status Bits
  909. */
  910. enum jme_interrupt_bits {
  911. INTR_SWINTR = 0x80000000,
  912. INTR_TMINTR = 0x40000000,
  913. INTR_LINKCH = 0x20000000,
  914. INTR_PAUSERCV = 0x10000000,
  915. INTR_MAGICRCV = 0x08000000,
  916. INTR_WAKERCV = 0x04000000,
  917. INTR_PCCRX0TO = 0x02000000,
  918. INTR_PCCRX1TO = 0x01000000,
  919. INTR_PCCRX2TO = 0x00800000,
  920. INTR_PCCRX3TO = 0x00400000,
  921. INTR_PCCTXTO = 0x00200000,
  922. INTR_PCCRX0 = 0x00100000,
  923. INTR_PCCRX1 = 0x00080000,
  924. INTR_PCCRX2 = 0x00040000,
  925. INTR_PCCRX3 = 0x00020000,
  926. INTR_PCCTX = 0x00010000,
  927. INTR_RX3EMP = 0x00008000,
  928. INTR_RX2EMP = 0x00004000,
  929. INTR_RX1EMP = 0x00002000,
  930. INTR_RX0EMP = 0x00001000,
  931. INTR_RX3 = 0x00000800,
  932. INTR_RX2 = 0x00000400,
  933. INTR_RX1 = 0x00000200,
  934. INTR_RX0 = 0x00000100,
  935. INTR_TX7 = 0x00000080,
  936. INTR_TX6 = 0x00000040,
  937. INTR_TX5 = 0x00000020,
  938. INTR_TX4 = 0x00000010,
  939. INTR_TX3 = 0x00000008,
  940. INTR_TX2 = 0x00000004,
  941. INTR_TX1 = 0x00000002,
  942. INTR_TX0 = 0x00000001,
  943. };
  944. static const u32 INTR_ENABLE = INTR_SWINTR |
  945. INTR_TMINTR |
  946. INTR_LINKCH |
  947. INTR_PCCRX0TO |
  948. INTR_PCCRX0 |
  949. INTR_PCCTXTO |
  950. INTR_PCCTX |
  951. INTR_RX0EMP;
  952. /*
  953. * PCC Control Registers
  954. */
  955. enum jme_pccrx_masks {
  956. PCCRXTO_MASK = 0xFFFF0000,
  957. PCCRX_MASK = 0x0000FF00,
  958. };
  959. enum jme_pcctx_masks {
  960. PCCTXTO_MASK = 0xFFFF0000,
  961. PCCTX_MASK = 0x0000FF00,
  962. PCCTX_QS_MASK = 0x000000FF,
  963. };
  964. enum jme_pccrx_shifts {
  965. PCCRXTO_SHIFT = 16,
  966. PCCRX_SHIFT = 8,
  967. };
  968. enum jme_pcctx_shifts {
  969. PCCTXTO_SHIFT = 16,
  970. PCCTX_SHIFT = 8,
  971. };
  972. enum jme_pcctx_bits {
  973. PCCTXQ0_EN = 0x00000001,
  974. PCCTXQ1_EN = 0x00000002,
  975. PCCTXQ2_EN = 0x00000004,
  976. PCCTXQ3_EN = 0x00000008,
  977. PCCTXQ4_EN = 0x00000010,
  978. PCCTXQ5_EN = 0x00000020,
  979. PCCTXQ6_EN = 0x00000040,
  980. PCCTXQ7_EN = 0x00000080,
  981. };
  982. /*
  983. * Chip Mode Register
  984. */
  985. enum jme_chipmode_bit_masks {
  986. CM_FPGAVER_MASK = 0xFFFF0000,
  987. CM_CHIPREV_MASK = 0x0000FF00,
  988. CM_CHIPMODE_MASK = 0x0000000F,
  989. };
  990. enum jme_chipmode_shifts {
  991. CM_FPGAVER_SHIFT = 16,
  992. CM_CHIPREV_SHIFT = 8,
  993. };
  994. /*
  995. * Aggressive Power Mode Control
  996. */
  997. enum jme_apmc_bits {
  998. JME_APMC_PCIE_SD_EN = 0x40000000,
  999. JME_APMC_PSEUDO_HP_EN = 0x20000000,
  1000. JME_APMC_EPIEN = 0x04000000,
  1001. JME_APMC_EPIEN_CTRL = 0x03000000,
  1002. };
  1003. enum jme_apmc_values {
  1004. JME_APMC_EPIEN_CTRL_EN = 0x02000000,
  1005. JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
  1006. };
  1007. #define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
  1008. #ifdef REG_DEBUG
  1009. static char *MAC_REG_NAME[] = {
  1010. "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
  1011. "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
  1012. "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
  1013. "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
  1014. "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
  1015. "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
  1016. "JME_PMCS"};
  1017. static char *PE_REG_NAME[] = {
  1018. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1019. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1020. "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
  1021. "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1022. "JME_SMBCSR", "JME_SMBINTF"};
  1023. static char *MISC_REG_NAME[] = {
  1024. "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
  1025. "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
  1026. "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
  1027. "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
  1028. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1029. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1030. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  1031. "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
  1032. "JME_PCCSRX0"};
  1033. static inline void reg_dbg(const struct jme_adapter *jme,
  1034. const char *msg, u32 val, u32 reg)
  1035. {
  1036. const char *regname;
  1037. switch (reg & 0xF00) {
  1038. case 0x000:
  1039. regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
  1040. break;
  1041. case 0x400:
  1042. regname = PE_REG_NAME[(reg & 0xFF) >> 2];
  1043. break;
  1044. case 0x800:
  1045. regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
  1046. break;
  1047. default:
  1048. regname = PE_REG_NAME[0];
  1049. }
  1050. printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
  1051. msg, val, regname);
  1052. }
  1053. #else
  1054. static inline void reg_dbg(const struct jme_adapter *jme,
  1055. const char *msg, u32 val, u32 reg) {}
  1056. #endif
  1057. /*
  1058. * Read/Write MMaped I/O Registers
  1059. */
  1060. static inline u32 jread32(struct jme_adapter *jme, u32 reg)
  1061. {
  1062. return readl(jme->regs + reg);
  1063. }
  1064. static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
  1065. {
  1066. reg_dbg(jme, "REG WRITE", val, reg);
  1067. writel(val, jme->regs + reg);
  1068. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1069. }
  1070. static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
  1071. {
  1072. /*
  1073. * Read after write should cause flush
  1074. */
  1075. reg_dbg(jme, "REG WRITE FLUSH", val, reg);
  1076. writel(val, jme->regs + reg);
  1077. readl(jme->regs + reg);
  1078. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1079. }
  1080. /*
  1081. * PHY Regs
  1082. */
  1083. enum jme_phy_reg17_bit_masks {
  1084. PREG17_SPEED = 0xC000,
  1085. PREG17_DUPLEX = 0x2000,
  1086. PREG17_SPDRSV = 0x0800,
  1087. PREG17_LNKUP = 0x0400,
  1088. PREG17_MDI = 0x0040,
  1089. };
  1090. enum jme_phy_reg17_vals {
  1091. PREG17_SPEED_10M = 0x0000,
  1092. PREG17_SPEED_100M = 0x4000,
  1093. PREG17_SPEED_1000M = 0x8000,
  1094. };
  1095. #define BMSR_ANCOMP 0x0020
  1096. /*
  1097. * Workaround
  1098. */
  1099. static inline int is_buggy250(unsigned short device, u8 chiprev)
  1100. {
  1101. return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
  1102. }
  1103. static inline int new_phy_power_ctrl(u8 chip_main_rev)
  1104. {
  1105. return chip_main_rev >= 5;
  1106. }
  1107. /*
  1108. * Function prototypes
  1109. */
  1110. static int jme_set_settings(struct net_device *netdev,
  1111. struct ethtool_cmd *ecmd);
  1112. static void jme_set_unicastaddr(struct net_device *netdev);
  1113. static void jme_set_multi(struct net_device *netdev);
  1114. #endif