smsc-ircc2.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033
  1. /*********************************************************************
  2. *
  3. * Description: Driver for the SMC Infrared Communications Controller
  4. * Status: Experimental.
  5. * Author: Daniele Peri (peri@csai.unipa.it)
  6. * Created at:
  7. * Modified at:
  8. * Modified by:
  9. *
  10. * Copyright (c) 2002 Daniele Peri
  11. * All Rights Reserved.
  12. * Copyright (c) 2002 Jean Tourrilhes
  13. * Copyright (c) 2006 Linus Walleij
  14. *
  15. *
  16. * Based on smc-ircc.c:
  17. *
  18. * Copyright (c) 2001 Stefani Seibold
  19. * Copyright (c) 1999-2001 Dag Brattli
  20. * Copyright (c) 1998-1999 Thomas Davis,
  21. *
  22. * and irport.c:
  23. *
  24. * Copyright (c) 1997, 1998, 1999-2000 Dag Brattli, All Rights Reserved.
  25. *
  26. *
  27. * This program is free software; you can redistribute it and/or
  28. * modify it under the terms of the GNU General Public License as
  29. * published by the Free Software Foundation; either version 2 of
  30. * the License, or (at your option) any later version.
  31. *
  32. * This program is distributed in the hope that it will be useful,
  33. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  34. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  35. * GNU General Public License for more details.
  36. *
  37. * You should have received a copy of the GNU General Public License
  38. * along with this program; if not, write to the Free Software
  39. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  40. * MA 02111-1307 USA
  41. *
  42. ********************************************************************/
  43. #include <linux/module.h>
  44. #include <linux/kernel.h>
  45. #include <linux/types.h>
  46. #include <linux/skbuff.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/ioport.h>
  49. #include <linux/delay.h>
  50. #include <linux/init.h>
  51. #include <linux/interrupt.h>
  52. #include <linux/rtnetlink.h>
  53. #include <linux/serial_reg.h>
  54. #include <linux/dma-mapping.h>
  55. #include <linux/pnp.h>
  56. #include <linux/platform_device.h>
  57. #include <linux/gfp.h>
  58. #include <asm/io.h>
  59. #include <asm/dma.h>
  60. #include <asm/byteorder.h>
  61. #include <linux/spinlock.h>
  62. #include <linux/pm.h>
  63. #ifdef CONFIG_PCI
  64. #include <linux/pci.h>
  65. #endif
  66. #include <net/irda/wrapper.h>
  67. #include <net/irda/irda.h>
  68. #include <net/irda/irda_device.h>
  69. #include "smsc-ircc2.h"
  70. #include "smsc-sio.h"
  71. MODULE_AUTHOR("Daniele Peri <peri@csai.unipa.it>");
  72. MODULE_DESCRIPTION("SMC IrCC SIR/FIR controller driver");
  73. MODULE_LICENSE("GPL");
  74. static int smsc_nopnp = 1;
  75. module_param_named(nopnp, smsc_nopnp, bool, 0);
  76. MODULE_PARM_DESC(nopnp, "Do not use PNP to detect controller settings, defaults to true");
  77. #define DMA_INVAL 255
  78. static int ircc_dma = DMA_INVAL;
  79. module_param(ircc_dma, int, 0);
  80. MODULE_PARM_DESC(ircc_dma, "DMA channel");
  81. #define IRQ_INVAL 255
  82. static int ircc_irq = IRQ_INVAL;
  83. module_param(ircc_irq, int, 0);
  84. MODULE_PARM_DESC(ircc_irq, "IRQ line");
  85. static int ircc_fir;
  86. module_param(ircc_fir, int, 0);
  87. MODULE_PARM_DESC(ircc_fir, "FIR Base Address");
  88. static int ircc_sir;
  89. module_param(ircc_sir, int, 0);
  90. MODULE_PARM_DESC(ircc_sir, "SIR Base Address");
  91. static int ircc_cfg;
  92. module_param(ircc_cfg, int, 0);
  93. MODULE_PARM_DESC(ircc_cfg, "Configuration register base address");
  94. static int ircc_transceiver;
  95. module_param(ircc_transceiver, int, 0);
  96. MODULE_PARM_DESC(ircc_transceiver, "Transceiver type");
  97. /* Types */
  98. #ifdef CONFIG_PCI
  99. struct smsc_ircc_subsystem_configuration {
  100. unsigned short vendor; /* PCI vendor ID */
  101. unsigned short device; /* PCI vendor ID */
  102. unsigned short subvendor; /* PCI subsystem vendor ID */
  103. unsigned short subdevice; /* PCI subsystem device ID */
  104. unsigned short sir_io; /* I/O port for SIR */
  105. unsigned short fir_io; /* I/O port for FIR */
  106. unsigned char fir_irq; /* FIR IRQ */
  107. unsigned char fir_dma; /* FIR DMA */
  108. unsigned short cfg_base; /* I/O port for chip configuration */
  109. int (*preconfigure)(struct pci_dev *dev, struct smsc_ircc_subsystem_configuration *conf); /* Preconfig function */
  110. const char *name; /* name shown as info */
  111. };
  112. #endif
  113. struct smsc_transceiver {
  114. char *name;
  115. void (*set_for_speed)(int fir_base, u32 speed);
  116. int (*probe)(int fir_base);
  117. };
  118. struct smsc_chip {
  119. char *name;
  120. #if 0
  121. u8 type;
  122. #endif
  123. u16 flags;
  124. u8 devid;
  125. u8 rev;
  126. };
  127. struct smsc_chip_address {
  128. unsigned int cfg_base;
  129. unsigned int type;
  130. };
  131. /* Private data for each instance */
  132. struct smsc_ircc_cb {
  133. struct net_device *netdev; /* Yes! we are some kind of netdevice */
  134. struct irlap_cb *irlap; /* The link layer we are binded to */
  135. chipio_t io; /* IrDA controller information */
  136. iobuff_t tx_buff; /* Transmit buffer */
  137. iobuff_t rx_buff; /* Receive buffer */
  138. dma_addr_t tx_buff_dma;
  139. dma_addr_t rx_buff_dma;
  140. struct qos_info qos; /* QoS capabilities for this device */
  141. spinlock_t lock; /* For serializing operations */
  142. __u32 new_speed;
  143. __u32 flags; /* Interface flags */
  144. int tx_buff_offsets[10]; /* Offsets between frames in tx_buff */
  145. int tx_len; /* Number of frames in tx_buff */
  146. int transceiver;
  147. struct platform_device *pldev;
  148. };
  149. /* Constants */
  150. #define SMSC_IRCC2_DRIVER_NAME "smsc-ircc2"
  151. #define SMSC_IRCC2_C_IRDA_FALLBACK_SPEED 9600
  152. #define SMSC_IRCC2_C_DEFAULT_TRANSCEIVER 1
  153. #define SMSC_IRCC2_C_NET_TIMEOUT 0
  154. #define SMSC_IRCC2_C_SIR_STOP 0
  155. static const char *driver_name = SMSC_IRCC2_DRIVER_NAME;
  156. /* Prototypes */
  157. static int smsc_ircc_open(unsigned int firbase, unsigned int sirbase, u8 dma, u8 irq);
  158. static int smsc_ircc_present(unsigned int fir_base, unsigned int sir_base);
  159. static void smsc_ircc_setup_io(struct smsc_ircc_cb *self, unsigned int fir_base, unsigned int sir_base, u8 dma, u8 irq);
  160. static void smsc_ircc_setup_qos(struct smsc_ircc_cb *self);
  161. static void smsc_ircc_init_chip(struct smsc_ircc_cb *self);
  162. static int __exit smsc_ircc_close(struct smsc_ircc_cb *self);
  163. static int smsc_ircc_dma_receive(struct smsc_ircc_cb *self);
  164. static void smsc_ircc_dma_receive_complete(struct smsc_ircc_cb *self);
  165. static void smsc_ircc_sir_receive(struct smsc_ircc_cb *self);
  166. static netdev_tx_t smsc_ircc_hard_xmit_sir(struct sk_buff *skb,
  167. struct net_device *dev);
  168. static netdev_tx_t smsc_ircc_hard_xmit_fir(struct sk_buff *skb,
  169. struct net_device *dev);
  170. static void smsc_ircc_dma_xmit(struct smsc_ircc_cb *self, int bofs);
  171. static void smsc_ircc_dma_xmit_complete(struct smsc_ircc_cb *self);
  172. static void smsc_ircc_change_speed(struct smsc_ircc_cb *self, u32 speed);
  173. static void smsc_ircc_set_sir_speed(struct smsc_ircc_cb *self, u32 speed);
  174. static irqreturn_t smsc_ircc_interrupt(int irq, void *dev_id);
  175. static irqreturn_t smsc_ircc_interrupt_sir(struct net_device *dev);
  176. static void smsc_ircc_sir_start(struct smsc_ircc_cb *self);
  177. #if SMSC_IRCC2_C_SIR_STOP
  178. static void smsc_ircc_sir_stop(struct smsc_ircc_cb *self);
  179. #endif
  180. static void smsc_ircc_sir_write_wakeup(struct smsc_ircc_cb *self);
  181. static int smsc_ircc_sir_write(int iobase, int fifo_size, __u8 *buf, int len);
  182. static int smsc_ircc_net_open(struct net_device *dev);
  183. static int smsc_ircc_net_close(struct net_device *dev);
  184. static int smsc_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  185. #if SMSC_IRCC2_C_NET_TIMEOUT
  186. static void smsc_ircc_timeout(struct net_device *dev);
  187. #endif
  188. static int smsc_ircc_is_receiving(struct smsc_ircc_cb *self);
  189. static void smsc_ircc_probe_transceiver(struct smsc_ircc_cb *self);
  190. static void smsc_ircc_set_transceiver_for_speed(struct smsc_ircc_cb *self, u32 speed);
  191. static void smsc_ircc_sir_wait_hw_transmitter_finish(struct smsc_ircc_cb *self);
  192. /* Probing */
  193. static int __init smsc_ircc_look_for_chips(void);
  194. static const struct smsc_chip * __init smsc_ircc_probe(unsigned short cfg_base, u8 reg, const struct smsc_chip *chip, char *type);
  195. static int __init smsc_superio_flat(const struct smsc_chip *chips, unsigned short cfg_base, char *type);
  196. static int __init smsc_superio_paged(const struct smsc_chip *chips, unsigned short cfg_base, char *type);
  197. static int __init smsc_superio_fdc(unsigned short cfg_base);
  198. static int __init smsc_superio_lpc(unsigned short cfg_base);
  199. #ifdef CONFIG_PCI
  200. static int __init preconfigure_smsc_chip(struct smsc_ircc_subsystem_configuration *conf);
  201. static int __init preconfigure_through_82801(struct pci_dev *dev, struct smsc_ircc_subsystem_configuration *conf);
  202. static void __init preconfigure_ali_port(struct pci_dev *dev,
  203. unsigned short port);
  204. static int __init preconfigure_through_ali(struct pci_dev *dev, struct smsc_ircc_subsystem_configuration *conf);
  205. static int __init smsc_ircc_preconfigure_subsystems(unsigned short ircc_cfg,
  206. unsigned short ircc_fir,
  207. unsigned short ircc_sir,
  208. unsigned char ircc_dma,
  209. unsigned char ircc_irq);
  210. #endif
  211. /* Transceivers specific functions */
  212. static void smsc_ircc_set_transceiver_toshiba_sat1800(int fir_base, u32 speed);
  213. static int smsc_ircc_probe_transceiver_toshiba_sat1800(int fir_base);
  214. static void smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select(int fir_base, u32 speed);
  215. static int smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select(int fir_base);
  216. static void smsc_ircc_set_transceiver_smsc_ircc_atc(int fir_base, u32 speed);
  217. static int smsc_ircc_probe_transceiver_smsc_ircc_atc(int fir_base);
  218. /* Power Management */
  219. static int smsc_ircc_suspend(struct platform_device *dev, pm_message_t state);
  220. static int smsc_ircc_resume(struct platform_device *dev);
  221. static struct platform_driver smsc_ircc_driver = {
  222. .suspend = smsc_ircc_suspend,
  223. .resume = smsc_ircc_resume,
  224. .driver = {
  225. .name = SMSC_IRCC2_DRIVER_NAME,
  226. },
  227. };
  228. /* Transceivers for SMSC-ircc */
  229. static struct smsc_transceiver smsc_transceivers[] =
  230. {
  231. { "Toshiba Satellite 1800 (GP data pin select)", smsc_ircc_set_transceiver_toshiba_sat1800, smsc_ircc_probe_transceiver_toshiba_sat1800 },
  232. { "Fast pin select", smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select, smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select },
  233. { "ATC IRMode", smsc_ircc_set_transceiver_smsc_ircc_atc, smsc_ircc_probe_transceiver_smsc_ircc_atc },
  234. { NULL, NULL }
  235. };
  236. #define SMSC_IRCC2_C_NUMBER_OF_TRANSCEIVERS (ARRAY_SIZE(smsc_transceivers) - 1)
  237. /* SMC SuperIO chipsets definitions */
  238. #define KEY55_1 0 /* SuperIO Configuration mode with Key <0x55> */
  239. #define KEY55_2 1 /* SuperIO Configuration mode with Key <0x55,0x55> */
  240. #define NoIRDA 2 /* SuperIO Chip has no IRDA Port */
  241. #define SIR 0 /* SuperIO Chip has only slow IRDA */
  242. #define FIR 4 /* SuperIO Chip has fast IRDA */
  243. #define SERx4 8 /* SuperIO Chip supports 115,2 KBaud * 4=460,8 KBaud */
  244. static struct smsc_chip __initdata fdc_chips_flat[] =
  245. {
  246. /* Base address 0x3f0 or 0x370 */
  247. { "37C44", KEY55_1|NoIRDA, 0x00, 0x00 }, /* This chip cannot be detected */
  248. { "37C665GT", KEY55_2|NoIRDA, 0x65, 0x01 },
  249. { "37C665GT", KEY55_2|NoIRDA, 0x66, 0x01 },
  250. { "37C669", KEY55_2|SIR|SERx4, 0x03, 0x02 },
  251. { "37C669", KEY55_2|SIR|SERx4, 0x04, 0x02 }, /* ID? */
  252. { "37C78", KEY55_2|NoIRDA, 0x78, 0x00 },
  253. { "37N769", KEY55_1|FIR|SERx4, 0x28, 0x00 },
  254. { "37N869", KEY55_1|FIR|SERx4, 0x29, 0x00 },
  255. { NULL }
  256. };
  257. static struct smsc_chip __initdata fdc_chips_paged[] =
  258. {
  259. /* Base address 0x3f0 or 0x370 */
  260. { "37B72X", KEY55_1|SIR|SERx4, 0x4c, 0x00 },
  261. { "37B77X", KEY55_1|SIR|SERx4, 0x43, 0x00 },
  262. { "37B78X", KEY55_1|SIR|SERx4, 0x44, 0x00 },
  263. { "37B80X", KEY55_1|SIR|SERx4, 0x42, 0x00 },
  264. { "37C67X", KEY55_1|FIR|SERx4, 0x40, 0x00 },
  265. { "37C93X", KEY55_2|SIR|SERx4, 0x02, 0x01 },
  266. { "37C93XAPM", KEY55_1|SIR|SERx4, 0x30, 0x01 },
  267. { "37C93XFR", KEY55_2|FIR|SERx4, 0x03, 0x01 },
  268. { "37M707", KEY55_1|SIR|SERx4, 0x42, 0x00 },
  269. { "37M81X", KEY55_1|SIR|SERx4, 0x4d, 0x00 },
  270. { "37N958FR", KEY55_1|FIR|SERx4, 0x09, 0x04 },
  271. { "37N971", KEY55_1|FIR|SERx4, 0x0a, 0x00 },
  272. { "37N972", KEY55_1|FIR|SERx4, 0x0b, 0x00 },
  273. { NULL }
  274. };
  275. static struct smsc_chip __initdata lpc_chips_flat[] =
  276. {
  277. /* Base address 0x2E or 0x4E */
  278. { "47N227", KEY55_1|FIR|SERx4, 0x5a, 0x00 },
  279. { "47N227", KEY55_1|FIR|SERx4, 0x7a, 0x00 },
  280. { "47N267", KEY55_1|FIR|SERx4, 0x5e, 0x00 },
  281. { NULL }
  282. };
  283. static struct smsc_chip __initdata lpc_chips_paged[] =
  284. {
  285. /* Base address 0x2E or 0x4E */
  286. { "47B27X", KEY55_1|SIR|SERx4, 0x51, 0x00 },
  287. { "47B37X", KEY55_1|SIR|SERx4, 0x52, 0x00 },
  288. { "47M10X", KEY55_1|SIR|SERx4, 0x59, 0x00 },
  289. { "47M120", KEY55_1|NoIRDA|SERx4, 0x5c, 0x00 },
  290. { "47M13X", KEY55_1|SIR|SERx4, 0x59, 0x00 },
  291. { "47M14X", KEY55_1|SIR|SERx4, 0x5f, 0x00 },
  292. { "47N252", KEY55_1|FIR|SERx4, 0x0e, 0x00 },
  293. { "47S42X", KEY55_1|SIR|SERx4, 0x57, 0x00 },
  294. { NULL }
  295. };
  296. #define SMSCSIO_TYPE_FDC 1
  297. #define SMSCSIO_TYPE_LPC 2
  298. #define SMSCSIO_TYPE_FLAT 4
  299. #define SMSCSIO_TYPE_PAGED 8
  300. static struct smsc_chip_address __initdata possible_addresses[] =
  301. {
  302. { 0x3f0, SMSCSIO_TYPE_FDC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  303. { 0x370, SMSCSIO_TYPE_FDC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  304. { 0xe0, SMSCSIO_TYPE_FDC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  305. { 0x2e, SMSCSIO_TYPE_LPC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  306. { 0x4e, SMSCSIO_TYPE_LPC|SMSCSIO_TYPE_FLAT|SMSCSIO_TYPE_PAGED },
  307. { 0, 0 }
  308. };
  309. /* Globals */
  310. static struct smsc_ircc_cb *dev_self[] = { NULL, NULL };
  311. static unsigned short dev_count;
  312. static inline void register_bank(int iobase, int bank)
  313. {
  314. outb(((inb(iobase + IRCC_MASTER) & 0xf0) | (bank & 0x07)),
  315. iobase + IRCC_MASTER);
  316. }
  317. /* PNP hotplug support */
  318. static const struct pnp_device_id smsc_ircc_pnp_table[] = {
  319. { .id = "SMCf010", .driver_data = 0 },
  320. /* and presumably others */
  321. { }
  322. };
  323. MODULE_DEVICE_TABLE(pnp, smsc_ircc_pnp_table);
  324. static int pnp_driver_registered;
  325. #ifdef CONFIG_PNP
  326. static int __devinit smsc_ircc_pnp_probe(struct pnp_dev *dev,
  327. const struct pnp_device_id *dev_id)
  328. {
  329. unsigned int firbase, sirbase;
  330. u8 dma, irq;
  331. if (!(pnp_port_valid(dev, 0) && pnp_port_valid(dev, 1) &&
  332. pnp_dma_valid(dev, 0) && pnp_irq_valid(dev, 0)))
  333. return -EINVAL;
  334. sirbase = pnp_port_start(dev, 0);
  335. firbase = pnp_port_start(dev, 1);
  336. dma = pnp_dma(dev, 0);
  337. irq = pnp_irq(dev, 0);
  338. if (smsc_ircc_open(firbase, sirbase, dma, irq))
  339. return -ENODEV;
  340. return 0;
  341. }
  342. static struct pnp_driver smsc_ircc_pnp_driver = {
  343. .name = "smsc-ircc2",
  344. .id_table = smsc_ircc_pnp_table,
  345. .probe = smsc_ircc_pnp_probe,
  346. };
  347. #else /* CONFIG_PNP */
  348. static struct pnp_driver smsc_ircc_pnp_driver;
  349. #endif
  350. /*******************************************************************************
  351. *
  352. *
  353. * SMSC-ircc stuff
  354. *
  355. *
  356. *******************************************************************************/
  357. static int __init smsc_ircc_legacy_probe(void)
  358. {
  359. int ret = 0;
  360. #ifdef CONFIG_PCI
  361. if (smsc_ircc_preconfigure_subsystems(ircc_cfg, ircc_fir, ircc_sir, ircc_dma, ircc_irq) < 0) {
  362. /* Ignore errors from preconfiguration */
  363. IRDA_ERROR("%s, Preconfiguration failed !\n", driver_name);
  364. }
  365. #endif
  366. if (ircc_fir > 0 && ircc_sir > 0) {
  367. IRDA_MESSAGE(" Overriding FIR address 0x%04x\n", ircc_fir);
  368. IRDA_MESSAGE(" Overriding SIR address 0x%04x\n", ircc_sir);
  369. if (smsc_ircc_open(ircc_fir, ircc_sir, ircc_dma, ircc_irq))
  370. ret = -ENODEV;
  371. } else {
  372. ret = -ENODEV;
  373. /* try user provided configuration register base address */
  374. if (ircc_cfg > 0) {
  375. IRDA_MESSAGE(" Overriding configuration address "
  376. "0x%04x\n", ircc_cfg);
  377. if (!smsc_superio_fdc(ircc_cfg))
  378. ret = 0;
  379. if (!smsc_superio_lpc(ircc_cfg))
  380. ret = 0;
  381. }
  382. if (smsc_ircc_look_for_chips() > 0)
  383. ret = 0;
  384. }
  385. return ret;
  386. }
  387. /*
  388. * Function smsc_ircc_init ()
  389. *
  390. * Initialize chip. Just try to find out how many chips we are dealing with
  391. * and where they are
  392. */
  393. static int __init smsc_ircc_init(void)
  394. {
  395. int ret;
  396. IRDA_DEBUG(1, "%s\n", __func__);
  397. ret = platform_driver_register(&smsc_ircc_driver);
  398. if (ret) {
  399. IRDA_ERROR("%s, Can't register driver!\n", driver_name);
  400. return ret;
  401. }
  402. dev_count = 0;
  403. if (smsc_nopnp || !pnp_platform_devices ||
  404. ircc_cfg || ircc_fir || ircc_sir ||
  405. ircc_dma != DMA_INVAL || ircc_irq != IRQ_INVAL) {
  406. ret = smsc_ircc_legacy_probe();
  407. } else {
  408. if (pnp_register_driver(&smsc_ircc_pnp_driver) == 0)
  409. pnp_driver_registered = 1;
  410. }
  411. if (ret) {
  412. if (pnp_driver_registered)
  413. pnp_unregister_driver(&smsc_ircc_pnp_driver);
  414. platform_driver_unregister(&smsc_ircc_driver);
  415. }
  416. return ret;
  417. }
  418. static netdev_tx_t smsc_ircc_net_xmit(struct sk_buff *skb,
  419. struct net_device *dev)
  420. {
  421. struct smsc_ircc_cb *self = netdev_priv(dev);
  422. if (self->io.speed > 115200)
  423. return smsc_ircc_hard_xmit_fir(skb, dev);
  424. else
  425. return smsc_ircc_hard_xmit_sir(skb, dev);
  426. }
  427. static const struct net_device_ops smsc_ircc_netdev_ops = {
  428. .ndo_open = smsc_ircc_net_open,
  429. .ndo_stop = smsc_ircc_net_close,
  430. .ndo_do_ioctl = smsc_ircc_net_ioctl,
  431. .ndo_start_xmit = smsc_ircc_net_xmit,
  432. #if SMSC_IRCC2_C_NET_TIMEOUT
  433. .ndo_tx_timeout = smsc_ircc_timeout,
  434. #endif
  435. };
  436. /*
  437. * Function smsc_ircc_open (firbase, sirbase, dma, irq)
  438. *
  439. * Try to open driver instance
  440. *
  441. */
  442. static int __devinit smsc_ircc_open(unsigned int fir_base, unsigned int sir_base, u8 dma, u8 irq)
  443. {
  444. struct smsc_ircc_cb *self;
  445. struct net_device *dev;
  446. int err;
  447. IRDA_DEBUG(1, "%s\n", __func__);
  448. err = smsc_ircc_present(fir_base, sir_base);
  449. if (err)
  450. goto err_out;
  451. err = -ENOMEM;
  452. if (dev_count >= ARRAY_SIZE(dev_self)) {
  453. IRDA_WARNING("%s(), too many devices!\n", __func__);
  454. goto err_out1;
  455. }
  456. /*
  457. * Allocate new instance of the driver
  458. */
  459. dev = alloc_irdadev(sizeof(struct smsc_ircc_cb));
  460. if (!dev) {
  461. IRDA_WARNING("%s() can't allocate net device\n", __func__);
  462. goto err_out1;
  463. }
  464. #if SMSC_IRCC2_C_NET_TIMEOUT
  465. dev->watchdog_timeo = HZ * 2; /* Allow enough time for speed change */
  466. #endif
  467. dev->netdev_ops = &smsc_ircc_netdev_ops;
  468. self = netdev_priv(dev);
  469. self->netdev = dev;
  470. /* Make ifconfig display some details */
  471. dev->base_addr = self->io.fir_base = fir_base;
  472. dev->irq = self->io.irq = irq;
  473. /* Need to store self somewhere */
  474. dev_self[dev_count] = self;
  475. spin_lock_init(&self->lock);
  476. self->rx_buff.truesize = SMSC_IRCC2_RX_BUFF_TRUESIZE;
  477. self->tx_buff.truesize = SMSC_IRCC2_TX_BUFF_TRUESIZE;
  478. self->rx_buff.head =
  479. dma_alloc_coherent(NULL, self->rx_buff.truesize,
  480. &self->rx_buff_dma, GFP_KERNEL);
  481. if (self->rx_buff.head == NULL) {
  482. IRDA_ERROR("%s, Can't allocate memory for receive buffer!\n",
  483. driver_name);
  484. goto err_out2;
  485. }
  486. self->tx_buff.head =
  487. dma_alloc_coherent(NULL, self->tx_buff.truesize,
  488. &self->tx_buff_dma, GFP_KERNEL);
  489. if (self->tx_buff.head == NULL) {
  490. IRDA_ERROR("%s, Can't allocate memory for transmit buffer!\n",
  491. driver_name);
  492. goto err_out3;
  493. }
  494. memset(self->rx_buff.head, 0, self->rx_buff.truesize);
  495. memset(self->tx_buff.head, 0, self->tx_buff.truesize);
  496. self->rx_buff.in_frame = FALSE;
  497. self->rx_buff.state = OUTSIDE_FRAME;
  498. self->tx_buff.data = self->tx_buff.head;
  499. self->rx_buff.data = self->rx_buff.head;
  500. smsc_ircc_setup_io(self, fir_base, sir_base, dma, irq);
  501. smsc_ircc_setup_qos(self);
  502. smsc_ircc_init_chip(self);
  503. if (ircc_transceiver > 0 &&
  504. ircc_transceiver < SMSC_IRCC2_C_NUMBER_OF_TRANSCEIVERS)
  505. self->transceiver = ircc_transceiver;
  506. else
  507. smsc_ircc_probe_transceiver(self);
  508. err = register_netdev(self->netdev);
  509. if (err) {
  510. IRDA_ERROR("%s, Network device registration failed!\n",
  511. driver_name);
  512. goto err_out4;
  513. }
  514. self->pldev = platform_device_register_simple(SMSC_IRCC2_DRIVER_NAME,
  515. dev_count, NULL, 0);
  516. if (IS_ERR(self->pldev)) {
  517. err = PTR_ERR(self->pldev);
  518. goto err_out5;
  519. }
  520. platform_set_drvdata(self->pldev, self);
  521. IRDA_MESSAGE("IrDA: Registered device %s\n", dev->name);
  522. dev_count++;
  523. return 0;
  524. err_out5:
  525. unregister_netdev(self->netdev);
  526. err_out4:
  527. dma_free_coherent(NULL, self->tx_buff.truesize,
  528. self->tx_buff.head, self->tx_buff_dma);
  529. err_out3:
  530. dma_free_coherent(NULL, self->rx_buff.truesize,
  531. self->rx_buff.head, self->rx_buff_dma);
  532. err_out2:
  533. free_netdev(self->netdev);
  534. dev_self[dev_count] = NULL;
  535. err_out1:
  536. release_region(fir_base, SMSC_IRCC2_FIR_CHIP_IO_EXTENT);
  537. release_region(sir_base, SMSC_IRCC2_SIR_CHIP_IO_EXTENT);
  538. err_out:
  539. return err;
  540. }
  541. /*
  542. * Function smsc_ircc_present(fir_base, sir_base)
  543. *
  544. * Check the smsc-ircc chip presence
  545. *
  546. */
  547. static int smsc_ircc_present(unsigned int fir_base, unsigned int sir_base)
  548. {
  549. unsigned char low, high, chip, config, dma, irq, version;
  550. if (!request_region(fir_base, SMSC_IRCC2_FIR_CHIP_IO_EXTENT,
  551. driver_name)) {
  552. IRDA_WARNING("%s: can't get fir_base of 0x%03x\n",
  553. __func__, fir_base);
  554. goto out1;
  555. }
  556. if (!request_region(sir_base, SMSC_IRCC2_SIR_CHIP_IO_EXTENT,
  557. driver_name)) {
  558. IRDA_WARNING("%s: can't get sir_base of 0x%03x\n",
  559. __func__, sir_base);
  560. goto out2;
  561. }
  562. register_bank(fir_base, 3);
  563. high = inb(fir_base + IRCC_ID_HIGH);
  564. low = inb(fir_base + IRCC_ID_LOW);
  565. chip = inb(fir_base + IRCC_CHIP_ID);
  566. version = inb(fir_base + IRCC_VERSION);
  567. config = inb(fir_base + IRCC_INTERFACE);
  568. dma = config & IRCC_INTERFACE_DMA_MASK;
  569. irq = (config & IRCC_INTERFACE_IRQ_MASK) >> 4;
  570. if (high != 0x10 || low != 0xb8 || (chip != 0xf1 && chip != 0xf2)) {
  571. IRDA_WARNING("%s(), addr 0x%04x - no device found!\n",
  572. __func__, fir_base);
  573. goto out3;
  574. }
  575. IRDA_MESSAGE("SMsC IrDA Controller found\n IrCC version %d.%d, "
  576. "firport 0x%03x, sirport 0x%03x dma=%d, irq=%d\n",
  577. chip & 0x0f, version, fir_base, sir_base, dma, irq);
  578. return 0;
  579. out3:
  580. release_region(sir_base, SMSC_IRCC2_SIR_CHIP_IO_EXTENT);
  581. out2:
  582. release_region(fir_base, SMSC_IRCC2_FIR_CHIP_IO_EXTENT);
  583. out1:
  584. return -ENODEV;
  585. }
  586. /*
  587. * Function smsc_ircc_setup_io(self, fir_base, sir_base, dma, irq)
  588. *
  589. * Setup I/O
  590. *
  591. */
  592. static void smsc_ircc_setup_io(struct smsc_ircc_cb *self,
  593. unsigned int fir_base, unsigned int sir_base,
  594. u8 dma, u8 irq)
  595. {
  596. unsigned char config, chip_dma, chip_irq;
  597. register_bank(fir_base, 3);
  598. config = inb(fir_base + IRCC_INTERFACE);
  599. chip_dma = config & IRCC_INTERFACE_DMA_MASK;
  600. chip_irq = (config & IRCC_INTERFACE_IRQ_MASK) >> 4;
  601. self->io.fir_base = fir_base;
  602. self->io.sir_base = sir_base;
  603. self->io.fir_ext = SMSC_IRCC2_FIR_CHIP_IO_EXTENT;
  604. self->io.sir_ext = SMSC_IRCC2_SIR_CHIP_IO_EXTENT;
  605. self->io.fifo_size = SMSC_IRCC2_FIFO_SIZE;
  606. self->io.speed = SMSC_IRCC2_C_IRDA_FALLBACK_SPEED;
  607. if (irq != IRQ_INVAL) {
  608. if (irq != chip_irq)
  609. IRDA_MESSAGE("%s, Overriding IRQ - chip says %d, using %d\n",
  610. driver_name, chip_irq, irq);
  611. self->io.irq = irq;
  612. } else
  613. self->io.irq = chip_irq;
  614. if (dma != DMA_INVAL) {
  615. if (dma != chip_dma)
  616. IRDA_MESSAGE("%s, Overriding DMA - chip says %d, using %d\n",
  617. driver_name, chip_dma, dma);
  618. self->io.dma = dma;
  619. } else
  620. self->io.dma = chip_dma;
  621. }
  622. /*
  623. * Function smsc_ircc_setup_qos(self)
  624. *
  625. * Setup qos
  626. *
  627. */
  628. static void smsc_ircc_setup_qos(struct smsc_ircc_cb *self)
  629. {
  630. /* Initialize QoS for this device */
  631. irda_init_max_qos_capabilies(&self->qos);
  632. self->qos.baud_rate.bits = IR_9600|IR_19200|IR_38400|IR_57600|
  633. IR_115200|IR_576000|IR_1152000|(IR_4000000 << 8);
  634. self->qos.min_turn_time.bits = SMSC_IRCC2_MIN_TURN_TIME;
  635. self->qos.window_size.bits = SMSC_IRCC2_WINDOW_SIZE;
  636. irda_qos_bits_to_value(&self->qos);
  637. }
  638. /*
  639. * Function smsc_ircc_init_chip(self)
  640. *
  641. * Init chip
  642. *
  643. */
  644. static void smsc_ircc_init_chip(struct smsc_ircc_cb *self)
  645. {
  646. int iobase = self->io.fir_base;
  647. register_bank(iobase, 0);
  648. outb(IRCC_MASTER_RESET, iobase + IRCC_MASTER);
  649. outb(0x00, iobase + IRCC_MASTER);
  650. register_bank(iobase, 1);
  651. outb(((inb(iobase + IRCC_SCE_CFGA) & 0x87) | IRCC_CFGA_IRDA_SIR_A),
  652. iobase + IRCC_SCE_CFGA);
  653. #ifdef smsc_669 /* Uses pin 88/89 for Rx/Tx */
  654. outb(((inb(iobase + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_COM),
  655. iobase + IRCC_SCE_CFGB);
  656. #else
  657. outb(((inb(iobase + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_IR),
  658. iobase + IRCC_SCE_CFGB);
  659. #endif
  660. (void) inb(iobase + IRCC_FIFO_THRESHOLD);
  661. outb(SMSC_IRCC2_FIFO_THRESHOLD, iobase + IRCC_FIFO_THRESHOLD);
  662. register_bank(iobase, 4);
  663. outb((inb(iobase + IRCC_CONTROL) & 0x30), iobase + IRCC_CONTROL);
  664. register_bank(iobase, 0);
  665. outb(0, iobase + IRCC_LCR_A);
  666. smsc_ircc_set_sir_speed(self, SMSC_IRCC2_C_IRDA_FALLBACK_SPEED);
  667. /* Power on device */
  668. outb(0x00, iobase + IRCC_MASTER);
  669. }
  670. /*
  671. * Function smsc_ircc_net_ioctl (dev, rq, cmd)
  672. *
  673. * Process IOCTL commands for this device
  674. *
  675. */
  676. static int smsc_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  677. {
  678. struct if_irda_req *irq = (struct if_irda_req *) rq;
  679. struct smsc_ircc_cb *self;
  680. unsigned long flags;
  681. int ret = 0;
  682. IRDA_ASSERT(dev != NULL, return -1;);
  683. self = netdev_priv(dev);
  684. IRDA_ASSERT(self != NULL, return -1;);
  685. IRDA_DEBUG(2, "%s(), %s, (cmd=0x%X)\n", __func__, dev->name, cmd);
  686. switch (cmd) {
  687. case SIOCSBANDWIDTH: /* Set bandwidth */
  688. if (!capable(CAP_NET_ADMIN))
  689. ret = -EPERM;
  690. else {
  691. /* Make sure we are the only one touching
  692. * self->io.speed and the hardware - Jean II */
  693. spin_lock_irqsave(&self->lock, flags);
  694. smsc_ircc_change_speed(self, irq->ifr_baudrate);
  695. spin_unlock_irqrestore(&self->lock, flags);
  696. }
  697. break;
  698. case SIOCSMEDIABUSY: /* Set media busy */
  699. if (!capable(CAP_NET_ADMIN)) {
  700. ret = -EPERM;
  701. break;
  702. }
  703. irda_device_set_media_busy(self->netdev, TRUE);
  704. break;
  705. case SIOCGRECEIVING: /* Check if we are receiving right now */
  706. irq->ifr_receiving = smsc_ircc_is_receiving(self);
  707. break;
  708. #if 0
  709. case SIOCSDTRRTS:
  710. if (!capable(CAP_NET_ADMIN)) {
  711. ret = -EPERM;
  712. break;
  713. }
  714. smsc_ircc_sir_set_dtr_rts(dev, irq->ifr_dtr, irq->ifr_rts);
  715. break;
  716. #endif
  717. default:
  718. ret = -EOPNOTSUPP;
  719. }
  720. return ret;
  721. }
  722. #if SMSC_IRCC2_C_NET_TIMEOUT
  723. /*
  724. * Function smsc_ircc_timeout (struct net_device *dev)
  725. *
  726. * The networking timeout management.
  727. *
  728. */
  729. static void smsc_ircc_timeout(struct net_device *dev)
  730. {
  731. struct smsc_ircc_cb *self = netdev_priv(dev);
  732. unsigned long flags;
  733. IRDA_WARNING("%s: transmit timed out, changing speed to: %d\n",
  734. dev->name, self->io.speed);
  735. spin_lock_irqsave(&self->lock, flags);
  736. smsc_ircc_sir_start(self);
  737. smsc_ircc_change_speed(self, self->io.speed);
  738. dev->trans_start = jiffies; /* prevent tx timeout */
  739. netif_wake_queue(dev);
  740. spin_unlock_irqrestore(&self->lock, flags);
  741. }
  742. #endif
  743. /*
  744. * Function smsc_ircc_hard_xmit_sir (struct sk_buff *skb, struct net_device *dev)
  745. *
  746. * Transmits the current frame until FIFO is full, then
  747. * waits until the next transmit interrupt, and continues until the
  748. * frame is transmitted.
  749. */
  750. static netdev_tx_t smsc_ircc_hard_xmit_sir(struct sk_buff *skb,
  751. struct net_device *dev)
  752. {
  753. struct smsc_ircc_cb *self;
  754. unsigned long flags;
  755. s32 speed;
  756. IRDA_DEBUG(1, "%s\n", __func__);
  757. IRDA_ASSERT(dev != NULL, return NETDEV_TX_OK;);
  758. self = netdev_priv(dev);
  759. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  760. netif_stop_queue(dev);
  761. /* Make sure test of self->io.speed & speed change are atomic */
  762. spin_lock_irqsave(&self->lock, flags);
  763. /* Check if we need to change the speed */
  764. speed = irda_get_next_speed(skb);
  765. if (speed != self->io.speed && speed != -1) {
  766. /* Check for empty frame */
  767. if (!skb->len) {
  768. /*
  769. * We send frames one by one in SIR mode (no
  770. * pipelining), so at this point, if we were sending
  771. * a previous frame, we just received the interrupt
  772. * telling us it is finished (UART_IIR_THRI).
  773. * Therefore, waiting for the transmitter to really
  774. * finish draining the fifo won't take too long.
  775. * And the interrupt handler is not expected to run.
  776. * - Jean II */
  777. smsc_ircc_sir_wait_hw_transmitter_finish(self);
  778. smsc_ircc_change_speed(self, speed);
  779. spin_unlock_irqrestore(&self->lock, flags);
  780. dev_kfree_skb(skb);
  781. return NETDEV_TX_OK;
  782. }
  783. self->new_speed = speed;
  784. }
  785. /* Init tx buffer */
  786. self->tx_buff.data = self->tx_buff.head;
  787. /* Copy skb to tx_buff while wrapping, stuffing and making CRC */
  788. self->tx_buff.len = async_wrap_skb(skb, self->tx_buff.data,
  789. self->tx_buff.truesize);
  790. dev->stats.tx_bytes += self->tx_buff.len;
  791. /* Turn on transmit finished interrupt. Will fire immediately! */
  792. outb(UART_IER_THRI, self->io.sir_base + UART_IER);
  793. spin_unlock_irqrestore(&self->lock, flags);
  794. dev_kfree_skb(skb);
  795. return NETDEV_TX_OK;
  796. }
  797. /*
  798. * Function smsc_ircc_set_fir_speed (self, baud)
  799. *
  800. * Change the speed of the device
  801. *
  802. */
  803. static void smsc_ircc_set_fir_speed(struct smsc_ircc_cb *self, u32 speed)
  804. {
  805. int fir_base, ir_mode, ctrl, fast;
  806. IRDA_ASSERT(self != NULL, return;);
  807. fir_base = self->io.fir_base;
  808. self->io.speed = speed;
  809. switch (speed) {
  810. default:
  811. case 576000:
  812. ir_mode = IRCC_CFGA_IRDA_HDLC;
  813. ctrl = IRCC_CRC;
  814. fast = 0;
  815. IRDA_DEBUG(0, "%s(), handling baud of 576000\n", __func__);
  816. break;
  817. case 1152000:
  818. ir_mode = IRCC_CFGA_IRDA_HDLC;
  819. ctrl = IRCC_1152 | IRCC_CRC;
  820. fast = IRCC_LCR_A_FAST | IRCC_LCR_A_GP_DATA;
  821. IRDA_DEBUG(0, "%s(), handling baud of 1152000\n",
  822. __func__);
  823. break;
  824. case 4000000:
  825. ir_mode = IRCC_CFGA_IRDA_4PPM;
  826. ctrl = IRCC_CRC;
  827. fast = IRCC_LCR_A_FAST;
  828. IRDA_DEBUG(0, "%s(), handling baud of 4000000\n",
  829. __func__);
  830. break;
  831. }
  832. #if 0
  833. Now in tranceiver!
  834. /* This causes an interrupt */
  835. register_bank(fir_base, 0);
  836. outb((inb(fir_base + IRCC_LCR_A) & 0xbf) | fast, fir_base + IRCC_LCR_A);
  837. #endif
  838. register_bank(fir_base, 1);
  839. outb(((inb(fir_base + IRCC_SCE_CFGA) & IRCC_SCE_CFGA_BLOCK_CTRL_BITS_MASK) | ir_mode), fir_base + IRCC_SCE_CFGA);
  840. register_bank(fir_base, 4);
  841. outb((inb(fir_base + IRCC_CONTROL) & 0x30) | ctrl, fir_base + IRCC_CONTROL);
  842. }
  843. /*
  844. * Function smsc_ircc_fir_start(self)
  845. *
  846. * Change the speed of the device
  847. *
  848. */
  849. static void smsc_ircc_fir_start(struct smsc_ircc_cb *self)
  850. {
  851. struct net_device *dev;
  852. int fir_base;
  853. IRDA_DEBUG(1, "%s\n", __func__);
  854. IRDA_ASSERT(self != NULL, return;);
  855. dev = self->netdev;
  856. IRDA_ASSERT(dev != NULL, return;);
  857. fir_base = self->io.fir_base;
  858. /* Reset everything */
  859. /* Clear FIFO */
  860. outb(inb(fir_base + IRCC_LCR_A) | IRCC_LCR_A_FIFO_RESET, fir_base + IRCC_LCR_A);
  861. /* Enable interrupt */
  862. /*outb(IRCC_IER_ACTIVE_FRAME|IRCC_IER_EOM, fir_base + IRCC_IER);*/
  863. register_bank(fir_base, 1);
  864. /* Select the TX/RX interface */
  865. #ifdef SMSC_669 /* Uses pin 88/89 for Rx/Tx */
  866. outb(((inb(fir_base + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_COM),
  867. fir_base + IRCC_SCE_CFGB);
  868. #else
  869. outb(((inb(fir_base + IRCC_SCE_CFGB) & 0x3f) | IRCC_CFGB_MUX_IR),
  870. fir_base + IRCC_SCE_CFGB);
  871. #endif
  872. (void) inb(fir_base + IRCC_FIFO_THRESHOLD);
  873. /* Enable SCE interrupts */
  874. outb(0, fir_base + IRCC_MASTER);
  875. register_bank(fir_base, 0);
  876. outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, fir_base + IRCC_IER);
  877. outb(IRCC_MASTER_INT_EN, fir_base + IRCC_MASTER);
  878. }
  879. /*
  880. * Function smsc_ircc_fir_stop(self, baud)
  881. *
  882. * Change the speed of the device
  883. *
  884. */
  885. static void smsc_ircc_fir_stop(struct smsc_ircc_cb *self)
  886. {
  887. int fir_base;
  888. IRDA_DEBUG(1, "%s\n", __func__);
  889. IRDA_ASSERT(self != NULL, return;);
  890. fir_base = self->io.fir_base;
  891. register_bank(fir_base, 0);
  892. /*outb(IRCC_MASTER_RESET, fir_base + IRCC_MASTER);*/
  893. outb(inb(fir_base + IRCC_LCR_B) & IRCC_LCR_B_SIP_ENABLE, fir_base + IRCC_LCR_B);
  894. }
  895. /*
  896. * Function smsc_ircc_change_speed(self, baud)
  897. *
  898. * Change the speed of the device
  899. *
  900. * This function *must* be called with spinlock held, because it may
  901. * be called from the irq handler. - Jean II
  902. */
  903. static void smsc_ircc_change_speed(struct smsc_ircc_cb *self, u32 speed)
  904. {
  905. struct net_device *dev;
  906. int last_speed_was_sir;
  907. IRDA_DEBUG(0, "%s() changing speed to: %d\n", __func__, speed);
  908. IRDA_ASSERT(self != NULL, return;);
  909. dev = self->netdev;
  910. last_speed_was_sir = self->io.speed <= SMSC_IRCC2_MAX_SIR_SPEED;
  911. #if 0
  912. /* Temp Hack */
  913. speed= 1152000;
  914. self->io.speed = speed;
  915. last_speed_was_sir = 0;
  916. smsc_ircc_fir_start(self);
  917. #endif
  918. if (self->io.speed == 0)
  919. smsc_ircc_sir_start(self);
  920. #if 0
  921. if (!last_speed_was_sir) speed = self->io.speed;
  922. #endif
  923. if (self->io.speed != speed)
  924. smsc_ircc_set_transceiver_for_speed(self, speed);
  925. self->io.speed = speed;
  926. if (speed <= SMSC_IRCC2_MAX_SIR_SPEED) {
  927. if (!last_speed_was_sir) {
  928. smsc_ircc_fir_stop(self);
  929. smsc_ircc_sir_start(self);
  930. }
  931. smsc_ircc_set_sir_speed(self, speed);
  932. } else {
  933. if (last_speed_was_sir) {
  934. #if SMSC_IRCC2_C_SIR_STOP
  935. smsc_ircc_sir_stop(self);
  936. #endif
  937. smsc_ircc_fir_start(self);
  938. }
  939. smsc_ircc_set_fir_speed(self, speed);
  940. #if 0
  941. self->tx_buff.len = 10;
  942. self->tx_buff.data = self->tx_buff.head;
  943. smsc_ircc_dma_xmit(self, 4000);
  944. #endif
  945. /* Be ready for incoming frames */
  946. smsc_ircc_dma_receive(self);
  947. }
  948. netif_wake_queue(dev);
  949. }
  950. /*
  951. * Function smsc_ircc_set_sir_speed (self, speed)
  952. *
  953. * Set speed of IrDA port to specified baudrate
  954. *
  955. */
  956. static void smsc_ircc_set_sir_speed(struct smsc_ircc_cb *self, __u32 speed)
  957. {
  958. int iobase;
  959. int fcr; /* FIFO control reg */
  960. int lcr; /* Line control reg */
  961. int divisor;
  962. IRDA_DEBUG(0, "%s(), Setting speed to: %d\n", __func__, speed);
  963. IRDA_ASSERT(self != NULL, return;);
  964. iobase = self->io.sir_base;
  965. /* Update accounting for new speed */
  966. self->io.speed = speed;
  967. /* Turn off interrupts */
  968. outb(0, iobase + UART_IER);
  969. divisor = SMSC_IRCC2_MAX_SIR_SPEED / speed;
  970. fcr = UART_FCR_ENABLE_FIFO;
  971. /*
  972. * Use trigger level 1 to avoid 3 ms. timeout delay at 9600 bps, and
  973. * almost 1,7 ms at 19200 bps. At speeds above that we can just forget
  974. * about this timeout since it will always be fast enough.
  975. */
  976. fcr |= self->io.speed < 38400 ?
  977. UART_FCR_TRIGGER_1 : UART_FCR_TRIGGER_14;
  978. /* IrDA ports use 8N1 */
  979. lcr = UART_LCR_WLEN8;
  980. outb(UART_LCR_DLAB | lcr, iobase + UART_LCR); /* Set DLAB */
  981. outb(divisor & 0xff, iobase + UART_DLL); /* Set speed */
  982. outb(divisor >> 8, iobase + UART_DLM);
  983. outb(lcr, iobase + UART_LCR); /* Set 8N1 */
  984. outb(fcr, iobase + UART_FCR); /* Enable FIFO's */
  985. /* Turn on interrups */
  986. outb(UART_IER_RLSI | UART_IER_RDI | UART_IER_THRI, iobase + UART_IER);
  987. IRDA_DEBUG(2, "%s() speed changed to: %d\n", __func__, speed);
  988. }
  989. /*
  990. * Function smsc_ircc_hard_xmit_fir (skb, dev)
  991. *
  992. * Transmit the frame!
  993. *
  994. */
  995. static netdev_tx_t smsc_ircc_hard_xmit_fir(struct sk_buff *skb,
  996. struct net_device *dev)
  997. {
  998. struct smsc_ircc_cb *self;
  999. unsigned long flags;
  1000. s32 speed;
  1001. int mtt;
  1002. IRDA_ASSERT(dev != NULL, return NETDEV_TX_OK;);
  1003. self = netdev_priv(dev);
  1004. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  1005. netif_stop_queue(dev);
  1006. /* Make sure test of self->io.speed & speed change are atomic */
  1007. spin_lock_irqsave(&self->lock, flags);
  1008. /* Check if we need to change the speed after this frame */
  1009. speed = irda_get_next_speed(skb);
  1010. if (speed != self->io.speed && speed != -1) {
  1011. /* Check for empty frame */
  1012. if (!skb->len) {
  1013. /* Note : you should make sure that speed changes
  1014. * are not going to corrupt any outgoing frame.
  1015. * Look at nsc-ircc for the gory details - Jean II */
  1016. smsc_ircc_change_speed(self, speed);
  1017. spin_unlock_irqrestore(&self->lock, flags);
  1018. dev_kfree_skb(skb);
  1019. return NETDEV_TX_OK;
  1020. }
  1021. self->new_speed = speed;
  1022. }
  1023. skb_copy_from_linear_data(skb, self->tx_buff.head, skb->len);
  1024. self->tx_buff.len = skb->len;
  1025. self->tx_buff.data = self->tx_buff.head;
  1026. mtt = irda_get_mtt(skb);
  1027. if (mtt) {
  1028. int bofs;
  1029. /*
  1030. * Compute how many BOFs (STA or PA's) we need to waste the
  1031. * min turn time given the speed of the link.
  1032. */
  1033. bofs = mtt * (self->io.speed / 1000) / 8000;
  1034. if (bofs > 4095)
  1035. bofs = 4095;
  1036. smsc_ircc_dma_xmit(self, bofs);
  1037. } else {
  1038. /* Transmit frame */
  1039. smsc_ircc_dma_xmit(self, 0);
  1040. }
  1041. spin_unlock_irqrestore(&self->lock, flags);
  1042. dev_kfree_skb(skb);
  1043. return NETDEV_TX_OK;
  1044. }
  1045. /*
  1046. * Function smsc_ircc_dma_xmit (self, bofs)
  1047. *
  1048. * Transmit data using DMA
  1049. *
  1050. */
  1051. static void smsc_ircc_dma_xmit(struct smsc_ircc_cb *self, int bofs)
  1052. {
  1053. int iobase = self->io.fir_base;
  1054. u8 ctrl;
  1055. IRDA_DEBUG(3, "%s\n", __func__);
  1056. #if 1
  1057. /* Disable Rx */
  1058. register_bank(iobase, 0);
  1059. outb(0x00, iobase + IRCC_LCR_B);
  1060. #endif
  1061. register_bank(iobase, 1);
  1062. outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
  1063. iobase + IRCC_SCE_CFGB);
  1064. self->io.direction = IO_XMIT;
  1065. /* Set BOF additional count for generating the min turn time */
  1066. register_bank(iobase, 4);
  1067. outb(bofs & 0xff, iobase + IRCC_BOF_COUNT_LO);
  1068. ctrl = inb(iobase + IRCC_CONTROL) & 0xf0;
  1069. outb(ctrl | ((bofs >> 8) & 0x0f), iobase + IRCC_BOF_COUNT_HI);
  1070. /* Set max Tx frame size */
  1071. outb(self->tx_buff.len >> 8, iobase + IRCC_TX_SIZE_HI);
  1072. outb(self->tx_buff.len & 0xff, iobase + IRCC_TX_SIZE_LO);
  1073. /*outb(UART_MCR_OUT2, self->io.sir_base + UART_MCR);*/
  1074. /* Enable burst mode chip Tx DMA */
  1075. register_bank(iobase, 1);
  1076. outb(inb(iobase + IRCC_SCE_CFGB) | IRCC_CFGB_DMA_ENABLE |
  1077. IRCC_CFGB_DMA_BURST, iobase + IRCC_SCE_CFGB);
  1078. /* Setup DMA controller (must be done after enabling chip DMA) */
  1079. irda_setup_dma(self->io.dma, self->tx_buff_dma, self->tx_buff.len,
  1080. DMA_TX_MODE);
  1081. /* Enable interrupt */
  1082. register_bank(iobase, 0);
  1083. outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, iobase + IRCC_IER);
  1084. outb(IRCC_MASTER_INT_EN, iobase + IRCC_MASTER);
  1085. /* Enable transmit */
  1086. outb(IRCC_LCR_B_SCE_TRANSMIT | IRCC_LCR_B_SIP_ENABLE, iobase + IRCC_LCR_B);
  1087. }
  1088. /*
  1089. * Function smsc_ircc_dma_xmit_complete (self)
  1090. *
  1091. * The transfer of a frame in finished. This function will only be called
  1092. * by the interrupt handler
  1093. *
  1094. */
  1095. static void smsc_ircc_dma_xmit_complete(struct smsc_ircc_cb *self)
  1096. {
  1097. int iobase = self->io.fir_base;
  1098. IRDA_DEBUG(3, "%s\n", __func__);
  1099. #if 0
  1100. /* Disable Tx */
  1101. register_bank(iobase, 0);
  1102. outb(0x00, iobase + IRCC_LCR_B);
  1103. #endif
  1104. register_bank(iobase, 1);
  1105. outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
  1106. iobase + IRCC_SCE_CFGB);
  1107. /* Check for underrun! */
  1108. register_bank(iobase, 0);
  1109. if (inb(iobase + IRCC_LSR) & IRCC_LSR_UNDERRUN) {
  1110. self->netdev->stats.tx_errors++;
  1111. self->netdev->stats.tx_fifo_errors++;
  1112. /* Reset error condition */
  1113. register_bank(iobase, 0);
  1114. outb(IRCC_MASTER_ERROR_RESET, iobase + IRCC_MASTER);
  1115. outb(0x00, iobase + IRCC_MASTER);
  1116. } else {
  1117. self->netdev->stats.tx_packets++;
  1118. self->netdev->stats.tx_bytes += self->tx_buff.len;
  1119. }
  1120. /* Check if it's time to change the speed */
  1121. if (self->new_speed) {
  1122. smsc_ircc_change_speed(self, self->new_speed);
  1123. self->new_speed = 0;
  1124. }
  1125. netif_wake_queue(self->netdev);
  1126. }
  1127. /*
  1128. * Function smsc_ircc_dma_receive(self)
  1129. *
  1130. * Get ready for receiving a frame. The device will initiate a DMA
  1131. * if it starts to receive a frame.
  1132. *
  1133. */
  1134. static int smsc_ircc_dma_receive(struct smsc_ircc_cb *self)
  1135. {
  1136. int iobase = self->io.fir_base;
  1137. #if 0
  1138. /* Turn off chip DMA */
  1139. register_bank(iobase, 1);
  1140. outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
  1141. iobase + IRCC_SCE_CFGB);
  1142. #endif
  1143. /* Disable Tx */
  1144. register_bank(iobase, 0);
  1145. outb(0x00, iobase + IRCC_LCR_B);
  1146. /* Turn off chip DMA */
  1147. register_bank(iobase, 1);
  1148. outb(inb(iobase + IRCC_SCE_CFGB) & ~IRCC_CFGB_DMA_ENABLE,
  1149. iobase + IRCC_SCE_CFGB);
  1150. self->io.direction = IO_RECV;
  1151. self->rx_buff.data = self->rx_buff.head;
  1152. /* Set max Rx frame size */
  1153. register_bank(iobase, 4);
  1154. outb((2050 >> 8) & 0x0f, iobase + IRCC_RX_SIZE_HI);
  1155. outb(2050 & 0xff, iobase + IRCC_RX_SIZE_LO);
  1156. /* Setup DMA controller */
  1157. irda_setup_dma(self->io.dma, self->rx_buff_dma, self->rx_buff.truesize,
  1158. DMA_RX_MODE);
  1159. /* Enable burst mode chip Rx DMA */
  1160. register_bank(iobase, 1);
  1161. outb(inb(iobase + IRCC_SCE_CFGB) | IRCC_CFGB_DMA_ENABLE |
  1162. IRCC_CFGB_DMA_BURST, iobase + IRCC_SCE_CFGB);
  1163. /* Enable interrupt */
  1164. register_bank(iobase, 0);
  1165. outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, iobase + IRCC_IER);
  1166. outb(IRCC_MASTER_INT_EN, iobase + IRCC_MASTER);
  1167. /* Enable receiver */
  1168. register_bank(iobase, 0);
  1169. outb(IRCC_LCR_B_SCE_RECEIVE | IRCC_LCR_B_SIP_ENABLE,
  1170. iobase + IRCC_LCR_B);
  1171. return 0;
  1172. }
  1173. /*
  1174. * Function smsc_ircc_dma_receive_complete(self)
  1175. *
  1176. * Finished with receiving frames
  1177. *
  1178. */
  1179. static void smsc_ircc_dma_receive_complete(struct smsc_ircc_cb *self)
  1180. {
  1181. struct sk_buff *skb;
  1182. int len, msgcnt, lsr;
  1183. int iobase = self->io.fir_base;
  1184. register_bank(iobase, 0);
  1185. IRDA_DEBUG(3, "%s\n", __func__);
  1186. #if 0
  1187. /* Disable Rx */
  1188. register_bank(iobase, 0);
  1189. outb(0x00, iobase + IRCC_LCR_B);
  1190. #endif
  1191. register_bank(iobase, 0);
  1192. outb(inb(iobase + IRCC_LSAR) & ~IRCC_LSAR_ADDRESS_MASK, iobase + IRCC_LSAR);
  1193. lsr= inb(iobase + IRCC_LSR);
  1194. msgcnt = inb(iobase + IRCC_LCR_B) & 0x08;
  1195. IRDA_DEBUG(2, "%s: dma count = %d\n", __func__,
  1196. get_dma_residue(self->io.dma));
  1197. len = self->rx_buff.truesize - get_dma_residue(self->io.dma);
  1198. /* Look for errors */
  1199. if (lsr & (IRCC_LSR_FRAME_ERROR | IRCC_LSR_CRC_ERROR | IRCC_LSR_SIZE_ERROR)) {
  1200. self->netdev->stats.rx_errors++;
  1201. if (lsr & IRCC_LSR_FRAME_ERROR)
  1202. self->netdev->stats.rx_frame_errors++;
  1203. if (lsr & IRCC_LSR_CRC_ERROR)
  1204. self->netdev->stats.rx_crc_errors++;
  1205. if (lsr & IRCC_LSR_SIZE_ERROR)
  1206. self->netdev->stats.rx_length_errors++;
  1207. if (lsr & (IRCC_LSR_UNDERRUN | IRCC_LSR_OVERRUN))
  1208. self->netdev->stats.rx_length_errors++;
  1209. return;
  1210. }
  1211. /* Remove CRC */
  1212. len -= self->io.speed < 4000000 ? 2 : 4;
  1213. if (len < 2 || len > 2050) {
  1214. IRDA_WARNING("%s(), bogus len=%d\n", __func__, len);
  1215. return;
  1216. }
  1217. IRDA_DEBUG(2, "%s: msgcnt = %d, len=%d\n", __func__, msgcnt, len);
  1218. skb = dev_alloc_skb(len + 1);
  1219. if (!skb) {
  1220. IRDA_WARNING("%s(), memory squeeze, dropping frame.\n",
  1221. __func__);
  1222. return;
  1223. }
  1224. /* Make sure IP header gets aligned */
  1225. skb_reserve(skb, 1);
  1226. memcpy(skb_put(skb, len), self->rx_buff.data, len);
  1227. self->netdev->stats.rx_packets++;
  1228. self->netdev->stats.rx_bytes += len;
  1229. skb->dev = self->netdev;
  1230. skb_reset_mac_header(skb);
  1231. skb->protocol = htons(ETH_P_IRDA);
  1232. netif_rx(skb);
  1233. }
  1234. /*
  1235. * Function smsc_ircc_sir_receive (self)
  1236. *
  1237. * Receive one frame from the infrared port
  1238. *
  1239. */
  1240. static void smsc_ircc_sir_receive(struct smsc_ircc_cb *self)
  1241. {
  1242. int boguscount = 0;
  1243. int iobase;
  1244. IRDA_ASSERT(self != NULL, return;);
  1245. iobase = self->io.sir_base;
  1246. /*
  1247. * Receive all characters in Rx FIFO, unwrap and unstuff them.
  1248. * async_unwrap_char will deliver all found frames
  1249. */
  1250. do {
  1251. async_unwrap_char(self->netdev, &self->netdev->stats, &self->rx_buff,
  1252. inb(iobase + UART_RX));
  1253. /* Make sure we don't stay here to long */
  1254. if (boguscount++ > 32) {
  1255. IRDA_DEBUG(2, "%s(), breaking!\n", __func__);
  1256. break;
  1257. }
  1258. } while (inb(iobase + UART_LSR) & UART_LSR_DR);
  1259. }
  1260. /*
  1261. * Function smsc_ircc_interrupt (irq, dev_id, regs)
  1262. *
  1263. * An interrupt from the chip has arrived. Time to do some work
  1264. *
  1265. */
  1266. static irqreturn_t smsc_ircc_interrupt(int dummy, void *dev_id)
  1267. {
  1268. struct net_device *dev = dev_id;
  1269. struct smsc_ircc_cb *self = netdev_priv(dev);
  1270. int iobase, iir, lcra, lsr;
  1271. irqreturn_t ret = IRQ_NONE;
  1272. /* Serialise the interrupt handler in various CPUs, stop Tx path */
  1273. spin_lock(&self->lock);
  1274. /* Check if we should use the SIR interrupt handler */
  1275. if (self->io.speed <= SMSC_IRCC2_MAX_SIR_SPEED) {
  1276. ret = smsc_ircc_interrupt_sir(dev);
  1277. goto irq_ret_unlock;
  1278. }
  1279. iobase = self->io.fir_base;
  1280. register_bank(iobase, 0);
  1281. iir = inb(iobase + IRCC_IIR);
  1282. if (iir == 0)
  1283. goto irq_ret_unlock;
  1284. ret = IRQ_HANDLED;
  1285. /* Disable interrupts */
  1286. outb(0, iobase + IRCC_IER);
  1287. lcra = inb(iobase + IRCC_LCR_A);
  1288. lsr = inb(iobase + IRCC_LSR);
  1289. IRDA_DEBUG(2, "%s(), iir = 0x%02x\n", __func__, iir);
  1290. if (iir & IRCC_IIR_EOM) {
  1291. if (self->io.direction == IO_RECV)
  1292. smsc_ircc_dma_receive_complete(self);
  1293. else
  1294. smsc_ircc_dma_xmit_complete(self);
  1295. smsc_ircc_dma_receive(self);
  1296. }
  1297. if (iir & IRCC_IIR_ACTIVE_FRAME) {
  1298. /*printk(KERN_WARNING "%s(): Active Frame\n", __func__);*/
  1299. }
  1300. /* Enable interrupts again */
  1301. register_bank(iobase, 0);
  1302. outb(IRCC_IER_ACTIVE_FRAME | IRCC_IER_EOM, iobase + IRCC_IER);
  1303. irq_ret_unlock:
  1304. spin_unlock(&self->lock);
  1305. return ret;
  1306. }
  1307. /*
  1308. * Function irport_interrupt_sir (irq, dev_id)
  1309. *
  1310. * Interrupt handler for SIR modes
  1311. */
  1312. static irqreturn_t smsc_ircc_interrupt_sir(struct net_device *dev)
  1313. {
  1314. struct smsc_ircc_cb *self = netdev_priv(dev);
  1315. int boguscount = 0;
  1316. int iobase;
  1317. int iir, lsr;
  1318. /* Already locked coming here in smsc_ircc_interrupt() */
  1319. /*spin_lock(&self->lock);*/
  1320. iobase = self->io.sir_base;
  1321. iir = inb(iobase + UART_IIR) & UART_IIR_ID;
  1322. if (iir == 0)
  1323. return IRQ_NONE;
  1324. while (iir) {
  1325. /* Clear interrupt */
  1326. lsr = inb(iobase + UART_LSR);
  1327. IRDA_DEBUG(4, "%s(), iir=%02x, lsr=%02x, iobase=%#x\n",
  1328. __func__, iir, lsr, iobase);
  1329. switch (iir) {
  1330. case UART_IIR_RLSI:
  1331. IRDA_DEBUG(2, "%s(), RLSI\n", __func__);
  1332. break;
  1333. case UART_IIR_RDI:
  1334. /* Receive interrupt */
  1335. smsc_ircc_sir_receive(self);
  1336. break;
  1337. case UART_IIR_THRI:
  1338. if (lsr & UART_LSR_THRE)
  1339. /* Transmitter ready for data */
  1340. smsc_ircc_sir_write_wakeup(self);
  1341. break;
  1342. default:
  1343. IRDA_DEBUG(0, "%s(), unhandled IIR=%#x\n",
  1344. __func__, iir);
  1345. break;
  1346. }
  1347. /* Make sure we don't stay here to long */
  1348. if (boguscount++ > 100)
  1349. break;
  1350. iir = inb(iobase + UART_IIR) & UART_IIR_ID;
  1351. }
  1352. /*spin_unlock(&self->lock);*/
  1353. return IRQ_HANDLED;
  1354. }
  1355. #if 0 /* unused */
  1356. /*
  1357. * Function ircc_is_receiving (self)
  1358. *
  1359. * Return TRUE is we are currently receiving a frame
  1360. *
  1361. */
  1362. static int ircc_is_receiving(struct smsc_ircc_cb *self)
  1363. {
  1364. int status = FALSE;
  1365. /* int iobase; */
  1366. IRDA_DEBUG(1, "%s\n", __func__);
  1367. IRDA_ASSERT(self != NULL, return FALSE;);
  1368. IRDA_DEBUG(0, "%s: dma count = %d\n", __func__,
  1369. get_dma_residue(self->io.dma));
  1370. status = (self->rx_buff.state != OUTSIDE_FRAME);
  1371. return status;
  1372. }
  1373. #endif /* unused */
  1374. static int smsc_ircc_request_irq(struct smsc_ircc_cb *self)
  1375. {
  1376. int error;
  1377. error = request_irq(self->io.irq, smsc_ircc_interrupt, 0,
  1378. self->netdev->name, self->netdev);
  1379. if (error)
  1380. IRDA_DEBUG(0, "%s(), unable to allocate irq=%d, err=%d\n",
  1381. __func__, self->io.irq, error);
  1382. return error;
  1383. }
  1384. static void smsc_ircc_start_interrupts(struct smsc_ircc_cb *self)
  1385. {
  1386. unsigned long flags;
  1387. spin_lock_irqsave(&self->lock, flags);
  1388. self->io.speed = 0;
  1389. smsc_ircc_change_speed(self, SMSC_IRCC2_C_IRDA_FALLBACK_SPEED);
  1390. spin_unlock_irqrestore(&self->lock, flags);
  1391. }
  1392. static void smsc_ircc_stop_interrupts(struct smsc_ircc_cb *self)
  1393. {
  1394. int iobase = self->io.fir_base;
  1395. unsigned long flags;
  1396. spin_lock_irqsave(&self->lock, flags);
  1397. register_bank(iobase, 0);
  1398. outb(0, iobase + IRCC_IER);
  1399. outb(IRCC_MASTER_RESET, iobase + IRCC_MASTER);
  1400. outb(0x00, iobase + IRCC_MASTER);
  1401. spin_unlock_irqrestore(&self->lock, flags);
  1402. }
  1403. /*
  1404. * Function smsc_ircc_net_open (dev)
  1405. *
  1406. * Start the device
  1407. *
  1408. */
  1409. static int smsc_ircc_net_open(struct net_device *dev)
  1410. {
  1411. struct smsc_ircc_cb *self;
  1412. char hwname[16];
  1413. IRDA_DEBUG(1, "%s\n", __func__);
  1414. IRDA_ASSERT(dev != NULL, return -1;);
  1415. self = netdev_priv(dev);
  1416. IRDA_ASSERT(self != NULL, return 0;);
  1417. if (self->io.suspended) {
  1418. IRDA_DEBUG(0, "%s(), device is suspended\n", __func__);
  1419. return -EAGAIN;
  1420. }
  1421. if (request_irq(self->io.irq, smsc_ircc_interrupt, 0, dev->name,
  1422. (void *) dev)) {
  1423. IRDA_DEBUG(0, "%s(), unable to allocate irq=%d\n",
  1424. __func__, self->io.irq);
  1425. return -EAGAIN;
  1426. }
  1427. smsc_ircc_start_interrupts(self);
  1428. /* Give self a hardware name */
  1429. /* It would be cool to offer the chip revision here - Jean II */
  1430. sprintf(hwname, "SMSC @ 0x%03x", self->io.fir_base);
  1431. /*
  1432. * Open new IrLAP layer instance, now that everything should be
  1433. * initialized properly
  1434. */
  1435. self->irlap = irlap_open(dev, &self->qos, hwname);
  1436. /*
  1437. * Always allocate the DMA channel after the IRQ,
  1438. * and clean up on failure.
  1439. */
  1440. if (request_dma(self->io.dma, dev->name)) {
  1441. smsc_ircc_net_close(dev);
  1442. IRDA_WARNING("%s(), unable to allocate DMA=%d\n",
  1443. __func__, self->io.dma);
  1444. return -EAGAIN;
  1445. }
  1446. netif_start_queue(dev);
  1447. return 0;
  1448. }
  1449. /*
  1450. * Function smsc_ircc_net_close (dev)
  1451. *
  1452. * Stop the device
  1453. *
  1454. */
  1455. static int smsc_ircc_net_close(struct net_device *dev)
  1456. {
  1457. struct smsc_ircc_cb *self;
  1458. IRDA_DEBUG(1, "%s\n", __func__);
  1459. IRDA_ASSERT(dev != NULL, return -1;);
  1460. self = netdev_priv(dev);
  1461. IRDA_ASSERT(self != NULL, return 0;);
  1462. /* Stop device */
  1463. netif_stop_queue(dev);
  1464. /* Stop and remove instance of IrLAP */
  1465. if (self->irlap)
  1466. irlap_close(self->irlap);
  1467. self->irlap = NULL;
  1468. smsc_ircc_stop_interrupts(self);
  1469. /* if we are called from smsc_ircc_resume we don't have IRQ reserved */
  1470. if (!self->io.suspended)
  1471. free_irq(self->io.irq, dev);
  1472. disable_dma(self->io.dma);
  1473. free_dma(self->io.dma);
  1474. return 0;
  1475. }
  1476. static int smsc_ircc_suspend(struct platform_device *dev, pm_message_t state)
  1477. {
  1478. struct smsc_ircc_cb *self = platform_get_drvdata(dev);
  1479. if (!self->io.suspended) {
  1480. IRDA_DEBUG(1, "%s, Suspending\n", driver_name);
  1481. rtnl_lock();
  1482. if (netif_running(self->netdev)) {
  1483. netif_device_detach(self->netdev);
  1484. smsc_ircc_stop_interrupts(self);
  1485. free_irq(self->io.irq, self->netdev);
  1486. disable_dma(self->io.dma);
  1487. }
  1488. self->io.suspended = 1;
  1489. rtnl_unlock();
  1490. }
  1491. return 0;
  1492. }
  1493. static int smsc_ircc_resume(struct platform_device *dev)
  1494. {
  1495. struct smsc_ircc_cb *self = platform_get_drvdata(dev);
  1496. if (self->io.suspended) {
  1497. IRDA_DEBUG(1, "%s, Waking up\n", driver_name);
  1498. rtnl_lock();
  1499. smsc_ircc_init_chip(self);
  1500. if (netif_running(self->netdev)) {
  1501. if (smsc_ircc_request_irq(self)) {
  1502. /*
  1503. * Don't fail resume process, just kill this
  1504. * network interface
  1505. */
  1506. unregister_netdevice(self->netdev);
  1507. } else {
  1508. enable_dma(self->io.dma);
  1509. smsc_ircc_start_interrupts(self);
  1510. netif_device_attach(self->netdev);
  1511. }
  1512. }
  1513. self->io.suspended = 0;
  1514. rtnl_unlock();
  1515. }
  1516. return 0;
  1517. }
  1518. /*
  1519. * Function smsc_ircc_close (self)
  1520. *
  1521. * Close driver instance
  1522. *
  1523. */
  1524. static int __exit smsc_ircc_close(struct smsc_ircc_cb *self)
  1525. {
  1526. IRDA_DEBUG(1, "%s\n", __func__);
  1527. IRDA_ASSERT(self != NULL, return -1;);
  1528. platform_device_unregister(self->pldev);
  1529. /* Remove netdevice */
  1530. unregister_netdev(self->netdev);
  1531. smsc_ircc_stop_interrupts(self);
  1532. /* Release the PORTS that this driver is using */
  1533. IRDA_DEBUG(0, "%s(), releasing 0x%03x\n", __func__,
  1534. self->io.fir_base);
  1535. release_region(self->io.fir_base, self->io.fir_ext);
  1536. IRDA_DEBUG(0, "%s(), releasing 0x%03x\n", __func__,
  1537. self->io.sir_base);
  1538. release_region(self->io.sir_base, self->io.sir_ext);
  1539. if (self->tx_buff.head)
  1540. dma_free_coherent(NULL, self->tx_buff.truesize,
  1541. self->tx_buff.head, self->tx_buff_dma);
  1542. if (self->rx_buff.head)
  1543. dma_free_coherent(NULL, self->rx_buff.truesize,
  1544. self->rx_buff.head, self->rx_buff_dma);
  1545. free_netdev(self->netdev);
  1546. return 0;
  1547. }
  1548. static void __exit smsc_ircc_cleanup(void)
  1549. {
  1550. int i;
  1551. IRDA_DEBUG(1, "%s\n", __func__);
  1552. for (i = 0; i < 2; i++) {
  1553. if (dev_self[i])
  1554. smsc_ircc_close(dev_self[i]);
  1555. }
  1556. if (pnp_driver_registered)
  1557. pnp_unregister_driver(&smsc_ircc_pnp_driver);
  1558. platform_driver_unregister(&smsc_ircc_driver);
  1559. }
  1560. /*
  1561. * Start SIR operations
  1562. *
  1563. * This function *must* be called with spinlock held, because it may
  1564. * be called from the irq handler (via smsc_ircc_change_speed()). - Jean II
  1565. */
  1566. static void smsc_ircc_sir_start(struct smsc_ircc_cb *self)
  1567. {
  1568. struct net_device *dev;
  1569. int fir_base, sir_base;
  1570. IRDA_DEBUG(3, "%s\n", __func__);
  1571. IRDA_ASSERT(self != NULL, return;);
  1572. dev = self->netdev;
  1573. IRDA_ASSERT(dev != NULL, return;);
  1574. fir_base = self->io.fir_base;
  1575. sir_base = self->io.sir_base;
  1576. /* Reset everything */
  1577. outb(IRCC_MASTER_RESET, fir_base + IRCC_MASTER);
  1578. #if SMSC_IRCC2_C_SIR_STOP
  1579. /*smsc_ircc_sir_stop(self);*/
  1580. #endif
  1581. register_bank(fir_base, 1);
  1582. outb(((inb(fir_base + IRCC_SCE_CFGA) & IRCC_SCE_CFGA_BLOCK_CTRL_BITS_MASK) | IRCC_CFGA_IRDA_SIR_A), fir_base + IRCC_SCE_CFGA);
  1583. /* Initialize UART */
  1584. outb(UART_LCR_WLEN8, sir_base + UART_LCR); /* Reset DLAB */
  1585. outb((UART_MCR_DTR | UART_MCR_RTS | UART_MCR_OUT2), sir_base + UART_MCR);
  1586. /* Turn on interrups */
  1587. outb(UART_IER_RLSI | UART_IER_RDI |UART_IER_THRI, sir_base + UART_IER);
  1588. IRDA_DEBUG(3, "%s() - exit\n", __func__);
  1589. outb(0x00, fir_base + IRCC_MASTER);
  1590. }
  1591. #if SMSC_IRCC2_C_SIR_STOP
  1592. void smsc_ircc_sir_stop(struct smsc_ircc_cb *self)
  1593. {
  1594. int iobase;
  1595. IRDA_DEBUG(3, "%s\n", __func__);
  1596. iobase = self->io.sir_base;
  1597. /* Reset UART */
  1598. outb(0, iobase + UART_MCR);
  1599. /* Turn off interrupts */
  1600. outb(0, iobase + UART_IER);
  1601. }
  1602. #endif
  1603. /*
  1604. * Function smsc_sir_write_wakeup (self)
  1605. *
  1606. * Called by the SIR interrupt handler when there's room for more data.
  1607. * If we have more packets to send, we send them here.
  1608. *
  1609. */
  1610. static void smsc_ircc_sir_write_wakeup(struct smsc_ircc_cb *self)
  1611. {
  1612. int actual = 0;
  1613. int iobase;
  1614. int fcr;
  1615. IRDA_ASSERT(self != NULL, return;);
  1616. IRDA_DEBUG(4, "%s\n", __func__);
  1617. iobase = self->io.sir_base;
  1618. /* Finished with frame? */
  1619. if (self->tx_buff.len > 0) {
  1620. /* Write data left in transmit buffer */
  1621. actual = smsc_ircc_sir_write(iobase, self->io.fifo_size,
  1622. self->tx_buff.data, self->tx_buff.len);
  1623. self->tx_buff.data += actual;
  1624. self->tx_buff.len -= actual;
  1625. } else {
  1626. /*if (self->tx_buff.len ==0) {*/
  1627. /*
  1628. * Now serial buffer is almost free & we can start
  1629. * transmission of another packet. But first we must check
  1630. * if we need to change the speed of the hardware
  1631. */
  1632. if (self->new_speed) {
  1633. IRDA_DEBUG(5, "%s(), Changing speed to %d.\n",
  1634. __func__, self->new_speed);
  1635. smsc_ircc_sir_wait_hw_transmitter_finish(self);
  1636. smsc_ircc_change_speed(self, self->new_speed);
  1637. self->new_speed = 0;
  1638. } else {
  1639. /* Tell network layer that we want more frames */
  1640. netif_wake_queue(self->netdev);
  1641. }
  1642. self->netdev->stats.tx_packets++;
  1643. if (self->io.speed <= 115200) {
  1644. /*
  1645. * Reset Rx FIFO to make sure that all reflected transmit data
  1646. * is discarded. This is needed for half duplex operation
  1647. */
  1648. fcr = UART_FCR_ENABLE_FIFO | UART_FCR_CLEAR_RCVR;
  1649. fcr |= self->io.speed < 38400 ?
  1650. UART_FCR_TRIGGER_1 : UART_FCR_TRIGGER_14;
  1651. outb(fcr, iobase + UART_FCR);
  1652. /* Turn on receive interrupts */
  1653. outb(UART_IER_RDI, iobase + UART_IER);
  1654. }
  1655. }
  1656. }
  1657. /*
  1658. * Function smsc_ircc_sir_write (iobase, fifo_size, buf, len)
  1659. *
  1660. * Fill Tx FIFO with transmit data
  1661. *
  1662. */
  1663. static int smsc_ircc_sir_write(int iobase, int fifo_size, __u8 *buf, int len)
  1664. {
  1665. int actual = 0;
  1666. /* Tx FIFO should be empty! */
  1667. if (!(inb(iobase + UART_LSR) & UART_LSR_THRE)) {
  1668. IRDA_WARNING("%s(), failed, fifo not empty!\n", __func__);
  1669. return 0;
  1670. }
  1671. /* Fill FIFO with current frame */
  1672. while (fifo_size-- > 0 && actual < len) {
  1673. /* Transmit next byte */
  1674. outb(buf[actual], iobase + UART_TX);
  1675. actual++;
  1676. }
  1677. return actual;
  1678. }
  1679. /*
  1680. * Function smsc_ircc_is_receiving (self)
  1681. *
  1682. * Returns true is we are currently receiving data
  1683. *
  1684. */
  1685. static int smsc_ircc_is_receiving(struct smsc_ircc_cb *self)
  1686. {
  1687. return self->rx_buff.state != OUTSIDE_FRAME;
  1688. }
  1689. /*
  1690. * Function smsc_ircc_probe_transceiver(self)
  1691. *
  1692. * Tries to find the used Transceiver
  1693. *
  1694. */
  1695. static void smsc_ircc_probe_transceiver(struct smsc_ircc_cb *self)
  1696. {
  1697. unsigned int i;
  1698. IRDA_ASSERT(self != NULL, return;);
  1699. for (i = 0; smsc_transceivers[i].name != NULL; i++)
  1700. if (smsc_transceivers[i].probe(self->io.fir_base)) {
  1701. IRDA_MESSAGE(" %s transceiver found\n",
  1702. smsc_transceivers[i].name);
  1703. self->transceiver= i + 1;
  1704. return;
  1705. }
  1706. IRDA_MESSAGE("No transceiver found. Defaulting to %s\n",
  1707. smsc_transceivers[SMSC_IRCC2_C_DEFAULT_TRANSCEIVER].name);
  1708. self->transceiver = SMSC_IRCC2_C_DEFAULT_TRANSCEIVER;
  1709. }
  1710. /*
  1711. * Function smsc_ircc_set_transceiver_for_speed(self, speed)
  1712. *
  1713. * Set the transceiver according to the speed
  1714. *
  1715. */
  1716. static void smsc_ircc_set_transceiver_for_speed(struct smsc_ircc_cb *self, u32 speed)
  1717. {
  1718. unsigned int trx;
  1719. trx = self->transceiver;
  1720. if (trx > 0)
  1721. smsc_transceivers[trx - 1].set_for_speed(self->io.fir_base, speed);
  1722. }
  1723. /*
  1724. * Function smsc_ircc_wait_hw_transmitter_finish ()
  1725. *
  1726. * Wait for the real end of HW transmission
  1727. *
  1728. * The UART is a strict FIFO, and we get called only when we have finished
  1729. * pushing data to the FIFO, so the maximum amount of time we must wait
  1730. * is only for the FIFO to drain out.
  1731. *
  1732. * We use a simple calibrated loop. We may need to adjust the loop
  1733. * delay (udelay) to balance I/O traffic and latency. And we also need to
  1734. * adjust the maximum timeout.
  1735. * It would probably be better to wait for the proper interrupt,
  1736. * but it doesn't seem to be available.
  1737. *
  1738. * We can't use jiffies or kernel timers because :
  1739. * 1) We are called from the interrupt handler, which disable softirqs,
  1740. * so jiffies won't be increased
  1741. * 2) Jiffies granularity is usually very coarse (10ms), and we don't
  1742. * want to wait that long to detect stuck hardware.
  1743. * Jean II
  1744. */
  1745. static void smsc_ircc_sir_wait_hw_transmitter_finish(struct smsc_ircc_cb *self)
  1746. {
  1747. int iobase = self->io.sir_base;
  1748. int count = SMSC_IRCC2_HW_TRANSMITTER_TIMEOUT_US;
  1749. /* Calibrated busy loop */
  1750. while (count-- > 0 && !(inb(iobase + UART_LSR) & UART_LSR_TEMT))
  1751. udelay(1);
  1752. if (count < 0)
  1753. IRDA_DEBUG(0, "%s(): stuck transmitter\n", __func__);
  1754. }
  1755. /* PROBING
  1756. *
  1757. * REVISIT we can be told about the device by PNP, and should use that info
  1758. * instead of probing hardware and creating a platform_device ...
  1759. */
  1760. static int __init smsc_ircc_look_for_chips(void)
  1761. {
  1762. struct smsc_chip_address *address;
  1763. char *type;
  1764. unsigned int cfg_base, found;
  1765. found = 0;
  1766. address = possible_addresses;
  1767. while (address->cfg_base) {
  1768. cfg_base = address->cfg_base;
  1769. /*printk(KERN_WARNING "%s(): probing: 0x%02x for: 0x%02x\n", __func__, cfg_base, address->type);*/
  1770. if (address->type & SMSCSIO_TYPE_FDC) {
  1771. type = "FDC";
  1772. if (address->type & SMSCSIO_TYPE_FLAT)
  1773. if (!smsc_superio_flat(fdc_chips_flat, cfg_base, type))
  1774. found++;
  1775. if (address->type & SMSCSIO_TYPE_PAGED)
  1776. if (!smsc_superio_paged(fdc_chips_paged, cfg_base, type))
  1777. found++;
  1778. }
  1779. if (address->type & SMSCSIO_TYPE_LPC) {
  1780. type = "LPC";
  1781. if (address->type & SMSCSIO_TYPE_FLAT)
  1782. if (!smsc_superio_flat(lpc_chips_flat, cfg_base, type))
  1783. found++;
  1784. if (address->type & SMSCSIO_TYPE_PAGED)
  1785. if (!smsc_superio_paged(lpc_chips_paged, cfg_base, type))
  1786. found++;
  1787. }
  1788. address++;
  1789. }
  1790. return found;
  1791. }
  1792. /*
  1793. * Function smsc_superio_flat (chip, base, type)
  1794. *
  1795. * Try to get configuration of a smc SuperIO chip with flat register model
  1796. *
  1797. */
  1798. static int __init smsc_superio_flat(const struct smsc_chip *chips, unsigned short cfgbase, char *type)
  1799. {
  1800. unsigned short firbase, sirbase;
  1801. u8 mode, dma, irq;
  1802. int ret = -ENODEV;
  1803. IRDA_DEBUG(1, "%s\n", __func__);
  1804. if (smsc_ircc_probe(cfgbase, SMSCSIOFLAT_DEVICEID_REG, chips, type) == NULL)
  1805. return ret;
  1806. outb(SMSCSIOFLAT_UARTMODE0C_REG, cfgbase);
  1807. mode = inb(cfgbase + 1);
  1808. /*printk(KERN_WARNING "%s(): mode: 0x%02x\n", __func__, mode);*/
  1809. if (!(mode & SMSCSIOFLAT_UART2MODE_VAL_IRDA))
  1810. IRDA_WARNING("%s(): IrDA not enabled\n", __func__);
  1811. outb(SMSCSIOFLAT_UART2BASEADDR_REG, cfgbase);
  1812. sirbase = inb(cfgbase + 1) << 2;
  1813. /* FIR iobase */
  1814. outb(SMSCSIOFLAT_FIRBASEADDR_REG, cfgbase);
  1815. firbase = inb(cfgbase + 1) << 3;
  1816. /* DMA */
  1817. outb(SMSCSIOFLAT_FIRDMASELECT_REG, cfgbase);
  1818. dma = inb(cfgbase + 1) & SMSCSIOFLAT_FIRDMASELECT_MASK;
  1819. /* IRQ */
  1820. outb(SMSCSIOFLAT_UARTIRQSELECT_REG, cfgbase);
  1821. irq = inb(cfgbase + 1) & SMSCSIOFLAT_UART2IRQSELECT_MASK;
  1822. IRDA_MESSAGE("%s(): fir: 0x%02x, sir: 0x%02x, dma: %02d, irq: %d, mode: 0x%02x\n", __func__, firbase, sirbase, dma, irq, mode);
  1823. if (firbase && smsc_ircc_open(firbase, sirbase, dma, irq) == 0)
  1824. ret = 0;
  1825. /* Exit configuration */
  1826. outb(SMSCSIO_CFGEXITKEY, cfgbase);
  1827. return ret;
  1828. }
  1829. /*
  1830. * Function smsc_superio_paged (chip, base, type)
  1831. *
  1832. * Try to get configuration of a smc SuperIO chip with paged register model
  1833. *
  1834. */
  1835. static int __init smsc_superio_paged(const struct smsc_chip *chips, unsigned short cfg_base, char *type)
  1836. {
  1837. unsigned short fir_io, sir_io;
  1838. int ret = -ENODEV;
  1839. IRDA_DEBUG(1, "%s\n", __func__);
  1840. if (smsc_ircc_probe(cfg_base, 0x20, chips, type) == NULL)
  1841. return ret;
  1842. /* Select logical device (UART2) */
  1843. outb(0x07, cfg_base);
  1844. outb(0x05, cfg_base + 1);
  1845. /* SIR iobase */
  1846. outb(0x60, cfg_base);
  1847. sir_io = inb(cfg_base + 1) << 8;
  1848. outb(0x61, cfg_base);
  1849. sir_io |= inb(cfg_base + 1);
  1850. /* Read FIR base */
  1851. outb(0x62, cfg_base);
  1852. fir_io = inb(cfg_base + 1) << 8;
  1853. outb(0x63, cfg_base);
  1854. fir_io |= inb(cfg_base + 1);
  1855. outb(0x2b, cfg_base); /* ??? */
  1856. if (fir_io && smsc_ircc_open(fir_io, sir_io, ircc_dma, ircc_irq) == 0)
  1857. ret = 0;
  1858. /* Exit configuration */
  1859. outb(SMSCSIO_CFGEXITKEY, cfg_base);
  1860. return ret;
  1861. }
  1862. static int __init smsc_access(unsigned short cfg_base, unsigned char reg)
  1863. {
  1864. IRDA_DEBUG(1, "%s\n", __func__);
  1865. outb(reg, cfg_base);
  1866. return inb(cfg_base) != reg ? -1 : 0;
  1867. }
  1868. static const struct smsc_chip * __init smsc_ircc_probe(unsigned short cfg_base, u8 reg, const struct smsc_chip *chip, char *type)
  1869. {
  1870. u8 devid, xdevid, rev;
  1871. IRDA_DEBUG(1, "%s\n", __func__);
  1872. /* Leave configuration */
  1873. outb(SMSCSIO_CFGEXITKEY, cfg_base);
  1874. if (inb(cfg_base) == SMSCSIO_CFGEXITKEY) /* not a smc superio chip */
  1875. return NULL;
  1876. outb(reg, cfg_base);
  1877. xdevid = inb(cfg_base + 1);
  1878. /* Enter configuration */
  1879. outb(SMSCSIO_CFGACCESSKEY, cfg_base);
  1880. #if 0
  1881. if (smsc_access(cfg_base,0x55)) /* send second key and check */
  1882. return NULL;
  1883. #endif
  1884. /* probe device ID */
  1885. if (smsc_access(cfg_base, reg))
  1886. return NULL;
  1887. devid = inb(cfg_base + 1);
  1888. if (devid == 0 || devid == 0xff) /* typical values for unused port */
  1889. return NULL;
  1890. /* probe revision ID */
  1891. if (smsc_access(cfg_base, reg + 1))
  1892. return NULL;
  1893. rev = inb(cfg_base + 1);
  1894. if (rev >= 128) /* i think this will make no sense */
  1895. return NULL;
  1896. if (devid == xdevid) /* protection against false positives */
  1897. return NULL;
  1898. /* Check for expected device ID; are there others? */
  1899. while (chip->devid != devid) {
  1900. chip++;
  1901. if (chip->name == NULL)
  1902. return NULL;
  1903. }
  1904. IRDA_MESSAGE("found SMC SuperIO Chip (devid=0x%02x rev=%02X base=0x%04x): %s%s\n",
  1905. devid, rev, cfg_base, type, chip->name);
  1906. if (chip->rev > rev) {
  1907. IRDA_MESSAGE("Revision higher than expected\n");
  1908. return NULL;
  1909. }
  1910. if (chip->flags & NoIRDA)
  1911. IRDA_MESSAGE("chipset does not support IRDA\n");
  1912. return chip;
  1913. }
  1914. static int __init smsc_superio_fdc(unsigned short cfg_base)
  1915. {
  1916. int ret = -1;
  1917. if (!request_region(cfg_base, 2, driver_name)) {
  1918. IRDA_WARNING("%s: can't get cfg_base of 0x%03x\n",
  1919. __func__, cfg_base);
  1920. } else {
  1921. if (!smsc_superio_flat(fdc_chips_flat, cfg_base, "FDC") ||
  1922. !smsc_superio_paged(fdc_chips_paged, cfg_base, "FDC"))
  1923. ret = 0;
  1924. release_region(cfg_base, 2);
  1925. }
  1926. return ret;
  1927. }
  1928. static int __init smsc_superio_lpc(unsigned short cfg_base)
  1929. {
  1930. int ret = -1;
  1931. if (!request_region(cfg_base, 2, driver_name)) {
  1932. IRDA_WARNING("%s: can't get cfg_base of 0x%03x\n",
  1933. __func__, cfg_base);
  1934. } else {
  1935. if (!smsc_superio_flat(lpc_chips_flat, cfg_base, "LPC") ||
  1936. !smsc_superio_paged(lpc_chips_paged, cfg_base, "LPC"))
  1937. ret = 0;
  1938. release_region(cfg_base, 2);
  1939. }
  1940. return ret;
  1941. }
  1942. /*
  1943. * Look for some specific subsystem setups that need
  1944. * pre-configuration not properly done by the BIOS (especially laptops)
  1945. * This code is based in part on smcinit.c, tosh1800-smcinit.c
  1946. * and tosh2450-smcinit.c. The table lists the device entries
  1947. * for ISA bridges with an LPC (Low Pin Count) controller which
  1948. * handles the communication with the SMSC device. After the LPC
  1949. * controller is initialized through PCI, the SMSC device is initialized
  1950. * through a dedicated port in the ISA port-mapped I/O area, this latter
  1951. * area is used to configure the SMSC device with default
  1952. * SIR and FIR I/O ports, DMA and IRQ. Different vendors have
  1953. * used different sets of parameters and different control port
  1954. * addresses making a subsystem device table necessary.
  1955. */
  1956. #ifdef CONFIG_PCI
  1957. #define PCIID_VENDOR_INTEL 0x8086
  1958. #define PCIID_VENDOR_ALI 0x10b9
  1959. static struct smsc_ircc_subsystem_configuration subsystem_configurations[] __initdata = {
  1960. /*
  1961. * Subsystems needing entries:
  1962. * 0x10b9:0x1533 0x103c:0x0850 HP nx9010 family
  1963. * 0x10b9:0x1533 0x0e11:0x005a Compaq nc4000 family
  1964. * 0x8086:0x24cc 0x0e11:0x002a HP nx9000 family
  1965. */
  1966. {
  1967. /* Guessed entry */
  1968. .vendor = PCIID_VENDOR_INTEL, /* Intel 82801DBM LPC bridge */
  1969. .device = 0x24cc,
  1970. .subvendor = 0x103c,
  1971. .subdevice = 0x08bc,
  1972. .sir_io = 0x02f8,
  1973. .fir_io = 0x0130,
  1974. .fir_irq = 0x05,
  1975. .fir_dma = 0x03,
  1976. .cfg_base = 0x004e,
  1977. .preconfigure = preconfigure_through_82801,
  1978. .name = "HP nx5000 family",
  1979. },
  1980. {
  1981. .vendor = PCIID_VENDOR_INTEL, /* Intel 82801DBM LPC bridge */
  1982. .device = 0x24cc,
  1983. .subvendor = 0x103c,
  1984. .subdevice = 0x088c,
  1985. /* Quite certain these are the same for nc8000 as for nc6000 */
  1986. .sir_io = 0x02f8,
  1987. .fir_io = 0x0130,
  1988. .fir_irq = 0x05,
  1989. .fir_dma = 0x03,
  1990. .cfg_base = 0x004e,
  1991. .preconfigure = preconfigure_through_82801,
  1992. .name = "HP nc8000 family",
  1993. },
  1994. {
  1995. .vendor = PCIID_VENDOR_INTEL, /* Intel 82801DBM LPC bridge */
  1996. .device = 0x24cc,
  1997. .subvendor = 0x103c,
  1998. .subdevice = 0x0890,
  1999. .sir_io = 0x02f8,
  2000. .fir_io = 0x0130,
  2001. .fir_irq = 0x05,
  2002. .fir_dma = 0x03,
  2003. .cfg_base = 0x004e,
  2004. .preconfigure = preconfigure_through_82801,
  2005. .name = "HP nc6000 family",
  2006. },
  2007. {
  2008. .vendor = PCIID_VENDOR_INTEL, /* Intel 82801DBM LPC bridge */
  2009. .device = 0x24cc,
  2010. .subvendor = 0x0e11,
  2011. .subdevice = 0x0860,
  2012. /* I assume these are the same for x1000 as for the others */
  2013. .sir_io = 0x02e8,
  2014. .fir_io = 0x02f8,
  2015. .fir_irq = 0x07,
  2016. .fir_dma = 0x03,
  2017. .cfg_base = 0x002e,
  2018. .preconfigure = preconfigure_through_82801,
  2019. .name = "Compaq x1000 family",
  2020. },
  2021. {
  2022. /* Intel 82801DB/DBL (ICH4/ICH4-L) LPC Interface Bridge */
  2023. .vendor = PCIID_VENDOR_INTEL,
  2024. .device = 0x24c0,
  2025. .subvendor = 0x1179,
  2026. .subdevice = 0xffff, /* 0xffff is "any" */
  2027. .sir_io = 0x03f8,
  2028. .fir_io = 0x0130,
  2029. .fir_irq = 0x07,
  2030. .fir_dma = 0x01,
  2031. .cfg_base = 0x002e,
  2032. .preconfigure = preconfigure_through_82801,
  2033. .name = "Toshiba laptop with Intel 82801DB/DBL LPC bridge",
  2034. },
  2035. {
  2036. .vendor = PCIID_VENDOR_INTEL, /* Intel 82801CAM ISA bridge */
  2037. .device = 0x248c,
  2038. .subvendor = 0x1179,
  2039. .subdevice = 0xffff, /* 0xffff is "any" */
  2040. .sir_io = 0x03f8,
  2041. .fir_io = 0x0130,
  2042. .fir_irq = 0x03,
  2043. .fir_dma = 0x03,
  2044. .cfg_base = 0x002e,
  2045. .preconfigure = preconfigure_through_82801,
  2046. .name = "Toshiba laptop with Intel 82801CAM ISA bridge",
  2047. },
  2048. {
  2049. /* 82801DBM (ICH4-M) LPC Interface Bridge */
  2050. .vendor = PCIID_VENDOR_INTEL,
  2051. .device = 0x24cc,
  2052. .subvendor = 0x1179,
  2053. .subdevice = 0xffff, /* 0xffff is "any" */
  2054. .sir_io = 0x03f8,
  2055. .fir_io = 0x0130,
  2056. .fir_irq = 0x03,
  2057. .fir_dma = 0x03,
  2058. .cfg_base = 0x002e,
  2059. .preconfigure = preconfigure_through_82801,
  2060. .name = "Toshiba laptop with Intel 8281DBM LPC bridge",
  2061. },
  2062. {
  2063. /* ALi M1533/M1535 PCI to ISA Bridge [Aladdin IV/V/V+] */
  2064. .vendor = PCIID_VENDOR_ALI,
  2065. .device = 0x1533,
  2066. .subvendor = 0x1179,
  2067. .subdevice = 0xffff, /* 0xffff is "any" */
  2068. .sir_io = 0x02e8,
  2069. .fir_io = 0x02f8,
  2070. .fir_irq = 0x07,
  2071. .fir_dma = 0x03,
  2072. .cfg_base = 0x002e,
  2073. .preconfigure = preconfigure_through_ali,
  2074. .name = "Toshiba laptop with ALi ISA bridge",
  2075. },
  2076. { } // Terminator
  2077. };
  2078. /*
  2079. * This sets up the basic SMSC parameters
  2080. * (FIR port, SIR port, FIR DMA, FIR IRQ)
  2081. * through the chip configuration port.
  2082. */
  2083. static int __init preconfigure_smsc_chip(struct
  2084. smsc_ircc_subsystem_configuration
  2085. *conf)
  2086. {
  2087. unsigned short iobase = conf->cfg_base;
  2088. unsigned char tmpbyte;
  2089. outb(LPC47N227_CFGACCESSKEY, iobase); // enter configuration state
  2090. outb(SMSCSIOFLAT_DEVICEID_REG, iobase); // set for device ID
  2091. tmpbyte = inb(iobase +1); // Read device ID
  2092. IRDA_DEBUG(0,
  2093. "Detected Chip id: 0x%02x, setting up registers...\n",
  2094. tmpbyte);
  2095. /* Disable UART1 and set up SIR I/O port */
  2096. outb(0x24, iobase); // select CR24 - UART1 base addr
  2097. outb(0x00, iobase + 1); // disable UART1
  2098. outb(SMSCSIOFLAT_UART2BASEADDR_REG, iobase); // select CR25 - UART2 base addr
  2099. outb( (conf->sir_io >> 2), iobase + 1); // bits 2-9 of 0x3f8
  2100. tmpbyte = inb(iobase + 1);
  2101. if (tmpbyte != (conf->sir_io >> 2) ) {
  2102. IRDA_WARNING("ERROR: could not configure SIR ioport.\n");
  2103. IRDA_WARNING("Try to supply ircc_cfg argument.\n");
  2104. return -ENXIO;
  2105. }
  2106. /* Set up FIR IRQ channel for UART2 */
  2107. outb(SMSCSIOFLAT_UARTIRQSELECT_REG, iobase); // select CR28 - UART1,2 IRQ select
  2108. tmpbyte = inb(iobase + 1);
  2109. tmpbyte &= SMSCSIOFLAT_UART1IRQSELECT_MASK; // Do not touch the UART1 portion
  2110. tmpbyte |= (conf->fir_irq & SMSCSIOFLAT_UART2IRQSELECT_MASK);
  2111. outb(tmpbyte, iobase + 1);
  2112. tmpbyte = inb(iobase + 1) & SMSCSIOFLAT_UART2IRQSELECT_MASK;
  2113. if (tmpbyte != conf->fir_irq) {
  2114. IRDA_WARNING("ERROR: could not configure FIR IRQ channel.\n");
  2115. return -ENXIO;
  2116. }
  2117. /* Set up FIR I/O port */
  2118. outb(SMSCSIOFLAT_FIRBASEADDR_REG, iobase); // CR2B - SCE (FIR) base addr
  2119. outb((conf->fir_io >> 3), iobase + 1);
  2120. tmpbyte = inb(iobase + 1);
  2121. if (tmpbyte != (conf->fir_io >> 3) ) {
  2122. IRDA_WARNING("ERROR: could not configure FIR I/O port.\n");
  2123. return -ENXIO;
  2124. }
  2125. /* Set up FIR DMA channel */
  2126. outb(SMSCSIOFLAT_FIRDMASELECT_REG, iobase); // CR2C - SCE (FIR) DMA select
  2127. outb((conf->fir_dma & LPC47N227_FIRDMASELECT_MASK), iobase + 1); // DMA
  2128. tmpbyte = inb(iobase + 1) & LPC47N227_FIRDMASELECT_MASK;
  2129. if (tmpbyte != (conf->fir_dma & LPC47N227_FIRDMASELECT_MASK)) {
  2130. IRDA_WARNING("ERROR: could not configure FIR DMA channel.\n");
  2131. return -ENXIO;
  2132. }
  2133. outb(SMSCSIOFLAT_UARTMODE0C_REG, iobase); // CR0C - UART mode
  2134. tmpbyte = inb(iobase + 1);
  2135. tmpbyte &= ~SMSCSIOFLAT_UART2MODE_MASK |
  2136. SMSCSIOFLAT_UART2MODE_VAL_IRDA;
  2137. outb(tmpbyte, iobase + 1); // enable IrDA (HPSIR) mode, high speed
  2138. outb(LPC47N227_APMBOOTDRIVE_REG, iobase); // CR07 - Auto Pwr Mgt/boot drive sel
  2139. tmpbyte = inb(iobase + 1);
  2140. outb(tmpbyte | LPC47N227_UART2AUTOPWRDOWN_MASK, iobase + 1); // enable UART2 autopower down
  2141. /* This one was not part of tosh1800 */
  2142. outb(0x0a, iobase); // CR0a - ecp fifo / ir mux
  2143. tmpbyte = inb(iobase + 1);
  2144. outb(tmpbyte | 0x40, iobase + 1); // send active device to ir port
  2145. outb(LPC47N227_UART12POWER_REG, iobase); // CR02 - UART 1,2 power
  2146. tmpbyte = inb(iobase + 1);
  2147. outb(tmpbyte | LPC47N227_UART2POWERDOWN_MASK, iobase + 1); // UART2 power up mode, UART1 power down
  2148. outb(LPC47N227_FDCPOWERVALIDCONF_REG, iobase); // CR00 - FDC Power/valid config cycle
  2149. tmpbyte = inb(iobase + 1);
  2150. outb(tmpbyte | LPC47N227_VALID_MASK, iobase + 1); // valid config cycle done
  2151. outb(LPC47N227_CFGEXITKEY, iobase); // Exit configuration
  2152. return 0;
  2153. }
  2154. /* 82801CAM generic registers */
  2155. #define VID 0x00
  2156. #define DID 0x02
  2157. #define PIRQ_A_D_ROUT 0x60
  2158. #define SIRQ_CNTL 0x64
  2159. #define PIRQ_E_H_ROUT 0x68
  2160. #define PCI_DMA_C 0x90
  2161. /* LPC-specific registers */
  2162. #define COM_DEC 0xe0
  2163. #define GEN1_DEC 0xe4
  2164. #define LPC_EN 0xe6
  2165. #define GEN2_DEC 0xec
  2166. /*
  2167. * Sets up the I/O range using the 82801CAM ISA bridge, 82801DBM LPC bridge
  2168. * or Intel 82801DB/DBL (ICH4/ICH4-L) LPC Interface Bridge.
  2169. * They all work the same way!
  2170. */
  2171. static int __init preconfigure_through_82801(struct pci_dev *dev,
  2172. struct
  2173. smsc_ircc_subsystem_configuration
  2174. *conf)
  2175. {
  2176. unsigned short tmpword;
  2177. unsigned char tmpbyte;
  2178. IRDA_MESSAGE("Setting up Intel 82801 controller and SMSC device\n");
  2179. /*
  2180. * Select the range for the COMA COM port (SIR)
  2181. * Register COM_DEC:
  2182. * Bit 7: reserved
  2183. * Bit 6-4, COMB decode range
  2184. * Bit 3: reserved
  2185. * Bit 2-0, COMA decode range
  2186. *
  2187. * Decode ranges:
  2188. * 000 = 0x3f8-0x3ff (COM1)
  2189. * 001 = 0x2f8-0x2ff (COM2)
  2190. * 010 = 0x220-0x227
  2191. * 011 = 0x228-0x22f
  2192. * 100 = 0x238-0x23f
  2193. * 101 = 0x2e8-0x2ef (COM4)
  2194. * 110 = 0x338-0x33f
  2195. * 111 = 0x3e8-0x3ef (COM3)
  2196. */
  2197. pci_read_config_byte(dev, COM_DEC, &tmpbyte);
  2198. tmpbyte &= 0xf8; /* mask COMA bits */
  2199. switch(conf->sir_io) {
  2200. case 0x3f8:
  2201. tmpbyte |= 0x00;
  2202. break;
  2203. case 0x2f8:
  2204. tmpbyte |= 0x01;
  2205. break;
  2206. case 0x220:
  2207. tmpbyte |= 0x02;
  2208. break;
  2209. case 0x228:
  2210. tmpbyte |= 0x03;
  2211. break;
  2212. case 0x238:
  2213. tmpbyte |= 0x04;
  2214. break;
  2215. case 0x2e8:
  2216. tmpbyte |= 0x05;
  2217. break;
  2218. case 0x338:
  2219. tmpbyte |= 0x06;
  2220. break;
  2221. case 0x3e8:
  2222. tmpbyte |= 0x07;
  2223. break;
  2224. default:
  2225. tmpbyte |= 0x01; /* COM2 default */
  2226. }
  2227. IRDA_DEBUG(1, "COM_DEC (write): 0x%02x\n", tmpbyte);
  2228. pci_write_config_byte(dev, COM_DEC, tmpbyte);
  2229. /* Enable Low Pin Count interface */
  2230. pci_read_config_word(dev, LPC_EN, &tmpword);
  2231. /* These seem to be set up at all times,
  2232. * just make sure it is properly set.
  2233. */
  2234. switch(conf->cfg_base) {
  2235. case 0x04e:
  2236. tmpword |= 0x2000;
  2237. break;
  2238. case 0x02e:
  2239. tmpword |= 0x1000;
  2240. break;
  2241. case 0x062:
  2242. tmpword |= 0x0800;
  2243. break;
  2244. case 0x060:
  2245. tmpword |= 0x0400;
  2246. break;
  2247. default:
  2248. IRDA_WARNING("Uncommon I/O base address: 0x%04x\n",
  2249. conf->cfg_base);
  2250. break;
  2251. }
  2252. tmpword &= 0xfffd; /* disable LPC COMB */
  2253. tmpword |= 0x0001; /* set bit 0 : enable LPC COMA addr range (GEN2) */
  2254. IRDA_DEBUG(1, "LPC_EN (write): 0x%04x\n", tmpword);
  2255. pci_write_config_word(dev, LPC_EN, tmpword);
  2256. /*
  2257. * Configure LPC DMA channel
  2258. * PCI_DMA_C bits:
  2259. * Bit 15-14: DMA channel 7 select
  2260. * Bit 13-12: DMA channel 6 select
  2261. * Bit 11-10: DMA channel 5 select
  2262. * Bit 9-8: Reserved
  2263. * Bit 7-6: DMA channel 3 select
  2264. * Bit 5-4: DMA channel 2 select
  2265. * Bit 3-2: DMA channel 1 select
  2266. * Bit 1-0: DMA channel 0 select
  2267. * 00 = Reserved value
  2268. * 01 = PC/PCI DMA
  2269. * 10 = Reserved value
  2270. * 11 = LPC I/F DMA
  2271. */
  2272. pci_read_config_word(dev, PCI_DMA_C, &tmpword);
  2273. switch(conf->fir_dma) {
  2274. case 0x07:
  2275. tmpword |= 0xc000;
  2276. break;
  2277. case 0x06:
  2278. tmpword |= 0x3000;
  2279. break;
  2280. case 0x05:
  2281. tmpword |= 0x0c00;
  2282. break;
  2283. case 0x03:
  2284. tmpword |= 0x00c0;
  2285. break;
  2286. case 0x02:
  2287. tmpword |= 0x0030;
  2288. break;
  2289. case 0x01:
  2290. tmpword |= 0x000c;
  2291. break;
  2292. case 0x00:
  2293. tmpword |= 0x0003;
  2294. break;
  2295. default:
  2296. break; /* do not change settings */
  2297. }
  2298. IRDA_DEBUG(1, "PCI_DMA_C (write): 0x%04x\n", tmpword);
  2299. pci_write_config_word(dev, PCI_DMA_C, tmpword);
  2300. /*
  2301. * GEN2_DEC bits:
  2302. * Bit 15-4: Generic I/O range
  2303. * Bit 3-1: reserved (read as 0)
  2304. * Bit 0: enable GEN2 range on LPC I/F
  2305. */
  2306. tmpword = conf->fir_io & 0xfff8;
  2307. tmpword |= 0x0001;
  2308. IRDA_DEBUG(1, "GEN2_DEC (write): 0x%04x\n", tmpword);
  2309. pci_write_config_word(dev, GEN2_DEC, tmpword);
  2310. /* Pre-configure chip */
  2311. return preconfigure_smsc_chip(conf);
  2312. }
  2313. /*
  2314. * Pre-configure a certain port on the ALi 1533 bridge.
  2315. * This is based on reverse-engineering since ALi does not
  2316. * provide any data sheet for the 1533 chip.
  2317. */
  2318. static void __init preconfigure_ali_port(struct pci_dev *dev,
  2319. unsigned short port)
  2320. {
  2321. unsigned char reg;
  2322. /* These bits obviously control the different ports */
  2323. unsigned char mask;
  2324. unsigned char tmpbyte;
  2325. switch(port) {
  2326. case 0x0130:
  2327. case 0x0178:
  2328. reg = 0xb0;
  2329. mask = 0x80;
  2330. break;
  2331. case 0x03f8:
  2332. reg = 0xb4;
  2333. mask = 0x80;
  2334. break;
  2335. case 0x02f8:
  2336. reg = 0xb4;
  2337. mask = 0x30;
  2338. break;
  2339. case 0x02e8:
  2340. reg = 0xb4;
  2341. mask = 0x08;
  2342. break;
  2343. default:
  2344. IRDA_ERROR("Failed to configure unsupported port on ALi 1533 bridge: 0x%04x\n", port);
  2345. return;
  2346. }
  2347. pci_read_config_byte(dev, reg, &tmpbyte);
  2348. /* Turn on the right bits */
  2349. tmpbyte |= mask;
  2350. pci_write_config_byte(dev, reg, tmpbyte);
  2351. IRDA_MESSAGE("Activated ALi 1533 ISA bridge port 0x%04x.\n", port);
  2352. }
  2353. static int __init preconfigure_through_ali(struct pci_dev *dev,
  2354. struct
  2355. smsc_ircc_subsystem_configuration
  2356. *conf)
  2357. {
  2358. /* Configure the two ports on the ALi 1533 */
  2359. preconfigure_ali_port(dev, conf->sir_io);
  2360. preconfigure_ali_port(dev, conf->fir_io);
  2361. /* Pre-configure chip */
  2362. return preconfigure_smsc_chip(conf);
  2363. }
  2364. static int __init smsc_ircc_preconfigure_subsystems(unsigned short ircc_cfg,
  2365. unsigned short ircc_fir,
  2366. unsigned short ircc_sir,
  2367. unsigned char ircc_dma,
  2368. unsigned char ircc_irq)
  2369. {
  2370. struct pci_dev *dev = NULL;
  2371. unsigned short ss_vendor = 0x0000;
  2372. unsigned short ss_device = 0x0000;
  2373. int ret = 0;
  2374. for_each_pci_dev(dev) {
  2375. struct smsc_ircc_subsystem_configuration *conf;
  2376. /*
  2377. * Cache the subsystem vendor/device:
  2378. * some manufacturers fail to set this for all components,
  2379. * so we save it in case there is just 0x0000 0x0000 on the
  2380. * device we want to check.
  2381. */
  2382. if (dev->subsystem_vendor != 0x0000U) {
  2383. ss_vendor = dev->subsystem_vendor;
  2384. ss_device = dev->subsystem_device;
  2385. }
  2386. conf = subsystem_configurations;
  2387. for( ; conf->subvendor; conf++) {
  2388. if(conf->vendor == dev->vendor &&
  2389. conf->device == dev->device &&
  2390. conf->subvendor == ss_vendor &&
  2391. /* Sometimes these are cached values */
  2392. (conf->subdevice == ss_device ||
  2393. conf->subdevice == 0xffff)) {
  2394. struct smsc_ircc_subsystem_configuration
  2395. tmpconf;
  2396. memcpy(&tmpconf, conf,
  2397. sizeof(struct smsc_ircc_subsystem_configuration));
  2398. /*
  2399. * Override the default values with anything
  2400. * passed in as parameter
  2401. */
  2402. if (ircc_cfg != 0)
  2403. tmpconf.cfg_base = ircc_cfg;
  2404. if (ircc_fir != 0)
  2405. tmpconf.fir_io = ircc_fir;
  2406. if (ircc_sir != 0)
  2407. tmpconf.sir_io = ircc_sir;
  2408. if (ircc_dma != DMA_INVAL)
  2409. tmpconf.fir_dma = ircc_dma;
  2410. if (ircc_irq != IRQ_INVAL)
  2411. tmpconf.fir_irq = ircc_irq;
  2412. IRDA_MESSAGE("Detected unconfigured %s SMSC IrDA chip, pre-configuring device.\n", conf->name);
  2413. if (conf->preconfigure)
  2414. ret = conf->preconfigure(dev, &tmpconf);
  2415. else
  2416. ret = -ENODEV;
  2417. }
  2418. }
  2419. }
  2420. return ret;
  2421. }
  2422. #endif // CONFIG_PCI
  2423. /************************************************
  2424. *
  2425. * Transceivers specific functions
  2426. *
  2427. ************************************************/
  2428. /*
  2429. * Function smsc_ircc_set_transceiver_smsc_ircc_atc(fir_base, speed)
  2430. *
  2431. * Program transceiver through smsc-ircc ATC circuitry
  2432. *
  2433. */
  2434. static void smsc_ircc_set_transceiver_smsc_ircc_atc(int fir_base, u32 speed)
  2435. {
  2436. unsigned long jiffies_now, jiffies_timeout;
  2437. u8 val;
  2438. jiffies_now = jiffies;
  2439. jiffies_timeout = jiffies + SMSC_IRCC2_ATC_PROGRAMMING_TIMEOUT_JIFFIES;
  2440. /* ATC */
  2441. register_bank(fir_base, 4);
  2442. outb((inb(fir_base + IRCC_ATC) & IRCC_ATC_MASK) | IRCC_ATC_nPROGREADY|IRCC_ATC_ENABLE,
  2443. fir_base + IRCC_ATC);
  2444. while ((val = (inb(fir_base + IRCC_ATC) & IRCC_ATC_nPROGREADY)) &&
  2445. !time_after(jiffies, jiffies_timeout))
  2446. /* empty */;
  2447. if (val)
  2448. IRDA_WARNING("%s(): ATC: 0x%02x\n", __func__,
  2449. inb(fir_base + IRCC_ATC));
  2450. }
  2451. /*
  2452. * Function smsc_ircc_probe_transceiver_smsc_ircc_atc(fir_base)
  2453. *
  2454. * Probe transceiver smsc-ircc ATC circuitry
  2455. *
  2456. */
  2457. static int smsc_ircc_probe_transceiver_smsc_ircc_atc(int fir_base)
  2458. {
  2459. return 0;
  2460. }
  2461. /*
  2462. * Function smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select(self, speed)
  2463. *
  2464. * Set transceiver
  2465. *
  2466. */
  2467. static void smsc_ircc_set_transceiver_smsc_ircc_fast_pin_select(int fir_base, u32 speed)
  2468. {
  2469. u8 fast_mode;
  2470. switch (speed) {
  2471. default:
  2472. case 576000 :
  2473. fast_mode = 0;
  2474. break;
  2475. case 1152000 :
  2476. case 4000000 :
  2477. fast_mode = IRCC_LCR_A_FAST;
  2478. break;
  2479. }
  2480. register_bank(fir_base, 0);
  2481. outb((inb(fir_base + IRCC_LCR_A) & 0xbf) | fast_mode, fir_base + IRCC_LCR_A);
  2482. }
  2483. /*
  2484. * Function smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select(fir_base)
  2485. *
  2486. * Probe transceiver
  2487. *
  2488. */
  2489. static int smsc_ircc_probe_transceiver_smsc_ircc_fast_pin_select(int fir_base)
  2490. {
  2491. return 0;
  2492. }
  2493. /*
  2494. * Function smsc_ircc_set_transceiver_toshiba_sat1800(fir_base, speed)
  2495. *
  2496. * Set transceiver
  2497. *
  2498. */
  2499. static void smsc_ircc_set_transceiver_toshiba_sat1800(int fir_base, u32 speed)
  2500. {
  2501. u8 fast_mode;
  2502. switch (speed) {
  2503. default:
  2504. case 576000 :
  2505. fast_mode = 0;
  2506. break;
  2507. case 1152000 :
  2508. case 4000000 :
  2509. fast_mode = /*IRCC_LCR_A_FAST |*/ IRCC_LCR_A_GP_DATA;
  2510. break;
  2511. }
  2512. /* This causes an interrupt */
  2513. register_bank(fir_base, 0);
  2514. outb((inb(fir_base + IRCC_LCR_A) & 0xbf) | fast_mode, fir_base + IRCC_LCR_A);
  2515. }
  2516. /*
  2517. * Function smsc_ircc_probe_transceiver_toshiba_sat1800(fir_base)
  2518. *
  2519. * Probe transceiver
  2520. *
  2521. */
  2522. static int smsc_ircc_probe_transceiver_toshiba_sat1800(int fir_base)
  2523. {
  2524. return 0;
  2525. }
  2526. module_init(smsc_ircc_init);
  2527. module_exit(smsc_ircc_cleanup);