be_cmds.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 32;
  21. static void be_mcc_notify(struct be_adapter *adapter)
  22. {
  23. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  24. u32 val = 0;
  25. if (adapter->eeh_err) {
  26. dev_info(&adapter->pdev->dev,
  27. "Error in Card Detected! Cannot issue commands\n");
  28. return;
  29. }
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static int be_mcc_compl_process(struct be_adapter *adapter,
  54. struct be_mcc_compl *compl)
  55. {
  56. u16 compl_status, extd_status;
  57. /* Just swap the status to host endian; mcc tag is opaquely copied
  58. * from mcc_wrb */
  59. be_dws_le_to_cpu(compl, 4);
  60. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  61. CQE_STATUS_COMPL_MASK;
  62. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  63. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  64. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  65. adapter->flash_status = compl_status;
  66. complete(&adapter->flash_compl);
  67. }
  68. if (compl_status == MCC_STATUS_SUCCESS) {
  69. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  70. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  71. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  72. if (adapter->generation == BE_GEN3) {
  73. if (lancer_chip(adapter)) {
  74. struct lancer_cmd_resp_pport_stats
  75. *resp = adapter->stats_cmd.va;
  76. be_dws_le_to_cpu(&resp->pport_stats,
  77. sizeof(resp->pport_stats));
  78. } else {
  79. struct be_cmd_resp_get_stats_v1 *resp =
  80. adapter->stats_cmd.va;
  81. be_dws_le_to_cpu(&resp->hw_stats,
  82. sizeof(resp->hw_stats));
  83. }
  84. } else {
  85. struct be_cmd_resp_get_stats_v0 *resp =
  86. adapter->stats_cmd.va;
  87. be_dws_le_to_cpu(&resp->hw_stats,
  88. sizeof(resp->hw_stats));
  89. }
  90. be_parse_stats(adapter);
  91. netdev_stats_update(adapter);
  92. adapter->stats_cmd_sent = false;
  93. }
  94. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  95. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  96. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  97. CQE_STATUS_EXTD_MASK;
  98. dev_warn(&adapter->pdev->dev,
  99. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  100. compl->tag0, compl_status, extd_status);
  101. }
  102. return compl_status;
  103. }
  104. /* Link state evt is a string of bytes; no need for endian swapping */
  105. static void be_async_link_state_process(struct be_adapter *adapter,
  106. struct be_async_event_link_state *evt)
  107. {
  108. be_link_status_update(adapter,
  109. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  110. }
  111. /* Grp5 CoS Priority evt */
  112. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  113. struct be_async_event_grp5_cos_priority *evt)
  114. {
  115. if (evt->valid) {
  116. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  117. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  118. adapter->recommended_prio =
  119. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  120. }
  121. }
  122. /* Grp5 QOS Speed evt */
  123. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  124. struct be_async_event_grp5_qos_link_speed *evt)
  125. {
  126. if (evt->physical_port == adapter->port_num) {
  127. /* qos_link_speed is in units of 10 Mbps */
  128. adapter->link_speed = evt->qos_link_speed * 10;
  129. }
  130. }
  131. /*Grp5 PVID evt*/
  132. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  133. struct be_async_event_grp5_pvid_state *evt)
  134. {
  135. if (evt->enabled)
  136. adapter->pvid = le16_to_cpu(evt->tag);
  137. else
  138. adapter->pvid = 0;
  139. }
  140. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  141. u32 trailer, struct be_mcc_compl *evt)
  142. {
  143. u8 event_type = 0;
  144. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  145. ASYNC_TRAILER_EVENT_TYPE_MASK;
  146. switch (event_type) {
  147. case ASYNC_EVENT_COS_PRIORITY:
  148. be_async_grp5_cos_priority_process(adapter,
  149. (struct be_async_event_grp5_cos_priority *)evt);
  150. break;
  151. case ASYNC_EVENT_QOS_SPEED:
  152. be_async_grp5_qos_speed_process(adapter,
  153. (struct be_async_event_grp5_qos_link_speed *)evt);
  154. break;
  155. case ASYNC_EVENT_PVID_STATE:
  156. be_async_grp5_pvid_state_process(adapter,
  157. (struct be_async_event_grp5_pvid_state *)evt);
  158. break;
  159. default:
  160. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  161. break;
  162. }
  163. }
  164. static inline bool is_link_state_evt(u32 trailer)
  165. {
  166. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  167. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  168. ASYNC_EVENT_CODE_LINK_STATE;
  169. }
  170. static inline bool is_grp5_evt(u32 trailer)
  171. {
  172. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  173. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  174. ASYNC_EVENT_CODE_GRP_5);
  175. }
  176. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  177. {
  178. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  179. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  180. if (be_mcc_compl_is_new(compl)) {
  181. queue_tail_inc(mcc_cq);
  182. return compl;
  183. }
  184. return NULL;
  185. }
  186. void be_async_mcc_enable(struct be_adapter *adapter)
  187. {
  188. spin_lock_bh(&adapter->mcc_cq_lock);
  189. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  190. adapter->mcc_obj.rearm_cq = true;
  191. spin_unlock_bh(&adapter->mcc_cq_lock);
  192. }
  193. void be_async_mcc_disable(struct be_adapter *adapter)
  194. {
  195. adapter->mcc_obj.rearm_cq = false;
  196. }
  197. int be_process_mcc(struct be_adapter *adapter, int *status)
  198. {
  199. struct be_mcc_compl *compl;
  200. int num = 0;
  201. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  202. spin_lock_bh(&adapter->mcc_cq_lock);
  203. while ((compl = be_mcc_compl_get(adapter))) {
  204. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  205. /* Interpret flags as an async trailer */
  206. if (is_link_state_evt(compl->flags))
  207. be_async_link_state_process(adapter,
  208. (struct be_async_event_link_state *) compl);
  209. else if (is_grp5_evt(compl->flags))
  210. be_async_grp5_evt_process(adapter,
  211. compl->flags, compl);
  212. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  213. *status = be_mcc_compl_process(adapter, compl);
  214. atomic_dec(&mcc_obj->q.used);
  215. }
  216. be_mcc_compl_use(compl);
  217. num++;
  218. }
  219. spin_unlock_bh(&adapter->mcc_cq_lock);
  220. return num;
  221. }
  222. /* Wait till no more pending mcc requests are present */
  223. static int be_mcc_wait_compl(struct be_adapter *adapter)
  224. {
  225. #define mcc_timeout 120000 /* 12s timeout */
  226. int i, num, status = 0;
  227. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  228. if (adapter->eeh_err)
  229. return -EIO;
  230. for (i = 0; i < mcc_timeout; i++) {
  231. num = be_process_mcc(adapter, &status);
  232. if (num)
  233. be_cq_notify(adapter, mcc_obj->cq.id,
  234. mcc_obj->rearm_cq, num);
  235. if (atomic_read(&mcc_obj->q.used) == 0)
  236. break;
  237. udelay(100);
  238. }
  239. if (i == mcc_timeout) {
  240. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  241. return -1;
  242. }
  243. return status;
  244. }
  245. /* Notify MCC requests and wait for completion */
  246. static int be_mcc_notify_wait(struct be_adapter *adapter)
  247. {
  248. be_mcc_notify(adapter);
  249. return be_mcc_wait_compl(adapter);
  250. }
  251. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  252. {
  253. int msecs = 0;
  254. u32 ready;
  255. if (adapter->eeh_err) {
  256. dev_err(&adapter->pdev->dev,
  257. "Error detected in card.Cannot issue commands\n");
  258. return -EIO;
  259. }
  260. do {
  261. ready = ioread32(db);
  262. if (ready == 0xffffffff) {
  263. dev_err(&adapter->pdev->dev,
  264. "pci slot disconnected\n");
  265. return -1;
  266. }
  267. ready &= MPU_MAILBOX_DB_RDY_MASK;
  268. if (ready)
  269. break;
  270. if (msecs > 4000) {
  271. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  272. if (!lancer_chip(adapter))
  273. be_detect_dump_ue(adapter);
  274. return -1;
  275. }
  276. msleep(1);
  277. msecs++;
  278. } while (true);
  279. return 0;
  280. }
  281. /*
  282. * Insert the mailbox address into the doorbell in two steps
  283. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  284. */
  285. static int be_mbox_notify_wait(struct be_adapter *adapter)
  286. {
  287. int status;
  288. u32 val = 0;
  289. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  290. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  291. struct be_mcc_mailbox *mbox = mbox_mem->va;
  292. struct be_mcc_compl *compl = &mbox->compl;
  293. /* wait for ready to be set */
  294. status = be_mbox_db_ready_wait(adapter, db);
  295. if (status != 0)
  296. return status;
  297. val |= MPU_MAILBOX_DB_HI_MASK;
  298. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  299. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  300. iowrite32(val, db);
  301. /* wait for ready to be set */
  302. status = be_mbox_db_ready_wait(adapter, db);
  303. if (status != 0)
  304. return status;
  305. val = 0;
  306. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  307. val |= (u32)(mbox_mem->dma >> 4) << 2;
  308. iowrite32(val, db);
  309. status = be_mbox_db_ready_wait(adapter, db);
  310. if (status != 0)
  311. return status;
  312. /* A cq entry has been made now */
  313. if (be_mcc_compl_is_new(compl)) {
  314. status = be_mcc_compl_process(adapter, &mbox->compl);
  315. be_mcc_compl_use(compl);
  316. if (status)
  317. return status;
  318. } else {
  319. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  320. return -1;
  321. }
  322. return 0;
  323. }
  324. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  325. {
  326. u32 sem;
  327. if (lancer_chip(adapter))
  328. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  329. else
  330. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  331. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  332. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  333. return -1;
  334. else
  335. return 0;
  336. }
  337. int be_cmd_POST(struct be_adapter *adapter)
  338. {
  339. u16 stage;
  340. int status, timeout = 0;
  341. struct device *dev = &adapter->pdev->dev;
  342. do {
  343. status = be_POST_stage_get(adapter, &stage);
  344. if (status) {
  345. dev_err(dev, "POST error; stage=0x%x\n", stage);
  346. return -1;
  347. } else if (stage != POST_STAGE_ARMFW_RDY) {
  348. if (msleep_interruptible(2000)) {
  349. dev_err(dev, "Waiting for POST aborted\n");
  350. return -EINTR;
  351. }
  352. timeout += 2;
  353. } else {
  354. return 0;
  355. }
  356. } while (timeout < 40);
  357. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  358. return -1;
  359. }
  360. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  361. {
  362. return wrb->payload.embedded_payload;
  363. }
  364. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  365. {
  366. return &wrb->payload.sgl[0];
  367. }
  368. /* Don't touch the hdr after it's prepared */
  369. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  370. bool embedded, u8 sge_cnt, u32 opcode)
  371. {
  372. if (embedded)
  373. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  374. else
  375. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  376. MCC_WRB_SGE_CNT_SHIFT;
  377. wrb->payload_length = payload_len;
  378. wrb->tag0 = opcode;
  379. be_dws_cpu_to_le(wrb, 8);
  380. }
  381. /* Don't touch the hdr after it's prepared */
  382. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  383. u8 subsystem, u8 opcode, int cmd_len)
  384. {
  385. req_hdr->opcode = opcode;
  386. req_hdr->subsystem = subsystem;
  387. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  388. req_hdr->version = 0;
  389. }
  390. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  391. struct be_dma_mem *mem)
  392. {
  393. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  394. u64 dma = (u64)mem->dma;
  395. for (i = 0; i < buf_pages; i++) {
  396. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  397. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  398. dma += PAGE_SIZE_4K;
  399. }
  400. }
  401. /* Converts interrupt delay in microseconds to multiplier value */
  402. static u32 eq_delay_to_mult(u32 usec_delay)
  403. {
  404. #define MAX_INTR_RATE 651042
  405. const u32 round = 10;
  406. u32 multiplier;
  407. if (usec_delay == 0)
  408. multiplier = 0;
  409. else {
  410. u32 interrupt_rate = 1000000 / usec_delay;
  411. /* Max delay, corresponding to the lowest interrupt rate */
  412. if (interrupt_rate == 0)
  413. multiplier = 1023;
  414. else {
  415. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  416. multiplier /= interrupt_rate;
  417. /* Round the multiplier to the closest value.*/
  418. multiplier = (multiplier + round/2) / round;
  419. multiplier = min(multiplier, (u32)1023);
  420. }
  421. }
  422. return multiplier;
  423. }
  424. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  425. {
  426. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  427. struct be_mcc_wrb *wrb
  428. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  429. memset(wrb, 0, sizeof(*wrb));
  430. return wrb;
  431. }
  432. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  433. {
  434. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  435. struct be_mcc_wrb *wrb;
  436. if (atomic_read(&mccq->used) >= mccq->len) {
  437. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  438. return NULL;
  439. }
  440. wrb = queue_head_node(mccq);
  441. queue_head_inc(mccq);
  442. atomic_inc(&mccq->used);
  443. memset(wrb, 0, sizeof(*wrb));
  444. return wrb;
  445. }
  446. /* Tell fw we're about to start firing cmds by writing a
  447. * special pattern across the wrb hdr; uses mbox
  448. */
  449. int be_cmd_fw_init(struct be_adapter *adapter)
  450. {
  451. u8 *wrb;
  452. int status;
  453. if (mutex_lock_interruptible(&adapter->mbox_lock))
  454. return -1;
  455. wrb = (u8 *)wrb_from_mbox(adapter);
  456. *wrb++ = 0xFF;
  457. *wrb++ = 0x12;
  458. *wrb++ = 0x34;
  459. *wrb++ = 0xFF;
  460. *wrb++ = 0xFF;
  461. *wrb++ = 0x56;
  462. *wrb++ = 0x78;
  463. *wrb = 0xFF;
  464. status = be_mbox_notify_wait(adapter);
  465. mutex_unlock(&adapter->mbox_lock);
  466. return status;
  467. }
  468. /* Tell fw we're done with firing cmds by writing a
  469. * special pattern across the wrb hdr; uses mbox
  470. */
  471. int be_cmd_fw_clean(struct be_adapter *adapter)
  472. {
  473. u8 *wrb;
  474. int status;
  475. if (adapter->eeh_err)
  476. return -EIO;
  477. if (mutex_lock_interruptible(&adapter->mbox_lock))
  478. return -1;
  479. wrb = (u8 *)wrb_from_mbox(adapter);
  480. *wrb++ = 0xFF;
  481. *wrb++ = 0xAA;
  482. *wrb++ = 0xBB;
  483. *wrb++ = 0xFF;
  484. *wrb++ = 0xFF;
  485. *wrb++ = 0xCC;
  486. *wrb++ = 0xDD;
  487. *wrb = 0xFF;
  488. status = be_mbox_notify_wait(adapter);
  489. mutex_unlock(&adapter->mbox_lock);
  490. return status;
  491. }
  492. int be_cmd_eq_create(struct be_adapter *adapter,
  493. struct be_queue_info *eq, int eq_delay)
  494. {
  495. struct be_mcc_wrb *wrb;
  496. struct be_cmd_req_eq_create *req;
  497. struct be_dma_mem *q_mem = &eq->dma_mem;
  498. int status;
  499. if (mutex_lock_interruptible(&adapter->mbox_lock))
  500. return -1;
  501. wrb = wrb_from_mbox(adapter);
  502. req = embedded_payload(wrb);
  503. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  504. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  505. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  506. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  507. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  508. /* 4byte eqe*/
  509. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  510. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  511. __ilog2_u32(eq->len/256));
  512. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  513. eq_delay_to_mult(eq_delay));
  514. be_dws_cpu_to_le(req->context, sizeof(req->context));
  515. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  516. status = be_mbox_notify_wait(adapter);
  517. if (!status) {
  518. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  519. eq->id = le16_to_cpu(resp->eq_id);
  520. eq->created = true;
  521. }
  522. mutex_unlock(&adapter->mbox_lock);
  523. return status;
  524. }
  525. /* Uses mbox */
  526. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  527. u8 type, bool permanent, u32 if_handle)
  528. {
  529. struct be_mcc_wrb *wrb;
  530. struct be_cmd_req_mac_query *req;
  531. int status;
  532. if (mutex_lock_interruptible(&adapter->mbox_lock))
  533. return -1;
  534. wrb = wrb_from_mbox(adapter);
  535. req = embedded_payload(wrb);
  536. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  537. OPCODE_COMMON_NTWK_MAC_QUERY);
  538. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  539. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  540. req->type = type;
  541. if (permanent) {
  542. req->permanent = 1;
  543. } else {
  544. req->if_id = cpu_to_le16((u16) if_handle);
  545. req->permanent = 0;
  546. }
  547. status = be_mbox_notify_wait(adapter);
  548. if (!status) {
  549. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  550. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  551. }
  552. mutex_unlock(&adapter->mbox_lock);
  553. return status;
  554. }
  555. /* Uses synchronous MCCQ */
  556. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  557. u32 if_id, u32 *pmac_id, u32 domain)
  558. {
  559. struct be_mcc_wrb *wrb;
  560. struct be_cmd_req_pmac_add *req;
  561. int status;
  562. spin_lock_bh(&adapter->mcc_lock);
  563. wrb = wrb_from_mccq(adapter);
  564. if (!wrb) {
  565. status = -EBUSY;
  566. goto err;
  567. }
  568. req = embedded_payload(wrb);
  569. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  570. OPCODE_COMMON_NTWK_PMAC_ADD);
  571. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  572. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  573. req->hdr.domain = domain;
  574. req->if_id = cpu_to_le32(if_id);
  575. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  576. status = be_mcc_notify_wait(adapter);
  577. if (!status) {
  578. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  579. *pmac_id = le32_to_cpu(resp->pmac_id);
  580. }
  581. err:
  582. spin_unlock_bh(&adapter->mcc_lock);
  583. return status;
  584. }
  585. /* Uses synchronous MCCQ */
  586. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  587. {
  588. struct be_mcc_wrb *wrb;
  589. struct be_cmd_req_pmac_del *req;
  590. int status;
  591. spin_lock_bh(&adapter->mcc_lock);
  592. wrb = wrb_from_mccq(adapter);
  593. if (!wrb) {
  594. status = -EBUSY;
  595. goto err;
  596. }
  597. req = embedded_payload(wrb);
  598. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  599. OPCODE_COMMON_NTWK_PMAC_DEL);
  600. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  601. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  602. req->hdr.domain = dom;
  603. req->if_id = cpu_to_le32(if_id);
  604. req->pmac_id = cpu_to_le32(pmac_id);
  605. status = be_mcc_notify_wait(adapter);
  606. err:
  607. spin_unlock_bh(&adapter->mcc_lock);
  608. return status;
  609. }
  610. /* Uses Mbox */
  611. int be_cmd_cq_create(struct be_adapter *adapter,
  612. struct be_queue_info *cq, struct be_queue_info *eq,
  613. bool sol_evts, bool no_delay, int coalesce_wm)
  614. {
  615. struct be_mcc_wrb *wrb;
  616. struct be_cmd_req_cq_create *req;
  617. struct be_dma_mem *q_mem = &cq->dma_mem;
  618. void *ctxt;
  619. int status;
  620. if (mutex_lock_interruptible(&adapter->mbox_lock))
  621. return -1;
  622. wrb = wrb_from_mbox(adapter);
  623. req = embedded_payload(wrb);
  624. ctxt = &req->context;
  625. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  626. OPCODE_COMMON_CQ_CREATE);
  627. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  628. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  629. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  630. if (lancer_chip(adapter)) {
  631. req->hdr.version = 2;
  632. req->page_size = 1; /* 1 for 4K */
  633. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  634. no_delay);
  635. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  636. __ilog2_u32(cq->len/256));
  637. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  638. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  639. ctxt, 1);
  640. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  641. ctxt, eq->id);
  642. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  643. } else {
  644. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  645. coalesce_wm);
  646. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  647. ctxt, no_delay);
  648. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  649. __ilog2_u32(cq->len/256));
  650. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  651. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  652. ctxt, sol_evts);
  653. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  654. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  655. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  656. }
  657. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  658. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  659. status = be_mbox_notify_wait(adapter);
  660. if (!status) {
  661. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  662. cq->id = le16_to_cpu(resp->cq_id);
  663. cq->created = true;
  664. }
  665. mutex_unlock(&adapter->mbox_lock);
  666. return status;
  667. }
  668. static u32 be_encoded_q_len(int q_len)
  669. {
  670. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  671. if (len_encoded == 16)
  672. len_encoded = 0;
  673. return len_encoded;
  674. }
  675. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  676. struct be_queue_info *mccq,
  677. struct be_queue_info *cq)
  678. {
  679. struct be_mcc_wrb *wrb;
  680. struct be_cmd_req_mcc_ext_create *req;
  681. struct be_dma_mem *q_mem = &mccq->dma_mem;
  682. void *ctxt;
  683. int status;
  684. if (mutex_lock_interruptible(&adapter->mbox_lock))
  685. return -1;
  686. wrb = wrb_from_mbox(adapter);
  687. req = embedded_payload(wrb);
  688. ctxt = &req->context;
  689. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  690. OPCODE_COMMON_MCC_CREATE_EXT);
  691. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  692. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  693. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  694. if (lancer_chip(adapter)) {
  695. req->hdr.version = 1;
  696. req->cq_id = cpu_to_le16(cq->id);
  697. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  698. be_encoded_q_len(mccq->len));
  699. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  700. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  701. ctxt, cq->id);
  702. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  703. ctxt, 1);
  704. } else {
  705. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  706. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  707. be_encoded_q_len(mccq->len));
  708. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  709. }
  710. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  711. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  712. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  713. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  714. status = be_mbox_notify_wait(adapter);
  715. if (!status) {
  716. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  717. mccq->id = le16_to_cpu(resp->id);
  718. mccq->created = true;
  719. }
  720. mutex_unlock(&adapter->mbox_lock);
  721. return status;
  722. }
  723. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  724. struct be_queue_info *mccq,
  725. struct be_queue_info *cq)
  726. {
  727. struct be_mcc_wrb *wrb;
  728. struct be_cmd_req_mcc_create *req;
  729. struct be_dma_mem *q_mem = &mccq->dma_mem;
  730. void *ctxt;
  731. int status;
  732. if (mutex_lock_interruptible(&adapter->mbox_lock))
  733. return -1;
  734. wrb = wrb_from_mbox(adapter);
  735. req = embedded_payload(wrb);
  736. ctxt = &req->context;
  737. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  738. OPCODE_COMMON_MCC_CREATE);
  739. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  740. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  741. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  742. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  743. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  744. be_encoded_q_len(mccq->len));
  745. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  746. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  747. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  748. status = be_mbox_notify_wait(adapter);
  749. if (!status) {
  750. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  751. mccq->id = le16_to_cpu(resp->id);
  752. mccq->created = true;
  753. }
  754. mutex_unlock(&adapter->mbox_lock);
  755. return status;
  756. }
  757. int be_cmd_mccq_create(struct be_adapter *adapter,
  758. struct be_queue_info *mccq,
  759. struct be_queue_info *cq)
  760. {
  761. int status;
  762. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  763. if (status && !lancer_chip(adapter)) {
  764. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  765. "or newer to avoid conflicting priorities between NIC "
  766. "and FCoE traffic");
  767. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  768. }
  769. return status;
  770. }
  771. int be_cmd_txq_create(struct be_adapter *adapter,
  772. struct be_queue_info *txq,
  773. struct be_queue_info *cq)
  774. {
  775. struct be_mcc_wrb *wrb;
  776. struct be_cmd_req_eth_tx_create *req;
  777. struct be_dma_mem *q_mem = &txq->dma_mem;
  778. void *ctxt;
  779. int status;
  780. if (mutex_lock_interruptible(&adapter->mbox_lock))
  781. return -1;
  782. wrb = wrb_from_mbox(adapter);
  783. req = embedded_payload(wrb);
  784. ctxt = &req->context;
  785. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  786. OPCODE_ETH_TX_CREATE);
  787. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  788. sizeof(*req));
  789. if (lancer_chip(adapter)) {
  790. req->hdr.version = 1;
  791. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  792. adapter->if_handle);
  793. }
  794. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  795. req->ulp_num = BE_ULP1_NUM;
  796. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  797. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  798. be_encoded_q_len(txq->len));
  799. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  800. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  801. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  802. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  803. status = be_mbox_notify_wait(adapter);
  804. if (!status) {
  805. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  806. txq->id = le16_to_cpu(resp->cid);
  807. txq->created = true;
  808. }
  809. mutex_unlock(&adapter->mbox_lock);
  810. return status;
  811. }
  812. /* Uses mbox */
  813. int be_cmd_rxq_create(struct be_adapter *adapter,
  814. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  815. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  816. {
  817. struct be_mcc_wrb *wrb;
  818. struct be_cmd_req_eth_rx_create *req;
  819. struct be_dma_mem *q_mem = &rxq->dma_mem;
  820. int status;
  821. if (mutex_lock_interruptible(&adapter->mbox_lock))
  822. return -1;
  823. wrb = wrb_from_mbox(adapter);
  824. req = embedded_payload(wrb);
  825. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  826. OPCODE_ETH_RX_CREATE);
  827. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  828. sizeof(*req));
  829. req->cq_id = cpu_to_le16(cq_id);
  830. req->frag_size = fls(frag_size) - 1;
  831. req->num_pages = 2;
  832. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  833. req->interface_id = cpu_to_le32(if_id);
  834. req->max_frame_size = cpu_to_le16(max_frame_size);
  835. req->rss_queue = cpu_to_le32(rss);
  836. status = be_mbox_notify_wait(adapter);
  837. if (!status) {
  838. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  839. rxq->id = le16_to_cpu(resp->id);
  840. rxq->created = true;
  841. *rss_id = resp->rss_id;
  842. }
  843. mutex_unlock(&adapter->mbox_lock);
  844. return status;
  845. }
  846. /* Generic destroyer function for all types of queues
  847. * Uses Mbox
  848. */
  849. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  850. int queue_type)
  851. {
  852. struct be_mcc_wrb *wrb;
  853. struct be_cmd_req_q_destroy *req;
  854. u8 subsys = 0, opcode = 0;
  855. int status;
  856. if (adapter->eeh_err)
  857. return -EIO;
  858. if (mutex_lock_interruptible(&adapter->mbox_lock))
  859. return -1;
  860. wrb = wrb_from_mbox(adapter);
  861. req = embedded_payload(wrb);
  862. switch (queue_type) {
  863. case QTYPE_EQ:
  864. subsys = CMD_SUBSYSTEM_COMMON;
  865. opcode = OPCODE_COMMON_EQ_DESTROY;
  866. break;
  867. case QTYPE_CQ:
  868. subsys = CMD_SUBSYSTEM_COMMON;
  869. opcode = OPCODE_COMMON_CQ_DESTROY;
  870. break;
  871. case QTYPE_TXQ:
  872. subsys = CMD_SUBSYSTEM_ETH;
  873. opcode = OPCODE_ETH_TX_DESTROY;
  874. break;
  875. case QTYPE_RXQ:
  876. subsys = CMD_SUBSYSTEM_ETH;
  877. opcode = OPCODE_ETH_RX_DESTROY;
  878. break;
  879. case QTYPE_MCCQ:
  880. subsys = CMD_SUBSYSTEM_COMMON;
  881. opcode = OPCODE_COMMON_MCC_DESTROY;
  882. break;
  883. default:
  884. BUG();
  885. }
  886. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  887. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  888. req->id = cpu_to_le16(q->id);
  889. status = be_mbox_notify_wait(adapter);
  890. mutex_unlock(&adapter->mbox_lock);
  891. return status;
  892. }
  893. /* Create an rx filtering policy configuration on an i/f
  894. * Uses mbox
  895. */
  896. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  897. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  898. u32 domain)
  899. {
  900. struct be_mcc_wrb *wrb;
  901. struct be_cmd_req_if_create *req;
  902. int status;
  903. if (mutex_lock_interruptible(&adapter->mbox_lock))
  904. return -1;
  905. wrb = wrb_from_mbox(adapter);
  906. req = embedded_payload(wrb);
  907. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  908. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  909. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  910. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  911. req->hdr.domain = domain;
  912. req->capability_flags = cpu_to_le32(cap_flags);
  913. req->enable_flags = cpu_to_le32(en_flags);
  914. req->pmac_invalid = pmac_invalid;
  915. if (!pmac_invalid)
  916. memcpy(req->mac_addr, mac, ETH_ALEN);
  917. status = be_mbox_notify_wait(adapter);
  918. if (!status) {
  919. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  920. *if_handle = le32_to_cpu(resp->interface_id);
  921. if (!pmac_invalid)
  922. *pmac_id = le32_to_cpu(resp->pmac_id);
  923. }
  924. mutex_unlock(&adapter->mbox_lock);
  925. return status;
  926. }
  927. /* Uses mbox */
  928. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  929. {
  930. struct be_mcc_wrb *wrb;
  931. struct be_cmd_req_if_destroy *req;
  932. int status;
  933. if (adapter->eeh_err)
  934. return -EIO;
  935. if (mutex_lock_interruptible(&adapter->mbox_lock))
  936. return -1;
  937. wrb = wrb_from_mbox(adapter);
  938. req = embedded_payload(wrb);
  939. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  940. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  941. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  942. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  943. req->hdr.domain = domain;
  944. req->interface_id = cpu_to_le32(interface_id);
  945. status = be_mbox_notify_wait(adapter);
  946. mutex_unlock(&adapter->mbox_lock);
  947. return status;
  948. }
  949. /* Get stats is a non embedded command: the request is not embedded inside
  950. * WRB but is a separate dma memory block
  951. * Uses asynchronous MCC
  952. */
  953. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  954. {
  955. struct be_mcc_wrb *wrb;
  956. struct be_cmd_req_hdr *hdr;
  957. struct be_sge *sge;
  958. int status = 0;
  959. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  960. be_cmd_get_die_temperature(adapter);
  961. spin_lock_bh(&adapter->mcc_lock);
  962. wrb = wrb_from_mccq(adapter);
  963. if (!wrb) {
  964. status = -EBUSY;
  965. goto err;
  966. }
  967. hdr = nonemb_cmd->va;
  968. sge = nonembedded_sgl(wrb);
  969. be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
  970. OPCODE_ETH_GET_STATISTICS);
  971. be_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  972. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size);
  973. if (adapter->generation == BE_GEN3)
  974. hdr->version = 1;
  975. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  976. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  977. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  978. sge->len = cpu_to_le32(nonemb_cmd->size);
  979. be_mcc_notify(adapter);
  980. adapter->stats_cmd_sent = true;
  981. err:
  982. spin_unlock_bh(&adapter->mcc_lock);
  983. return status;
  984. }
  985. /* Lancer Stats */
  986. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  987. struct be_dma_mem *nonemb_cmd)
  988. {
  989. struct be_mcc_wrb *wrb;
  990. struct lancer_cmd_req_pport_stats *req;
  991. struct be_sge *sge;
  992. int status = 0;
  993. spin_lock_bh(&adapter->mcc_lock);
  994. wrb = wrb_from_mccq(adapter);
  995. if (!wrb) {
  996. status = -EBUSY;
  997. goto err;
  998. }
  999. req = nonemb_cmd->va;
  1000. sge = nonembedded_sgl(wrb);
  1001. be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
  1002. OPCODE_ETH_GET_PPORT_STATS);
  1003. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1004. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size);
  1005. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1006. req->cmd_params.params.reset_stats = 0;
  1007. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  1008. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1009. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1010. sge->len = cpu_to_le32(nonemb_cmd->size);
  1011. be_mcc_notify(adapter);
  1012. adapter->stats_cmd_sent = true;
  1013. err:
  1014. spin_unlock_bh(&adapter->mcc_lock);
  1015. return status;
  1016. }
  1017. /* Uses synchronous mcc */
  1018. int be_cmd_link_status_query(struct be_adapter *adapter,
  1019. bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
  1020. {
  1021. struct be_mcc_wrb *wrb;
  1022. struct be_cmd_req_link_status *req;
  1023. int status;
  1024. spin_lock_bh(&adapter->mcc_lock);
  1025. wrb = wrb_from_mccq(adapter);
  1026. if (!wrb) {
  1027. status = -EBUSY;
  1028. goto err;
  1029. }
  1030. req = embedded_payload(wrb);
  1031. *link_up = false;
  1032. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1033. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  1034. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1035. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  1036. status = be_mcc_notify_wait(adapter);
  1037. if (!status) {
  1038. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1039. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1040. *link_up = true;
  1041. *link_speed = le16_to_cpu(resp->link_speed);
  1042. *mac_speed = resp->mac_speed;
  1043. }
  1044. }
  1045. err:
  1046. spin_unlock_bh(&adapter->mcc_lock);
  1047. return status;
  1048. }
  1049. /* Uses synchronous mcc */
  1050. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1051. {
  1052. struct be_mcc_wrb *wrb;
  1053. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1054. int status;
  1055. spin_lock_bh(&adapter->mcc_lock);
  1056. wrb = wrb_from_mccq(adapter);
  1057. if (!wrb) {
  1058. status = -EBUSY;
  1059. goto err;
  1060. }
  1061. req = embedded_payload(wrb);
  1062. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1063. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
  1064. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1065. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
  1066. status = be_mcc_notify_wait(adapter);
  1067. if (!status) {
  1068. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  1069. embedded_payload(wrb);
  1070. adapter->drv_stats.be_on_die_temperature =
  1071. resp->on_die_temperature;
  1072. }
  1073. /* If IOCTL fails once, do not bother issuing it again */
  1074. else
  1075. be_get_temp_freq = 0;
  1076. err:
  1077. spin_unlock_bh(&adapter->mcc_lock);
  1078. return status;
  1079. }
  1080. /* Uses synchronous mcc */
  1081. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1082. {
  1083. struct be_mcc_wrb *wrb;
  1084. struct be_cmd_req_get_fat *req;
  1085. int status;
  1086. spin_lock_bh(&adapter->mcc_lock);
  1087. wrb = wrb_from_mccq(adapter);
  1088. if (!wrb) {
  1089. status = -EBUSY;
  1090. goto err;
  1091. }
  1092. req = embedded_payload(wrb);
  1093. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1094. OPCODE_COMMON_MANAGE_FAT);
  1095. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1096. OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
  1097. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1098. status = be_mcc_notify_wait(adapter);
  1099. if (!status) {
  1100. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1101. if (log_size && resp->log_size)
  1102. *log_size = le32_to_cpu(resp->log_size) -
  1103. sizeof(u32);
  1104. }
  1105. err:
  1106. spin_unlock_bh(&adapter->mcc_lock);
  1107. return status;
  1108. }
  1109. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1110. {
  1111. struct be_dma_mem get_fat_cmd;
  1112. struct be_mcc_wrb *wrb;
  1113. struct be_cmd_req_get_fat *req;
  1114. struct be_sge *sge;
  1115. u32 offset = 0, total_size, buf_size,
  1116. log_offset = sizeof(u32), payload_len;
  1117. int status;
  1118. if (buf_len == 0)
  1119. return;
  1120. total_size = buf_len;
  1121. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1122. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1123. get_fat_cmd.size,
  1124. &get_fat_cmd.dma);
  1125. if (!get_fat_cmd.va) {
  1126. status = -ENOMEM;
  1127. dev_err(&adapter->pdev->dev,
  1128. "Memory allocation failure while retrieving FAT data\n");
  1129. return;
  1130. }
  1131. spin_lock_bh(&adapter->mcc_lock);
  1132. while (total_size) {
  1133. buf_size = min(total_size, (u32)60*1024);
  1134. total_size -= buf_size;
  1135. wrb = wrb_from_mccq(adapter);
  1136. if (!wrb) {
  1137. status = -EBUSY;
  1138. goto err;
  1139. }
  1140. req = get_fat_cmd.va;
  1141. sge = nonembedded_sgl(wrb);
  1142. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1143. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1144. OPCODE_COMMON_MANAGE_FAT);
  1145. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1146. OPCODE_COMMON_MANAGE_FAT, payload_len);
  1147. sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
  1148. sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
  1149. sge->len = cpu_to_le32(get_fat_cmd.size);
  1150. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1151. req->read_log_offset = cpu_to_le32(log_offset);
  1152. req->read_log_length = cpu_to_le32(buf_size);
  1153. req->data_buffer_size = cpu_to_le32(buf_size);
  1154. status = be_mcc_notify_wait(adapter);
  1155. if (!status) {
  1156. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1157. memcpy(buf + offset,
  1158. resp->data_buffer,
  1159. resp->read_log_length);
  1160. } else {
  1161. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1162. goto err;
  1163. }
  1164. offset += buf_size;
  1165. log_offset += buf_size;
  1166. }
  1167. err:
  1168. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1169. get_fat_cmd.va,
  1170. get_fat_cmd.dma);
  1171. spin_unlock_bh(&adapter->mcc_lock);
  1172. }
  1173. /* Uses Mbox */
  1174. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  1175. {
  1176. struct be_mcc_wrb *wrb;
  1177. struct be_cmd_req_get_fw_version *req;
  1178. int status;
  1179. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1180. return -1;
  1181. wrb = wrb_from_mbox(adapter);
  1182. req = embedded_payload(wrb);
  1183. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1184. OPCODE_COMMON_GET_FW_VERSION);
  1185. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1186. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  1187. status = be_mbox_notify_wait(adapter);
  1188. if (!status) {
  1189. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1190. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  1191. }
  1192. mutex_unlock(&adapter->mbox_lock);
  1193. return status;
  1194. }
  1195. /* set the EQ delay interval of an EQ to specified value
  1196. * Uses async mcc
  1197. */
  1198. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1199. {
  1200. struct be_mcc_wrb *wrb;
  1201. struct be_cmd_req_modify_eq_delay *req;
  1202. int status = 0;
  1203. spin_lock_bh(&adapter->mcc_lock);
  1204. wrb = wrb_from_mccq(adapter);
  1205. if (!wrb) {
  1206. status = -EBUSY;
  1207. goto err;
  1208. }
  1209. req = embedded_payload(wrb);
  1210. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1211. OPCODE_COMMON_MODIFY_EQ_DELAY);
  1212. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1213. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  1214. req->num_eq = cpu_to_le32(1);
  1215. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1216. req->delay[0].phase = 0;
  1217. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1218. be_mcc_notify(adapter);
  1219. err:
  1220. spin_unlock_bh(&adapter->mcc_lock);
  1221. return status;
  1222. }
  1223. /* Uses sycnhronous mcc */
  1224. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1225. u32 num, bool untagged, bool promiscuous)
  1226. {
  1227. struct be_mcc_wrb *wrb;
  1228. struct be_cmd_req_vlan_config *req;
  1229. int status;
  1230. spin_lock_bh(&adapter->mcc_lock);
  1231. wrb = wrb_from_mccq(adapter);
  1232. if (!wrb) {
  1233. status = -EBUSY;
  1234. goto err;
  1235. }
  1236. req = embedded_payload(wrb);
  1237. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1238. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1239. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1240. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1241. req->interface_id = if_id;
  1242. req->promiscuous = promiscuous;
  1243. req->untagged = untagged;
  1244. req->num_vlan = num;
  1245. if (!promiscuous) {
  1246. memcpy(req->normal_vlan, vtag_array,
  1247. req->num_vlan * sizeof(vtag_array[0]));
  1248. }
  1249. status = be_mcc_notify_wait(adapter);
  1250. err:
  1251. spin_unlock_bh(&adapter->mcc_lock);
  1252. return status;
  1253. }
  1254. /* Uses MCC for this command as it may be called in BH context
  1255. * Uses synchronous mcc
  1256. */
  1257. int be_cmd_promiscuous_config(struct be_adapter *adapter, bool en)
  1258. {
  1259. struct be_mcc_wrb *wrb;
  1260. struct be_cmd_req_rx_filter *req;
  1261. struct be_dma_mem promiscous_cmd;
  1262. struct be_sge *sge;
  1263. int status;
  1264. memset(&promiscous_cmd, 0, sizeof(struct be_dma_mem));
  1265. promiscous_cmd.size = sizeof(struct be_cmd_req_rx_filter);
  1266. promiscous_cmd.va = pci_alloc_consistent(adapter->pdev,
  1267. promiscous_cmd.size, &promiscous_cmd.dma);
  1268. if (!promiscous_cmd.va) {
  1269. dev_err(&adapter->pdev->dev,
  1270. "Memory allocation failure\n");
  1271. return -ENOMEM;
  1272. }
  1273. spin_lock_bh(&adapter->mcc_lock);
  1274. wrb = wrb_from_mccq(adapter);
  1275. if (!wrb) {
  1276. status = -EBUSY;
  1277. goto err;
  1278. }
  1279. req = promiscous_cmd.va;
  1280. sge = nonembedded_sgl(wrb);
  1281. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1282. OPCODE_COMMON_NTWK_RX_FILTER);
  1283. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1284. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
  1285. req->if_id = cpu_to_le32(adapter->if_handle);
  1286. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1287. if (en)
  1288. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1289. sge->pa_hi = cpu_to_le32(upper_32_bits(promiscous_cmd.dma));
  1290. sge->pa_lo = cpu_to_le32(promiscous_cmd.dma & 0xFFFFFFFF);
  1291. sge->len = cpu_to_le32(promiscous_cmd.size);
  1292. status = be_mcc_notify_wait(adapter);
  1293. err:
  1294. spin_unlock_bh(&adapter->mcc_lock);
  1295. pci_free_consistent(adapter->pdev, promiscous_cmd.size,
  1296. promiscous_cmd.va, promiscous_cmd.dma);
  1297. return status;
  1298. }
  1299. /*
  1300. * Uses MCC for this command as it may be called in BH context
  1301. * (mc == NULL) => multicast promiscuous
  1302. */
  1303. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1304. struct net_device *netdev, struct be_dma_mem *mem)
  1305. {
  1306. struct be_mcc_wrb *wrb;
  1307. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1308. struct be_sge *sge;
  1309. int status;
  1310. spin_lock_bh(&adapter->mcc_lock);
  1311. wrb = wrb_from_mccq(adapter);
  1312. if (!wrb) {
  1313. status = -EBUSY;
  1314. goto err;
  1315. }
  1316. sge = nonembedded_sgl(wrb);
  1317. memset(req, 0, sizeof(*req));
  1318. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1319. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1320. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1321. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1322. sge->len = cpu_to_le32(mem->size);
  1323. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1324. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1325. req->interface_id = if_id;
  1326. if (netdev) {
  1327. int i;
  1328. struct netdev_hw_addr *ha;
  1329. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1330. i = 0;
  1331. netdev_for_each_mc_addr(ha, netdev)
  1332. memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
  1333. } else {
  1334. req->promiscuous = 1;
  1335. }
  1336. status = be_mcc_notify_wait(adapter);
  1337. err:
  1338. spin_unlock_bh(&adapter->mcc_lock);
  1339. return status;
  1340. }
  1341. /* Uses synchrounous mcc */
  1342. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1343. {
  1344. struct be_mcc_wrb *wrb;
  1345. struct be_cmd_req_set_flow_control *req;
  1346. int status;
  1347. spin_lock_bh(&adapter->mcc_lock);
  1348. wrb = wrb_from_mccq(adapter);
  1349. if (!wrb) {
  1350. status = -EBUSY;
  1351. goto err;
  1352. }
  1353. req = embedded_payload(wrb);
  1354. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1355. OPCODE_COMMON_SET_FLOW_CONTROL);
  1356. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1357. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1358. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1359. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1360. status = be_mcc_notify_wait(adapter);
  1361. err:
  1362. spin_unlock_bh(&adapter->mcc_lock);
  1363. return status;
  1364. }
  1365. /* Uses sycn mcc */
  1366. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1367. {
  1368. struct be_mcc_wrb *wrb;
  1369. struct be_cmd_req_get_flow_control *req;
  1370. int status;
  1371. spin_lock_bh(&adapter->mcc_lock);
  1372. wrb = wrb_from_mccq(adapter);
  1373. if (!wrb) {
  1374. status = -EBUSY;
  1375. goto err;
  1376. }
  1377. req = embedded_payload(wrb);
  1378. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1379. OPCODE_COMMON_GET_FLOW_CONTROL);
  1380. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1381. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1382. status = be_mcc_notify_wait(adapter);
  1383. if (!status) {
  1384. struct be_cmd_resp_get_flow_control *resp =
  1385. embedded_payload(wrb);
  1386. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1387. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1388. }
  1389. err:
  1390. spin_unlock_bh(&adapter->mcc_lock);
  1391. return status;
  1392. }
  1393. /* Uses mbox */
  1394. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1395. u32 *mode, u32 *caps)
  1396. {
  1397. struct be_mcc_wrb *wrb;
  1398. struct be_cmd_req_query_fw_cfg *req;
  1399. int status;
  1400. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1401. return -1;
  1402. wrb = wrb_from_mbox(adapter);
  1403. req = embedded_payload(wrb);
  1404. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1405. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1406. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1407. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1408. status = be_mbox_notify_wait(adapter);
  1409. if (!status) {
  1410. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1411. *port_num = le32_to_cpu(resp->phys_port);
  1412. *mode = le32_to_cpu(resp->function_mode);
  1413. *caps = le32_to_cpu(resp->function_caps);
  1414. }
  1415. mutex_unlock(&adapter->mbox_lock);
  1416. return status;
  1417. }
  1418. /* Uses mbox */
  1419. int be_cmd_reset_function(struct be_adapter *adapter)
  1420. {
  1421. struct be_mcc_wrb *wrb;
  1422. struct be_cmd_req_hdr *req;
  1423. int status;
  1424. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1425. return -1;
  1426. wrb = wrb_from_mbox(adapter);
  1427. req = embedded_payload(wrb);
  1428. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1429. OPCODE_COMMON_FUNCTION_RESET);
  1430. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1431. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1432. status = be_mbox_notify_wait(adapter);
  1433. mutex_unlock(&adapter->mbox_lock);
  1434. return status;
  1435. }
  1436. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1437. {
  1438. struct be_mcc_wrb *wrb;
  1439. struct be_cmd_req_rss_config *req;
  1440. u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
  1441. 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
  1442. int status;
  1443. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1444. return -1;
  1445. wrb = wrb_from_mbox(adapter);
  1446. req = embedded_payload(wrb);
  1447. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1448. OPCODE_ETH_RSS_CONFIG);
  1449. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1450. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1451. req->if_id = cpu_to_le32(adapter->if_handle);
  1452. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1453. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1454. memcpy(req->cpu_table, rsstable, table_size);
  1455. memcpy(req->hash, myhash, sizeof(myhash));
  1456. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1457. status = be_mbox_notify_wait(adapter);
  1458. mutex_unlock(&adapter->mbox_lock);
  1459. return status;
  1460. }
  1461. /* Uses sync mcc */
  1462. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1463. u8 bcn, u8 sts, u8 state)
  1464. {
  1465. struct be_mcc_wrb *wrb;
  1466. struct be_cmd_req_enable_disable_beacon *req;
  1467. int status;
  1468. spin_lock_bh(&adapter->mcc_lock);
  1469. wrb = wrb_from_mccq(adapter);
  1470. if (!wrb) {
  1471. status = -EBUSY;
  1472. goto err;
  1473. }
  1474. req = embedded_payload(wrb);
  1475. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1476. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1477. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1478. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1479. req->port_num = port_num;
  1480. req->beacon_state = state;
  1481. req->beacon_duration = bcn;
  1482. req->status_duration = sts;
  1483. status = be_mcc_notify_wait(adapter);
  1484. err:
  1485. spin_unlock_bh(&adapter->mcc_lock);
  1486. return status;
  1487. }
  1488. /* Uses sync mcc */
  1489. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1490. {
  1491. struct be_mcc_wrb *wrb;
  1492. struct be_cmd_req_get_beacon_state *req;
  1493. int status;
  1494. spin_lock_bh(&adapter->mcc_lock);
  1495. wrb = wrb_from_mccq(adapter);
  1496. if (!wrb) {
  1497. status = -EBUSY;
  1498. goto err;
  1499. }
  1500. req = embedded_payload(wrb);
  1501. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1502. OPCODE_COMMON_GET_BEACON_STATE);
  1503. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1504. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1505. req->port_num = port_num;
  1506. status = be_mcc_notify_wait(adapter);
  1507. if (!status) {
  1508. struct be_cmd_resp_get_beacon_state *resp =
  1509. embedded_payload(wrb);
  1510. *state = resp->beacon_state;
  1511. }
  1512. err:
  1513. spin_unlock_bh(&adapter->mcc_lock);
  1514. return status;
  1515. }
  1516. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1517. u32 data_size, u32 data_offset, const char *obj_name,
  1518. u32 *data_written, u8 *addn_status)
  1519. {
  1520. struct be_mcc_wrb *wrb;
  1521. struct lancer_cmd_req_write_object *req;
  1522. struct lancer_cmd_resp_write_object *resp;
  1523. void *ctxt = NULL;
  1524. int status;
  1525. spin_lock_bh(&adapter->mcc_lock);
  1526. adapter->flash_status = 0;
  1527. wrb = wrb_from_mccq(adapter);
  1528. if (!wrb) {
  1529. status = -EBUSY;
  1530. goto err_unlock;
  1531. }
  1532. req = embedded_payload(wrb);
  1533. be_wrb_hdr_prepare(wrb, sizeof(struct lancer_cmd_req_write_object),
  1534. true, 1, OPCODE_COMMON_WRITE_OBJECT);
  1535. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1536. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1537. OPCODE_COMMON_WRITE_OBJECT,
  1538. sizeof(struct lancer_cmd_req_write_object));
  1539. ctxt = &req->context;
  1540. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1541. write_length, ctxt, data_size);
  1542. if (data_size == 0)
  1543. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1544. eof, ctxt, 1);
  1545. else
  1546. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1547. eof, ctxt, 0);
  1548. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1549. req->write_offset = cpu_to_le32(data_offset);
  1550. strcpy(req->object_name, obj_name);
  1551. req->descriptor_count = cpu_to_le32(1);
  1552. req->buf_len = cpu_to_le32(data_size);
  1553. req->addr_low = cpu_to_le32((cmd->dma +
  1554. sizeof(struct lancer_cmd_req_write_object))
  1555. & 0xFFFFFFFF);
  1556. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1557. sizeof(struct lancer_cmd_req_write_object)));
  1558. be_mcc_notify(adapter);
  1559. spin_unlock_bh(&adapter->mcc_lock);
  1560. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1561. msecs_to_jiffies(12000)))
  1562. status = -1;
  1563. else
  1564. status = adapter->flash_status;
  1565. resp = embedded_payload(wrb);
  1566. if (!status) {
  1567. *data_written = le32_to_cpu(resp->actual_write_len);
  1568. } else {
  1569. *addn_status = resp->additional_status;
  1570. status = resp->status;
  1571. }
  1572. return status;
  1573. err_unlock:
  1574. spin_unlock_bh(&adapter->mcc_lock);
  1575. return status;
  1576. }
  1577. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1578. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1579. {
  1580. struct be_mcc_wrb *wrb;
  1581. struct be_cmd_write_flashrom *req;
  1582. struct be_sge *sge;
  1583. int status;
  1584. spin_lock_bh(&adapter->mcc_lock);
  1585. adapter->flash_status = 0;
  1586. wrb = wrb_from_mccq(adapter);
  1587. if (!wrb) {
  1588. status = -EBUSY;
  1589. goto err_unlock;
  1590. }
  1591. req = cmd->va;
  1592. sge = nonembedded_sgl(wrb);
  1593. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1594. OPCODE_COMMON_WRITE_FLASHROM);
  1595. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1596. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1597. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1598. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1599. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1600. sge->len = cpu_to_le32(cmd->size);
  1601. req->params.op_type = cpu_to_le32(flash_type);
  1602. req->params.op_code = cpu_to_le32(flash_opcode);
  1603. req->params.data_buf_size = cpu_to_le32(buf_size);
  1604. be_mcc_notify(adapter);
  1605. spin_unlock_bh(&adapter->mcc_lock);
  1606. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1607. msecs_to_jiffies(12000)))
  1608. status = -1;
  1609. else
  1610. status = adapter->flash_status;
  1611. return status;
  1612. err_unlock:
  1613. spin_unlock_bh(&adapter->mcc_lock);
  1614. return status;
  1615. }
  1616. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1617. int offset)
  1618. {
  1619. struct be_mcc_wrb *wrb;
  1620. struct be_cmd_write_flashrom *req;
  1621. int status;
  1622. spin_lock_bh(&adapter->mcc_lock);
  1623. wrb = wrb_from_mccq(adapter);
  1624. if (!wrb) {
  1625. status = -EBUSY;
  1626. goto err;
  1627. }
  1628. req = embedded_payload(wrb);
  1629. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1630. OPCODE_COMMON_READ_FLASHROM);
  1631. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1632. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1633. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1634. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1635. req->params.offset = cpu_to_le32(offset);
  1636. req->params.data_buf_size = cpu_to_le32(0x4);
  1637. status = be_mcc_notify_wait(adapter);
  1638. if (!status)
  1639. memcpy(flashed_crc, req->params.data_buf, 4);
  1640. err:
  1641. spin_unlock_bh(&adapter->mcc_lock);
  1642. return status;
  1643. }
  1644. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1645. struct be_dma_mem *nonemb_cmd)
  1646. {
  1647. struct be_mcc_wrb *wrb;
  1648. struct be_cmd_req_acpi_wol_magic_config *req;
  1649. struct be_sge *sge;
  1650. int status;
  1651. spin_lock_bh(&adapter->mcc_lock);
  1652. wrb = wrb_from_mccq(adapter);
  1653. if (!wrb) {
  1654. status = -EBUSY;
  1655. goto err;
  1656. }
  1657. req = nonemb_cmd->va;
  1658. sge = nonembedded_sgl(wrb);
  1659. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1660. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1661. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1662. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1663. memcpy(req->magic_mac, mac, ETH_ALEN);
  1664. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1665. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1666. sge->len = cpu_to_le32(nonemb_cmd->size);
  1667. status = be_mcc_notify_wait(adapter);
  1668. err:
  1669. spin_unlock_bh(&adapter->mcc_lock);
  1670. return status;
  1671. }
  1672. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1673. u8 loopback_type, u8 enable)
  1674. {
  1675. struct be_mcc_wrb *wrb;
  1676. struct be_cmd_req_set_lmode *req;
  1677. int status;
  1678. spin_lock_bh(&adapter->mcc_lock);
  1679. wrb = wrb_from_mccq(adapter);
  1680. if (!wrb) {
  1681. status = -EBUSY;
  1682. goto err;
  1683. }
  1684. req = embedded_payload(wrb);
  1685. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1686. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1687. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1688. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1689. sizeof(*req));
  1690. req->src_port = port_num;
  1691. req->dest_port = port_num;
  1692. req->loopback_type = loopback_type;
  1693. req->loopback_state = enable;
  1694. status = be_mcc_notify_wait(adapter);
  1695. err:
  1696. spin_unlock_bh(&adapter->mcc_lock);
  1697. return status;
  1698. }
  1699. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1700. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1701. {
  1702. struct be_mcc_wrb *wrb;
  1703. struct be_cmd_req_loopback_test *req;
  1704. int status;
  1705. spin_lock_bh(&adapter->mcc_lock);
  1706. wrb = wrb_from_mccq(adapter);
  1707. if (!wrb) {
  1708. status = -EBUSY;
  1709. goto err;
  1710. }
  1711. req = embedded_payload(wrb);
  1712. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1713. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1714. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1715. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1716. req->hdr.timeout = cpu_to_le32(4);
  1717. req->pattern = cpu_to_le64(pattern);
  1718. req->src_port = cpu_to_le32(port_num);
  1719. req->dest_port = cpu_to_le32(port_num);
  1720. req->pkt_size = cpu_to_le32(pkt_size);
  1721. req->num_pkts = cpu_to_le32(num_pkts);
  1722. req->loopback_type = cpu_to_le32(loopback_type);
  1723. status = be_mcc_notify_wait(adapter);
  1724. if (!status) {
  1725. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1726. status = le32_to_cpu(resp->status);
  1727. }
  1728. err:
  1729. spin_unlock_bh(&adapter->mcc_lock);
  1730. return status;
  1731. }
  1732. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1733. u32 byte_cnt, struct be_dma_mem *cmd)
  1734. {
  1735. struct be_mcc_wrb *wrb;
  1736. struct be_cmd_req_ddrdma_test *req;
  1737. struct be_sge *sge;
  1738. int status;
  1739. int i, j = 0;
  1740. spin_lock_bh(&adapter->mcc_lock);
  1741. wrb = wrb_from_mccq(adapter);
  1742. if (!wrb) {
  1743. status = -EBUSY;
  1744. goto err;
  1745. }
  1746. req = cmd->va;
  1747. sge = nonembedded_sgl(wrb);
  1748. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1749. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1750. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1751. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1752. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1753. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1754. sge->len = cpu_to_le32(cmd->size);
  1755. req->pattern = cpu_to_le64(pattern);
  1756. req->byte_count = cpu_to_le32(byte_cnt);
  1757. for (i = 0; i < byte_cnt; i++) {
  1758. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1759. j++;
  1760. if (j > 7)
  1761. j = 0;
  1762. }
  1763. status = be_mcc_notify_wait(adapter);
  1764. if (!status) {
  1765. struct be_cmd_resp_ddrdma_test *resp;
  1766. resp = cmd->va;
  1767. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1768. resp->snd_err) {
  1769. status = -1;
  1770. }
  1771. }
  1772. err:
  1773. spin_unlock_bh(&adapter->mcc_lock);
  1774. return status;
  1775. }
  1776. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1777. struct be_dma_mem *nonemb_cmd)
  1778. {
  1779. struct be_mcc_wrb *wrb;
  1780. struct be_cmd_req_seeprom_read *req;
  1781. struct be_sge *sge;
  1782. int status;
  1783. spin_lock_bh(&adapter->mcc_lock);
  1784. wrb = wrb_from_mccq(adapter);
  1785. if (!wrb) {
  1786. status = -EBUSY;
  1787. goto err;
  1788. }
  1789. req = nonemb_cmd->va;
  1790. sge = nonembedded_sgl(wrb);
  1791. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1792. OPCODE_COMMON_SEEPROM_READ);
  1793. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1794. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1795. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1796. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1797. sge->len = cpu_to_le32(nonemb_cmd->size);
  1798. status = be_mcc_notify_wait(adapter);
  1799. err:
  1800. spin_unlock_bh(&adapter->mcc_lock);
  1801. return status;
  1802. }
  1803. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1804. {
  1805. struct be_mcc_wrb *wrb;
  1806. struct be_cmd_req_get_phy_info *req;
  1807. struct be_sge *sge;
  1808. int status;
  1809. spin_lock_bh(&adapter->mcc_lock);
  1810. wrb = wrb_from_mccq(adapter);
  1811. if (!wrb) {
  1812. status = -EBUSY;
  1813. goto err;
  1814. }
  1815. req = cmd->va;
  1816. sge = nonembedded_sgl(wrb);
  1817. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1818. OPCODE_COMMON_GET_PHY_DETAILS);
  1819. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1820. OPCODE_COMMON_GET_PHY_DETAILS,
  1821. sizeof(*req));
  1822. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1823. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1824. sge->len = cpu_to_le32(cmd->size);
  1825. status = be_mcc_notify_wait(adapter);
  1826. err:
  1827. spin_unlock_bh(&adapter->mcc_lock);
  1828. return status;
  1829. }
  1830. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1831. {
  1832. struct be_mcc_wrb *wrb;
  1833. struct be_cmd_req_set_qos *req;
  1834. int status;
  1835. spin_lock_bh(&adapter->mcc_lock);
  1836. wrb = wrb_from_mccq(adapter);
  1837. if (!wrb) {
  1838. status = -EBUSY;
  1839. goto err;
  1840. }
  1841. req = embedded_payload(wrb);
  1842. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1843. OPCODE_COMMON_SET_QOS);
  1844. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1845. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1846. req->hdr.domain = domain;
  1847. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1848. req->max_bps_nic = cpu_to_le32(bps);
  1849. status = be_mcc_notify_wait(adapter);
  1850. err:
  1851. spin_unlock_bh(&adapter->mcc_lock);
  1852. return status;
  1853. }
  1854. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1855. {
  1856. struct be_mcc_wrb *wrb;
  1857. struct be_cmd_req_cntl_attribs *req;
  1858. struct be_cmd_resp_cntl_attribs *resp;
  1859. struct be_sge *sge;
  1860. int status;
  1861. int payload_len = max(sizeof(*req), sizeof(*resp));
  1862. struct mgmt_controller_attrib *attribs;
  1863. struct be_dma_mem attribs_cmd;
  1864. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1865. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1866. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1867. &attribs_cmd.dma);
  1868. if (!attribs_cmd.va) {
  1869. dev_err(&adapter->pdev->dev,
  1870. "Memory allocation failure\n");
  1871. return -ENOMEM;
  1872. }
  1873. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1874. return -1;
  1875. wrb = wrb_from_mbox(adapter);
  1876. if (!wrb) {
  1877. status = -EBUSY;
  1878. goto err;
  1879. }
  1880. req = attribs_cmd.va;
  1881. sge = nonembedded_sgl(wrb);
  1882. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1883. OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
  1884. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1885. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
  1886. sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
  1887. sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
  1888. sge->len = cpu_to_le32(attribs_cmd.size);
  1889. status = be_mbox_notify_wait(adapter);
  1890. if (!status) {
  1891. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1892. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1893. }
  1894. err:
  1895. mutex_unlock(&adapter->mbox_lock);
  1896. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1897. attribs_cmd.dma);
  1898. return status;
  1899. }
  1900. /* Uses mbox */
  1901. int be_cmd_check_native_mode(struct be_adapter *adapter)
  1902. {
  1903. struct be_mcc_wrb *wrb;
  1904. struct be_cmd_req_set_func_cap *req;
  1905. int status;
  1906. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1907. return -1;
  1908. wrb = wrb_from_mbox(adapter);
  1909. if (!wrb) {
  1910. status = -EBUSY;
  1911. goto err;
  1912. }
  1913. req = embedded_payload(wrb);
  1914. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1915. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
  1916. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1917. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
  1918. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1919. CAPABILITY_BE3_NATIVE_ERX_API);
  1920. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1921. status = be_mbox_notify_wait(adapter);
  1922. if (!status) {
  1923. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1924. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1925. CAPABILITY_BE3_NATIVE_ERX_API;
  1926. }
  1927. err:
  1928. mutex_unlock(&adapter->mbox_lock);
  1929. return status;
  1930. }