atl1e_main.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537
  1. /*
  2. * Copyright(c) 2007 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1e.h"
  22. #define DRV_VERSION "1.0.0.7-NAPI"
  23. char atl1e_driver_name[] = "ATL1E";
  24. char atl1e_driver_version[] = DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L1E 0x1026
  26. /*
  27. * atl1e_pci_tbl - PCI Device ID Table
  28. *
  29. * Wildcard entries (PCI_ANY_ID) should come last
  30. * Last entry must be all 0s
  31. *
  32. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  33. * Class, Class Mask, private data (not used) }
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(atl1e_pci_tbl) = {
  36. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1E)},
  37. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, 0x1066)},
  38. /* required last entry */
  39. { 0 }
  40. };
  41. MODULE_DEVICE_TABLE(pci, atl1e_pci_tbl);
  42. MODULE_AUTHOR("Atheros Corporation, <xiong.huang@atheros.com>, Jie Yang <jie.yang@atheros.com>");
  43. MODULE_DESCRIPTION("Atheros 1000M Ethernet Network Driver");
  44. MODULE_LICENSE("GPL");
  45. MODULE_VERSION(DRV_VERSION);
  46. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter);
  47. static const u16
  48. atl1e_rx_page_vld_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  49. {
  50. {REG_HOST_RXF0_PAGE0_VLD, REG_HOST_RXF0_PAGE1_VLD},
  51. {REG_HOST_RXF1_PAGE0_VLD, REG_HOST_RXF1_PAGE1_VLD},
  52. {REG_HOST_RXF2_PAGE0_VLD, REG_HOST_RXF2_PAGE1_VLD},
  53. {REG_HOST_RXF3_PAGE0_VLD, REG_HOST_RXF3_PAGE1_VLD}
  54. };
  55. static const u16 atl1e_rx_page_hi_addr_regs[AT_MAX_RECEIVE_QUEUE] =
  56. {
  57. REG_RXF0_BASE_ADDR_HI,
  58. REG_RXF1_BASE_ADDR_HI,
  59. REG_RXF2_BASE_ADDR_HI,
  60. REG_RXF3_BASE_ADDR_HI
  61. };
  62. static const u16
  63. atl1e_rx_page_lo_addr_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  64. {
  65. {REG_HOST_RXF0_PAGE0_LO, REG_HOST_RXF0_PAGE1_LO},
  66. {REG_HOST_RXF1_PAGE0_LO, REG_HOST_RXF1_PAGE1_LO},
  67. {REG_HOST_RXF2_PAGE0_LO, REG_HOST_RXF2_PAGE1_LO},
  68. {REG_HOST_RXF3_PAGE0_LO, REG_HOST_RXF3_PAGE1_LO}
  69. };
  70. static const u16
  71. atl1e_rx_page_write_offset_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  72. {
  73. {REG_HOST_RXF0_MB0_LO, REG_HOST_RXF0_MB1_LO},
  74. {REG_HOST_RXF1_MB0_LO, REG_HOST_RXF1_MB1_LO},
  75. {REG_HOST_RXF2_MB0_LO, REG_HOST_RXF2_MB1_LO},
  76. {REG_HOST_RXF3_MB0_LO, REG_HOST_RXF3_MB1_LO}
  77. };
  78. static const u16 atl1e_pay_load_size[] = {
  79. 128, 256, 512, 1024, 2048, 4096,
  80. };
  81. /*
  82. * atl1e_irq_enable - Enable default interrupt generation settings
  83. * @adapter: board private structure
  84. */
  85. static inline void atl1e_irq_enable(struct atl1e_adapter *adapter)
  86. {
  87. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  88. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  89. AT_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  90. AT_WRITE_FLUSH(&adapter->hw);
  91. }
  92. }
  93. /*
  94. * atl1e_irq_disable - Mask off interrupt generation on the NIC
  95. * @adapter: board private structure
  96. */
  97. static inline void atl1e_irq_disable(struct atl1e_adapter *adapter)
  98. {
  99. atomic_inc(&adapter->irq_sem);
  100. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  101. AT_WRITE_FLUSH(&adapter->hw);
  102. synchronize_irq(adapter->pdev->irq);
  103. }
  104. /*
  105. * atl1e_irq_reset - reset interrupt confiure on the NIC
  106. * @adapter: board private structure
  107. */
  108. static inline void atl1e_irq_reset(struct atl1e_adapter *adapter)
  109. {
  110. atomic_set(&adapter->irq_sem, 0);
  111. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  112. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  113. AT_WRITE_FLUSH(&adapter->hw);
  114. }
  115. /*
  116. * atl1e_phy_config - Timer Call-back
  117. * @data: pointer to netdev cast into an unsigned long
  118. */
  119. static void atl1e_phy_config(unsigned long data)
  120. {
  121. struct atl1e_adapter *adapter = (struct atl1e_adapter *) data;
  122. struct atl1e_hw *hw = &adapter->hw;
  123. unsigned long flags;
  124. spin_lock_irqsave(&adapter->mdio_lock, flags);
  125. atl1e_restart_autoneg(hw);
  126. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  127. }
  128. void atl1e_reinit_locked(struct atl1e_adapter *adapter)
  129. {
  130. WARN_ON(in_interrupt());
  131. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  132. msleep(1);
  133. atl1e_down(adapter);
  134. atl1e_up(adapter);
  135. clear_bit(__AT_RESETTING, &adapter->flags);
  136. }
  137. static void atl1e_reset_task(struct work_struct *work)
  138. {
  139. struct atl1e_adapter *adapter;
  140. adapter = container_of(work, struct atl1e_adapter, reset_task);
  141. atl1e_reinit_locked(adapter);
  142. }
  143. static int atl1e_check_link(struct atl1e_adapter *adapter)
  144. {
  145. struct atl1e_hw *hw = &adapter->hw;
  146. struct net_device *netdev = adapter->netdev;
  147. int err = 0;
  148. u16 speed, duplex, phy_data;
  149. /* MII_BMSR must read twice */
  150. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  151. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  152. if ((phy_data & BMSR_LSTATUS) == 0) {
  153. /* link down */
  154. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  155. u32 value;
  156. /* disable rx */
  157. value = AT_READ_REG(hw, REG_MAC_CTRL);
  158. value &= ~MAC_CTRL_RX_EN;
  159. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  160. adapter->link_speed = SPEED_0;
  161. netif_carrier_off(netdev);
  162. netif_stop_queue(netdev);
  163. }
  164. } else {
  165. /* Link Up */
  166. err = atl1e_get_speed_and_duplex(hw, &speed, &duplex);
  167. if (unlikely(err))
  168. return err;
  169. /* link result is our setting */
  170. if (adapter->link_speed != speed ||
  171. adapter->link_duplex != duplex) {
  172. adapter->link_speed = speed;
  173. adapter->link_duplex = duplex;
  174. atl1e_setup_mac_ctrl(adapter);
  175. netdev_info(netdev,
  176. "NIC Link is Up <%d Mbps %s Duplex>\n",
  177. adapter->link_speed,
  178. adapter->link_duplex == FULL_DUPLEX ?
  179. "Full" : "Half");
  180. }
  181. if (!netif_carrier_ok(netdev)) {
  182. /* Link down -> Up */
  183. netif_carrier_on(netdev);
  184. netif_wake_queue(netdev);
  185. }
  186. }
  187. return 0;
  188. }
  189. /*
  190. * atl1e_link_chg_task - deal with link change event Out of interrupt context
  191. * @netdev: network interface device structure
  192. */
  193. static void atl1e_link_chg_task(struct work_struct *work)
  194. {
  195. struct atl1e_adapter *adapter;
  196. unsigned long flags;
  197. adapter = container_of(work, struct atl1e_adapter, link_chg_task);
  198. spin_lock_irqsave(&adapter->mdio_lock, flags);
  199. atl1e_check_link(adapter);
  200. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  201. }
  202. static void atl1e_link_chg_event(struct atl1e_adapter *adapter)
  203. {
  204. struct net_device *netdev = adapter->netdev;
  205. u16 phy_data = 0;
  206. u16 link_up = 0;
  207. spin_lock(&adapter->mdio_lock);
  208. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  209. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  210. spin_unlock(&adapter->mdio_lock);
  211. link_up = phy_data & BMSR_LSTATUS;
  212. /* notify upper layer link down ASAP */
  213. if (!link_up) {
  214. if (netif_carrier_ok(netdev)) {
  215. /* old link state: Up */
  216. netdev_info(netdev, "NIC Link is Down\n");
  217. adapter->link_speed = SPEED_0;
  218. netif_stop_queue(netdev);
  219. }
  220. }
  221. schedule_work(&adapter->link_chg_task);
  222. }
  223. static void atl1e_del_timer(struct atl1e_adapter *adapter)
  224. {
  225. del_timer_sync(&adapter->phy_config_timer);
  226. }
  227. static void atl1e_cancel_work(struct atl1e_adapter *adapter)
  228. {
  229. cancel_work_sync(&adapter->reset_task);
  230. cancel_work_sync(&adapter->link_chg_task);
  231. }
  232. /*
  233. * atl1e_tx_timeout - Respond to a Tx Hang
  234. * @netdev: network interface device structure
  235. */
  236. static void atl1e_tx_timeout(struct net_device *netdev)
  237. {
  238. struct atl1e_adapter *adapter = netdev_priv(netdev);
  239. /* Do the reset outside of interrupt context */
  240. schedule_work(&adapter->reset_task);
  241. }
  242. /*
  243. * atl1e_set_multi - Multicast and Promiscuous mode set
  244. * @netdev: network interface device structure
  245. *
  246. * The set_multi entry point is called whenever the multicast address
  247. * list or the network interface flags are updated. This routine is
  248. * responsible for configuring the hardware for proper multicast,
  249. * promiscuous mode, and all-multi behavior.
  250. */
  251. static void atl1e_set_multi(struct net_device *netdev)
  252. {
  253. struct atl1e_adapter *adapter = netdev_priv(netdev);
  254. struct atl1e_hw *hw = &adapter->hw;
  255. struct netdev_hw_addr *ha;
  256. u32 mac_ctrl_data = 0;
  257. u32 hash_value;
  258. /* Check for Promiscuous and All Multicast modes */
  259. mac_ctrl_data = AT_READ_REG(hw, REG_MAC_CTRL);
  260. if (netdev->flags & IFF_PROMISC) {
  261. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  262. } else if (netdev->flags & IFF_ALLMULTI) {
  263. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  264. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  265. } else {
  266. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  267. }
  268. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  269. /* clear the old settings from the multicast hash table */
  270. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  271. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  272. /* comoute mc addresses' hash value ,and put it into hash table */
  273. netdev_for_each_mc_addr(ha, netdev) {
  274. hash_value = atl1e_hash_mc_addr(hw, ha->addr);
  275. atl1e_hash_set(hw, hash_value);
  276. }
  277. }
  278. static void atl1e_vlan_rx_register(struct net_device *netdev,
  279. struct vlan_group *grp)
  280. {
  281. struct atl1e_adapter *adapter = netdev_priv(netdev);
  282. u32 mac_ctrl_data = 0;
  283. netdev_dbg(adapter->netdev, "%s\n", __func__);
  284. atl1e_irq_disable(adapter);
  285. adapter->vlgrp = grp;
  286. mac_ctrl_data = AT_READ_REG(&adapter->hw, REG_MAC_CTRL);
  287. if (grp) {
  288. /* enable VLAN tag insert/strip */
  289. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  290. } else {
  291. /* disable VLAN tag insert/strip */
  292. mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  293. }
  294. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  295. atl1e_irq_enable(adapter);
  296. }
  297. static void atl1e_restore_vlan(struct atl1e_adapter *adapter)
  298. {
  299. netdev_dbg(adapter->netdev, "%s\n", __func__);
  300. atl1e_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  301. }
  302. /*
  303. * atl1e_set_mac - Change the Ethernet Address of the NIC
  304. * @netdev: network interface device structure
  305. * @p: pointer to an address structure
  306. *
  307. * Returns 0 on success, negative on failure
  308. */
  309. static int atl1e_set_mac_addr(struct net_device *netdev, void *p)
  310. {
  311. struct atl1e_adapter *adapter = netdev_priv(netdev);
  312. struct sockaddr *addr = p;
  313. if (!is_valid_ether_addr(addr->sa_data))
  314. return -EADDRNOTAVAIL;
  315. if (netif_running(netdev))
  316. return -EBUSY;
  317. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  318. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  319. atl1e_hw_set_mac_addr(&adapter->hw);
  320. return 0;
  321. }
  322. /*
  323. * atl1e_change_mtu - Change the Maximum Transfer Unit
  324. * @netdev: network interface device structure
  325. * @new_mtu: new value for maximum frame size
  326. *
  327. * Returns 0 on success, negative on failure
  328. */
  329. static int atl1e_change_mtu(struct net_device *netdev, int new_mtu)
  330. {
  331. struct atl1e_adapter *adapter = netdev_priv(netdev);
  332. int old_mtu = netdev->mtu;
  333. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  334. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  335. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  336. netdev_warn(adapter->netdev, "invalid MTU setting\n");
  337. return -EINVAL;
  338. }
  339. /* set MTU */
  340. if (old_mtu != new_mtu && netif_running(netdev)) {
  341. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  342. msleep(1);
  343. netdev->mtu = new_mtu;
  344. adapter->hw.max_frame_size = new_mtu;
  345. adapter->hw.rx_jumbo_th = (max_frame + 7) >> 3;
  346. atl1e_down(adapter);
  347. atl1e_up(adapter);
  348. clear_bit(__AT_RESETTING, &adapter->flags);
  349. }
  350. return 0;
  351. }
  352. /*
  353. * caller should hold mdio_lock
  354. */
  355. static int atl1e_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  356. {
  357. struct atl1e_adapter *adapter = netdev_priv(netdev);
  358. u16 result;
  359. atl1e_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  360. return result;
  361. }
  362. static void atl1e_mdio_write(struct net_device *netdev, int phy_id,
  363. int reg_num, int val)
  364. {
  365. struct atl1e_adapter *adapter = netdev_priv(netdev);
  366. atl1e_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  367. }
  368. /*
  369. * atl1e_mii_ioctl -
  370. * @netdev:
  371. * @ifreq:
  372. * @cmd:
  373. */
  374. static int atl1e_mii_ioctl(struct net_device *netdev,
  375. struct ifreq *ifr, int cmd)
  376. {
  377. struct atl1e_adapter *adapter = netdev_priv(netdev);
  378. struct mii_ioctl_data *data = if_mii(ifr);
  379. unsigned long flags;
  380. int retval = 0;
  381. if (!netif_running(netdev))
  382. return -EINVAL;
  383. spin_lock_irqsave(&adapter->mdio_lock, flags);
  384. switch (cmd) {
  385. case SIOCGMIIPHY:
  386. data->phy_id = 0;
  387. break;
  388. case SIOCGMIIREG:
  389. if (atl1e_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  390. &data->val_out)) {
  391. retval = -EIO;
  392. goto out;
  393. }
  394. break;
  395. case SIOCSMIIREG:
  396. if (data->reg_num & ~(0x1F)) {
  397. retval = -EFAULT;
  398. goto out;
  399. }
  400. netdev_dbg(adapter->netdev, "<atl1e_mii_ioctl> write %x %x\n",
  401. data->reg_num, data->val_in);
  402. if (atl1e_write_phy_reg(&adapter->hw,
  403. data->reg_num, data->val_in)) {
  404. retval = -EIO;
  405. goto out;
  406. }
  407. break;
  408. default:
  409. retval = -EOPNOTSUPP;
  410. break;
  411. }
  412. out:
  413. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  414. return retval;
  415. }
  416. /*
  417. * atl1e_ioctl -
  418. * @netdev:
  419. * @ifreq:
  420. * @cmd:
  421. */
  422. static int atl1e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  423. {
  424. switch (cmd) {
  425. case SIOCGMIIPHY:
  426. case SIOCGMIIREG:
  427. case SIOCSMIIREG:
  428. return atl1e_mii_ioctl(netdev, ifr, cmd);
  429. default:
  430. return -EOPNOTSUPP;
  431. }
  432. }
  433. static void atl1e_setup_pcicmd(struct pci_dev *pdev)
  434. {
  435. u16 cmd;
  436. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  437. cmd &= ~(PCI_COMMAND_INTX_DISABLE | PCI_COMMAND_IO);
  438. cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  439. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  440. /*
  441. * some motherboards BIOS(PXE/EFI) driver may set PME
  442. * while they transfer control to OS (Windows/Linux)
  443. * so we should clear this bit before NIC work normally
  444. */
  445. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  446. msleep(1);
  447. }
  448. /*
  449. * atl1e_alloc_queues - Allocate memory for all rings
  450. * @adapter: board private structure to initialize
  451. *
  452. */
  453. static int __devinit atl1e_alloc_queues(struct atl1e_adapter *adapter)
  454. {
  455. return 0;
  456. }
  457. /*
  458. * atl1e_sw_init - Initialize general software structures (struct atl1e_adapter)
  459. * @adapter: board private structure to initialize
  460. *
  461. * atl1e_sw_init initializes the Adapter private data structure.
  462. * Fields are initialized based on PCI device information and
  463. * OS network device settings (MTU size).
  464. */
  465. static int __devinit atl1e_sw_init(struct atl1e_adapter *adapter)
  466. {
  467. struct atl1e_hw *hw = &adapter->hw;
  468. struct pci_dev *pdev = adapter->pdev;
  469. u32 phy_status_data = 0;
  470. adapter->wol = 0;
  471. adapter->link_speed = SPEED_0; /* hardware init */
  472. adapter->link_duplex = FULL_DUPLEX;
  473. adapter->num_rx_queues = 1;
  474. /* PCI config space info */
  475. hw->vendor_id = pdev->vendor;
  476. hw->device_id = pdev->device;
  477. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  478. hw->subsystem_id = pdev->subsystem_device;
  479. hw->revision_id = pdev->revision;
  480. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  481. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  482. /* nic type */
  483. if (hw->revision_id >= 0xF0) {
  484. hw->nic_type = athr_l2e_revB;
  485. } else {
  486. if (phy_status_data & PHY_STATUS_100M)
  487. hw->nic_type = athr_l1e;
  488. else
  489. hw->nic_type = athr_l2e_revA;
  490. }
  491. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  492. if (phy_status_data & PHY_STATUS_EMI_CA)
  493. hw->emi_ca = true;
  494. else
  495. hw->emi_ca = false;
  496. hw->phy_configured = false;
  497. hw->preamble_len = 7;
  498. hw->max_frame_size = adapter->netdev->mtu;
  499. hw->rx_jumbo_th = (hw->max_frame_size + ETH_HLEN +
  500. VLAN_HLEN + ETH_FCS_LEN + 7) >> 3;
  501. hw->rrs_type = atl1e_rrs_disable;
  502. hw->indirect_tab = 0;
  503. hw->base_cpu = 0;
  504. /* need confirm */
  505. hw->ict = 50000; /* 100ms */
  506. hw->smb_timer = 200000; /* 200ms */
  507. hw->tpd_burst = 5;
  508. hw->rrd_thresh = 1;
  509. hw->tpd_thresh = adapter->tx_ring.count / 2;
  510. hw->rx_count_down = 4; /* 2us resolution */
  511. hw->tx_count_down = hw->imt * 4 / 3;
  512. hw->dmar_block = atl1e_dma_req_1024;
  513. hw->dmaw_block = atl1e_dma_req_1024;
  514. hw->dmar_dly_cnt = 15;
  515. hw->dmaw_dly_cnt = 4;
  516. if (atl1e_alloc_queues(adapter)) {
  517. netdev_err(adapter->netdev, "Unable to allocate memory for queues\n");
  518. return -ENOMEM;
  519. }
  520. atomic_set(&adapter->irq_sem, 1);
  521. spin_lock_init(&adapter->mdio_lock);
  522. spin_lock_init(&adapter->tx_lock);
  523. set_bit(__AT_DOWN, &adapter->flags);
  524. return 0;
  525. }
  526. /*
  527. * atl1e_clean_tx_ring - Free Tx-skb
  528. * @adapter: board private structure
  529. */
  530. static void atl1e_clean_tx_ring(struct atl1e_adapter *adapter)
  531. {
  532. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  533. &adapter->tx_ring;
  534. struct atl1e_tx_buffer *tx_buffer = NULL;
  535. struct pci_dev *pdev = adapter->pdev;
  536. u16 index, ring_count;
  537. if (tx_ring->desc == NULL || tx_ring->tx_buffer == NULL)
  538. return;
  539. ring_count = tx_ring->count;
  540. /* first unmmap dma */
  541. for (index = 0; index < ring_count; index++) {
  542. tx_buffer = &tx_ring->tx_buffer[index];
  543. if (tx_buffer->dma) {
  544. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  545. pci_unmap_single(pdev, tx_buffer->dma,
  546. tx_buffer->length, PCI_DMA_TODEVICE);
  547. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  548. pci_unmap_page(pdev, tx_buffer->dma,
  549. tx_buffer->length, PCI_DMA_TODEVICE);
  550. tx_buffer->dma = 0;
  551. }
  552. }
  553. /* second free skb */
  554. for (index = 0; index < ring_count; index++) {
  555. tx_buffer = &tx_ring->tx_buffer[index];
  556. if (tx_buffer->skb) {
  557. dev_kfree_skb_any(tx_buffer->skb);
  558. tx_buffer->skb = NULL;
  559. }
  560. }
  561. /* Zero out Tx-buffers */
  562. memset(tx_ring->desc, 0, sizeof(struct atl1e_tpd_desc) *
  563. ring_count);
  564. memset(tx_ring->tx_buffer, 0, sizeof(struct atl1e_tx_buffer) *
  565. ring_count);
  566. }
  567. /*
  568. * atl1e_clean_rx_ring - Free rx-reservation skbs
  569. * @adapter: board private structure
  570. */
  571. static void atl1e_clean_rx_ring(struct atl1e_adapter *adapter)
  572. {
  573. struct atl1e_rx_ring *rx_ring =
  574. (struct atl1e_rx_ring *)&adapter->rx_ring;
  575. struct atl1e_rx_page_desc *rx_page_desc = rx_ring->rx_page_desc;
  576. u16 i, j;
  577. if (adapter->ring_vir_addr == NULL)
  578. return;
  579. /* Zero out the descriptor ring */
  580. for (i = 0; i < adapter->num_rx_queues; i++) {
  581. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  582. if (rx_page_desc[i].rx_page[j].addr != NULL) {
  583. memset(rx_page_desc[i].rx_page[j].addr, 0,
  584. rx_ring->real_page_size);
  585. }
  586. }
  587. }
  588. }
  589. static void atl1e_cal_ring_size(struct atl1e_adapter *adapter, u32 *ring_size)
  590. {
  591. *ring_size = ((u32)(adapter->tx_ring.count *
  592. sizeof(struct atl1e_tpd_desc) + 7
  593. /* tx ring, qword align */
  594. + adapter->rx_ring.real_page_size * AT_PAGE_NUM_PER_QUEUE *
  595. adapter->num_rx_queues + 31
  596. /* rx ring, 32 bytes align */
  597. + (1 + AT_PAGE_NUM_PER_QUEUE * adapter->num_rx_queues) *
  598. sizeof(u32) + 3));
  599. /* tx, rx cmd, dword align */
  600. }
  601. static void atl1e_init_ring_resources(struct atl1e_adapter *adapter)
  602. {
  603. struct atl1e_rx_ring *rx_ring = NULL;
  604. rx_ring = &adapter->rx_ring;
  605. rx_ring->real_page_size = adapter->rx_ring.page_size
  606. + adapter->hw.max_frame_size
  607. + ETH_HLEN + VLAN_HLEN
  608. + ETH_FCS_LEN;
  609. rx_ring->real_page_size = roundup(rx_ring->real_page_size, 32);
  610. atl1e_cal_ring_size(adapter, &adapter->ring_size);
  611. adapter->ring_vir_addr = NULL;
  612. adapter->rx_ring.desc = NULL;
  613. rwlock_init(&adapter->tx_ring.tx_lock);
  614. }
  615. /*
  616. * Read / Write Ptr Initialize:
  617. */
  618. static void atl1e_init_ring_ptrs(struct atl1e_adapter *adapter)
  619. {
  620. struct atl1e_tx_ring *tx_ring = NULL;
  621. struct atl1e_rx_ring *rx_ring = NULL;
  622. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  623. int i, j;
  624. tx_ring = &adapter->tx_ring;
  625. rx_ring = &adapter->rx_ring;
  626. rx_page_desc = rx_ring->rx_page_desc;
  627. tx_ring->next_to_use = 0;
  628. atomic_set(&tx_ring->next_to_clean, 0);
  629. for (i = 0; i < adapter->num_rx_queues; i++) {
  630. rx_page_desc[i].rx_using = 0;
  631. rx_page_desc[i].rx_nxseq = 0;
  632. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  633. *rx_page_desc[i].rx_page[j].write_offset_addr = 0;
  634. rx_page_desc[i].rx_page[j].read_offset = 0;
  635. }
  636. }
  637. }
  638. /*
  639. * atl1e_free_ring_resources - Free Tx / RX descriptor Resources
  640. * @adapter: board private structure
  641. *
  642. * Free all transmit software resources
  643. */
  644. static void atl1e_free_ring_resources(struct atl1e_adapter *adapter)
  645. {
  646. struct pci_dev *pdev = adapter->pdev;
  647. atl1e_clean_tx_ring(adapter);
  648. atl1e_clean_rx_ring(adapter);
  649. if (adapter->ring_vir_addr) {
  650. pci_free_consistent(pdev, adapter->ring_size,
  651. adapter->ring_vir_addr, adapter->ring_dma);
  652. adapter->ring_vir_addr = NULL;
  653. }
  654. if (adapter->tx_ring.tx_buffer) {
  655. kfree(adapter->tx_ring.tx_buffer);
  656. adapter->tx_ring.tx_buffer = NULL;
  657. }
  658. }
  659. /*
  660. * atl1e_setup_mem_resources - allocate Tx / RX descriptor resources
  661. * @adapter: board private structure
  662. *
  663. * Return 0 on success, negative on failure
  664. */
  665. static int atl1e_setup_ring_resources(struct atl1e_adapter *adapter)
  666. {
  667. struct pci_dev *pdev = adapter->pdev;
  668. struct atl1e_tx_ring *tx_ring;
  669. struct atl1e_rx_ring *rx_ring;
  670. struct atl1e_rx_page_desc *rx_page_desc;
  671. int size, i, j;
  672. u32 offset = 0;
  673. int err = 0;
  674. if (adapter->ring_vir_addr != NULL)
  675. return 0; /* alloced already */
  676. tx_ring = &adapter->tx_ring;
  677. rx_ring = &adapter->rx_ring;
  678. /* real ring DMA buffer */
  679. size = adapter->ring_size;
  680. adapter->ring_vir_addr = pci_alloc_consistent(pdev,
  681. adapter->ring_size, &adapter->ring_dma);
  682. if (adapter->ring_vir_addr == NULL) {
  683. netdev_err(adapter->netdev,
  684. "pci_alloc_consistent failed, size = D%d\n", size);
  685. return -ENOMEM;
  686. }
  687. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  688. rx_page_desc = rx_ring->rx_page_desc;
  689. /* Init TPD Ring */
  690. tx_ring->dma = roundup(adapter->ring_dma, 8);
  691. offset = tx_ring->dma - adapter->ring_dma;
  692. tx_ring->desc = adapter->ring_vir_addr + offset;
  693. size = sizeof(struct atl1e_tx_buffer) * (tx_ring->count);
  694. tx_ring->tx_buffer = kzalloc(size, GFP_KERNEL);
  695. if (tx_ring->tx_buffer == NULL) {
  696. netdev_err(adapter->netdev, "kzalloc failed, size = D%d\n",
  697. size);
  698. err = -ENOMEM;
  699. goto failed;
  700. }
  701. /* Init RXF-Pages */
  702. offset += (sizeof(struct atl1e_tpd_desc) * tx_ring->count);
  703. offset = roundup(offset, 32);
  704. for (i = 0; i < adapter->num_rx_queues; i++) {
  705. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  706. rx_page_desc[i].rx_page[j].dma =
  707. adapter->ring_dma + offset;
  708. rx_page_desc[i].rx_page[j].addr =
  709. adapter->ring_vir_addr + offset;
  710. offset += rx_ring->real_page_size;
  711. }
  712. }
  713. /* Init CMB dma address */
  714. tx_ring->cmb_dma = adapter->ring_dma + offset;
  715. tx_ring->cmb = adapter->ring_vir_addr + offset;
  716. offset += sizeof(u32);
  717. for (i = 0; i < adapter->num_rx_queues; i++) {
  718. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  719. rx_page_desc[i].rx_page[j].write_offset_dma =
  720. adapter->ring_dma + offset;
  721. rx_page_desc[i].rx_page[j].write_offset_addr =
  722. adapter->ring_vir_addr + offset;
  723. offset += sizeof(u32);
  724. }
  725. }
  726. if (unlikely(offset > adapter->ring_size)) {
  727. netdev_err(adapter->netdev, "offset(%d) > ring size(%d) !!\n",
  728. offset, adapter->ring_size);
  729. err = -1;
  730. goto failed;
  731. }
  732. return 0;
  733. failed:
  734. if (adapter->ring_vir_addr != NULL) {
  735. pci_free_consistent(pdev, adapter->ring_size,
  736. adapter->ring_vir_addr, adapter->ring_dma);
  737. adapter->ring_vir_addr = NULL;
  738. }
  739. return err;
  740. }
  741. static inline void atl1e_configure_des_ring(const struct atl1e_adapter *adapter)
  742. {
  743. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  744. struct atl1e_rx_ring *rx_ring =
  745. (struct atl1e_rx_ring *)&adapter->rx_ring;
  746. struct atl1e_tx_ring *tx_ring =
  747. (struct atl1e_tx_ring *)&adapter->tx_ring;
  748. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  749. int i, j;
  750. AT_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  751. (u32)((adapter->ring_dma & AT_DMA_HI_ADDR_MASK) >> 32));
  752. AT_WRITE_REG(hw, REG_TPD_BASE_ADDR_LO,
  753. (u32)((tx_ring->dma) & AT_DMA_LO_ADDR_MASK));
  754. AT_WRITE_REG(hw, REG_TPD_RING_SIZE, (u16)(tx_ring->count));
  755. AT_WRITE_REG(hw, REG_HOST_TX_CMB_LO,
  756. (u32)((tx_ring->cmb_dma) & AT_DMA_LO_ADDR_MASK));
  757. rx_page_desc = rx_ring->rx_page_desc;
  758. /* RXF Page Physical address / Page Length */
  759. for (i = 0; i < AT_MAX_RECEIVE_QUEUE; i++) {
  760. AT_WRITE_REG(hw, atl1e_rx_page_hi_addr_regs[i],
  761. (u32)((adapter->ring_dma &
  762. AT_DMA_HI_ADDR_MASK) >> 32));
  763. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  764. u32 page_phy_addr;
  765. u32 offset_phy_addr;
  766. page_phy_addr = rx_page_desc[i].rx_page[j].dma;
  767. offset_phy_addr =
  768. rx_page_desc[i].rx_page[j].write_offset_dma;
  769. AT_WRITE_REG(hw, atl1e_rx_page_lo_addr_regs[i][j],
  770. page_phy_addr & AT_DMA_LO_ADDR_MASK);
  771. AT_WRITE_REG(hw, atl1e_rx_page_write_offset_regs[i][j],
  772. offset_phy_addr & AT_DMA_LO_ADDR_MASK);
  773. AT_WRITE_REGB(hw, atl1e_rx_page_vld_regs[i][j], 1);
  774. }
  775. }
  776. /* Page Length */
  777. AT_WRITE_REG(hw, REG_HOST_RXFPAGE_SIZE, rx_ring->page_size);
  778. /* Load all of base address above */
  779. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  780. }
  781. static inline void atl1e_configure_tx(struct atl1e_adapter *adapter)
  782. {
  783. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  784. u32 dev_ctrl_data = 0;
  785. u32 max_pay_load = 0;
  786. u32 jumbo_thresh = 0;
  787. u32 extra_size = 0; /* Jumbo frame threshold in QWORD unit */
  788. /* configure TXQ param */
  789. if (hw->nic_type != athr_l2e_revB) {
  790. extra_size = ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN;
  791. if (hw->max_frame_size <= 1500) {
  792. jumbo_thresh = hw->max_frame_size + extra_size;
  793. } else if (hw->max_frame_size < 6*1024) {
  794. jumbo_thresh =
  795. (hw->max_frame_size + extra_size) * 2 / 3;
  796. } else {
  797. jumbo_thresh = (hw->max_frame_size + extra_size) / 2;
  798. }
  799. AT_WRITE_REG(hw, REG_TX_EARLY_TH, (jumbo_thresh + 7) >> 3);
  800. }
  801. dev_ctrl_data = AT_READ_REG(hw, REG_DEVICE_CTRL);
  802. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT)) &
  803. DEVICE_CTRL_MAX_PAYLOAD_MASK;
  804. hw->dmaw_block = min_t(u32, max_pay_load, hw->dmaw_block);
  805. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT)) &
  806. DEVICE_CTRL_MAX_RREQ_SZ_MASK;
  807. hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
  808. if (hw->nic_type != athr_l2e_revB)
  809. AT_WRITE_REGW(hw, REG_TXQ_CTRL + 2,
  810. atl1e_pay_load_size[hw->dmar_block]);
  811. /* enable TXQ */
  812. AT_WRITE_REGW(hw, REG_TXQ_CTRL,
  813. (((u16)hw->tpd_burst & TXQ_CTRL_NUM_TPD_BURST_MASK)
  814. << TXQ_CTRL_NUM_TPD_BURST_SHIFT)
  815. | TXQ_CTRL_ENH_MODE | TXQ_CTRL_EN);
  816. }
  817. static inline void atl1e_configure_rx(struct atl1e_adapter *adapter)
  818. {
  819. struct atl1e_hw *hw = (struct atl1e_hw *)&adapter->hw;
  820. u32 rxf_len = 0;
  821. u32 rxf_low = 0;
  822. u32 rxf_high = 0;
  823. u32 rxf_thresh_data = 0;
  824. u32 rxq_ctrl_data = 0;
  825. if (hw->nic_type != athr_l2e_revB) {
  826. AT_WRITE_REGW(hw, REG_RXQ_JMBOSZ_RRDTIM,
  827. (u16)((hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK) <<
  828. RXQ_JMBOSZ_TH_SHIFT |
  829. (1 & RXQ_JMBO_LKAH_MASK) <<
  830. RXQ_JMBO_LKAH_SHIFT));
  831. rxf_len = AT_READ_REG(hw, REG_SRAM_RXF_LEN);
  832. rxf_high = rxf_len * 4 / 5;
  833. rxf_low = rxf_len / 5;
  834. rxf_thresh_data = ((rxf_high & RXQ_RXF_PAUSE_TH_HI_MASK)
  835. << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  836. ((rxf_low & RXQ_RXF_PAUSE_TH_LO_MASK)
  837. << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  838. AT_WRITE_REG(hw, REG_RXQ_RXF_PAUSE_THRESH, rxf_thresh_data);
  839. }
  840. /* RRS */
  841. AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
  842. AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
  843. if (hw->rrs_type & atl1e_rrs_ipv4)
  844. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4;
  845. if (hw->rrs_type & atl1e_rrs_ipv4_tcp)
  846. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4_TCP;
  847. if (hw->rrs_type & atl1e_rrs_ipv6)
  848. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6;
  849. if (hw->rrs_type & atl1e_rrs_ipv6_tcp)
  850. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6_TCP;
  851. if (hw->rrs_type != atl1e_rrs_disable)
  852. rxq_ctrl_data |=
  853. (RXQ_CTRL_HASH_ENABLE | RXQ_CTRL_RSS_MODE_MQUESINT);
  854. rxq_ctrl_data |= RXQ_CTRL_IPV6_XSUM_VERIFY_EN | RXQ_CTRL_PBA_ALIGN_32 |
  855. RXQ_CTRL_CUT_THRU_EN | RXQ_CTRL_EN;
  856. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  857. }
  858. static inline void atl1e_configure_dma(struct atl1e_adapter *adapter)
  859. {
  860. struct atl1e_hw *hw = &adapter->hw;
  861. u32 dma_ctrl_data = 0;
  862. dma_ctrl_data = DMA_CTRL_RXCMB_EN;
  863. dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  864. << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
  865. dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  866. << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
  867. dma_ctrl_data |= DMA_CTRL_DMAR_REQ_PRI | DMA_CTRL_DMAR_OUT_ORDER;
  868. dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
  869. << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
  870. dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
  871. << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
  872. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  873. }
  874. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter)
  875. {
  876. u32 value;
  877. struct atl1e_hw *hw = &adapter->hw;
  878. struct net_device *netdev = adapter->netdev;
  879. /* Config MAC CTRL Register */
  880. value = MAC_CTRL_TX_EN |
  881. MAC_CTRL_RX_EN ;
  882. if (FULL_DUPLEX == adapter->link_duplex)
  883. value |= MAC_CTRL_DUPLX;
  884. value |= ((u32)((SPEED_1000 == adapter->link_speed) ?
  885. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  886. MAC_CTRL_SPEED_SHIFT);
  887. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  888. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  889. value |= (((u32)adapter->hw.preamble_len &
  890. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  891. if (adapter->vlgrp)
  892. value |= MAC_CTRL_RMV_VLAN;
  893. value |= MAC_CTRL_BC_EN;
  894. if (netdev->flags & IFF_PROMISC)
  895. value |= MAC_CTRL_PROMIS_EN;
  896. if (netdev->flags & IFF_ALLMULTI)
  897. value |= MAC_CTRL_MC_ALL_EN;
  898. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  899. }
  900. /*
  901. * atl1e_configure - Configure Transmit&Receive Unit after Reset
  902. * @adapter: board private structure
  903. *
  904. * Configure the Tx /Rx unit of the MAC after a reset.
  905. */
  906. static int atl1e_configure(struct atl1e_adapter *adapter)
  907. {
  908. struct atl1e_hw *hw = &adapter->hw;
  909. u32 intr_status_data = 0;
  910. /* clear interrupt status */
  911. AT_WRITE_REG(hw, REG_ISR, ~0);
  912. /* 1. set MAC Address */
  913. atl1e_hw_set_mac_addr(hw);
  914. /* 2. Init the Multicast HASH table done by set_muti */
  915. /* 3. Clear any WOL status */
  916. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  917. /* 4. Descripter Ring BaseMem/Length/Read ptr/Write ptr
  918. * TPD Ring/SMB/RXF0 Page CMBs, they use the same
  919. * High 32bits memory */
  920. atl1e_configure_des_ring(adapter);
  921. /* 5. set Interrupt Moderator Timer */
  922. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, hw->imt);
  923. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER2_INIT, hw->imt);
  924. AT_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_LED_MODE |
  925. MASTER_CTRL_ITIMER_EN | MASTER_CTRL_ITIMER2_EN);
  926. /* 6. rx/tx threshold to trig interrupt */
  927. AT_WRITE_REGW(hw, REG_TRIG_RRD_THRESH, hw->rrd_thresh);
  928. AT_WRITE_REGW(hw, REG_TRIG_TPD_THRESH, hw->tpd_thresh);
  929. AT_WRITE_REGW(hw, REG_TRIG_RXTIMER, hw->rx_count_down);
  930. AT_WRITE_REGW(hw, REG_TRIG_TXTIMER, hw->tx_count_down);
  931. /* 7. set Interrupt Clear Timer */
  932. AT_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, hw->ict);
  933. /* 8. set MTU */
  934. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  935. VLAN_HLEN + ETH_FCS_LEN);
  936. /* 9. config TXQ early tx threshold */
  937. atl1e_configure_tx(adapter);
  938. /* 10. config RXQ */
  939. atl1e_configure_rx(adapter);
  940. /* 11. config DMA Engine */
  941. atl1e_configure_dma(adapter);
  942. /* 12. smb timer to trig interrupt */
  943. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER, hw->smb_timer);
  944. intr_status_data = AT_READ_REG(hw, REG_ISR);
  945. if (unlikely((intr_status_data & ISR_PHY_LINKDOWN) != 0)) {
  946. netdev_err(adapter->netdev,
  947. "atl1e_configure failed, PCIE phy link down\n");
  948. return -1;
  949. }
  950. AT_WRITE_REG(hw, REG_ISR, 0x7fffffff);
  951. return 0;
  952. }
  953. /*
  954. * atl1e_get_stats - Get System Network Statistics
  955. * @netdev: network interface device structure
  956. *
  957. * Returns the address of the device statistics structure.
  958. * The statistics are actually updated from the timer callback.
  959. */
  960. static struct net_device_stats *atl1e_get_stats(struct net_device *netdev)
  961. {
  962. struct atl1e_adapter *adapter = netdev_priv(netdev);
  963. struct atl1e_hw_stats *hw_stats = &adapter->hw_stats;
  964. struct net_device_stats *net_stats = &netdev->stats;
  965. net_stats->rx_packets = hw_stats->rx_ok;
  966. net_stats->tx_packets = hw_stats->tx_ok;
  967. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  968. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  969. net_stats->multicast = hw_stats->rx_mcast;
  970. net_stats->collisions = hw_stats->tx_1_col +
  971. hw_stats->tx_2_col * 2 +
  972. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  973. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  974. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  975. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  976. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  977. net_stats->rx_length_errors = hw_stats->rx_len_err;
  978. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  979. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  980. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  981. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  982. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  983. hw_stats->tx_underrun + hw_stats->tx_trunc;
  984. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  985. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  986. net_stats->tx_window_errors = hw_stats->tx_late_col;
  987. return net_stats;
  988. }
  989. static void atl1e_update_hw_stats(struct atl1e_adapter *adapter)
  990. {
  991. u16 hw_reg_addr = 0;
  992. unsigned long *stats_item = NULL;
  993. /* update rx status */
  994. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  995. stats_item = &adapter->hw_stats.rx_ok;
  996. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  997. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  998. stats_item++;
  999. hw_reg_addr += 4;
  1000. }
  1001. /* update tx status */
  1002. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1003. stats_item = &adapter->hw_stats.tx_ok;
  1004. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1005. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1006. stats_item++;
  1007. hw_reg_addr += 4;
  1008. }
  1009. }
  1010. static inline void atl1e_clear_phy_int(struct atl1e_adapter *adapter)
  1011. {
  1012. u16 phy_data;
  1013. spin_lock(&adapter->mdio_lock);
  1014. atl1e_read_phy_reg(&adapter->hw, MII_INT_STATUS, &phy_data);
  1015. spin_unlock(&adapter->mdio_lock);
  1016. }
  1017. static bool atl1e_clean_tx_irq(struct atl1e_adapter *adapter)
  1018. {
  1019. struct atl1e_tx_ring *tx_ring = (struct atl1e_tx_ring *)
  1020. &adapter->tx_ring;
  1021. struct atl1e_tx_buffer *tx_buffer = NULL;
  1022. u16 hw_next_to_clean = AT_READ_REGW(&adapter->hw, REG_TPD_CONS_IDX);
  1023. u16 next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1024. while (next_to_clean != hw_next_to_clean) {
  1025. tx_buffer = &tx_ring->tx_buffer[next_to_clean];
  1026. if (tx_buffer->dma) {
  1027. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  1028. pci_unmap_single(adapter->pdev, tx_buffer->dma,
  1029. tx_buffer->length, PCI_DMA_TODEVICE);
  1030. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  1031. pci_unmap_page(adapter->pdev, tx_buffer->dma,
  1032. tx_buffer->length, PCI_DMA_TODEVICE);
  1033. tx_buffer->dma = 0;
  1034. }
  1035. if (tx_buffer->skb) {
  1036. dev_kfree_skb_irq(tx_buffer->skb);
  1037. tx_buffer->skb = NULL;
  1038. }
  1039. if (++next_to_clean == tx_ring->count)
  1040. next_to_clean = 0;
  1041. }
  1042. atomic_set(&tx_ring->next_to_clean, next_to_clean);
  1043. if (netif_queue_stopped(adapter->netdev) &&
  1044. netif_carrier_ok(adapter->netdev)) {
  1045. netif_wake_queue(adapter->netdev);
  1046. }
  1047. return true;
  1048. }
  1049. /*
  1050. * atl1e_intr - Interrupt Handler
  1051. * @irq: interrupt number
  1052. * @data: pointer to a network interface device structure
  1053. * @pt_regs: CPU registers structure
  1054. */
  1055. static irqreturn_t atl1e_intr(int irq, void *data)
  1056. {
  1057. struct net_device *netdev = data;
  1058. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1059. struct atl1e_hw *hw = &adapter->hw;
  1060. int max_ints = AT_MAX_INT_WORK;
  1061. int handled = IRQ_NONE;
  1062. u32 status;
  1063. do {
  1064. status = AT_READ_REG(hw, REG_ISR);
  1065. if ((status & IMR_NORMAL_MASK) == 0 ||
  1066. (status & ISR_DIS_INT) != 0) {
  1067. if (max_ints != AT_MAX_INT_WORK)
  1068. handled = IRQ_HANDLED;
  1069. break;
  1070. }
  1071. /* link event */
  1072. if (status & ISR_GPHY)
  1073. atl1e_clear_phy_int(adapter);
  1074. /* Ack ISR */
  1075. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1076. handled = IRQ_HANDLED;
  1077. /* check if PCIE PHY Link down */
  1078. if (status & ISR_PHY_LINKDOWN) {
  1079. netdev_err(adapter->netdev,
  1080. "pcie phy linkdown %x\n", status);
  1081. if (netif_running(adapter->netdev)) {
  1082. /* reset MAC */
  1083. atl1e_irq_reset(adapter);
  1084. schedule_work(&adapter->reset_task);
  1085. break;
  1086. }
  1087. }
  1088. /* check if DMA read/write error */
  1089. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  1090. netdev_err(adapter->netdev,
  1091. "PCIE DMA RW error (status = 0x%x)\n",
  1092. status);
  1093. atl1e_irq_reset(adapter);
  1094. schedule_work(&adapter->reset_task);
  1095. break;
  1096. }
  1097. if (status & ISR_SMB)
  1098. atl1e_update_hw_stats(adapter);
  1099. /* link event */
  1100. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1101. netdev->stats.tx_carrier_errors++;
  1102. atl1e_link_chg_event(adapter);
  1103. break;
  1104. }
  1105. /* transmit event */
  1106. if (status & ISR_TX_EVENT)
  1107. atl1e_clean_tx_irq(adapter);
  1108. if (status & ISR_RX_EVENT) {
  1109. /*
  1110. * disable rx interrupts, without
  1111. * the synchronize_irq bit
  1112. */
  1113. AT_WRITE_REG(hw, REG_IMR,
  1114. IMR_NORMAL_MASK & ~ISR_RX_EVENT);
  1115. AT_WRITE_FLUSH(hw);
  1116. if (likely(napi_schedule_prep(
  1117. &adapter->napi)))
  1118. __napi_schedule(&adapter->napi);
  1119. }
  1120. } while (--max_ints > 0);
  1121. /* re-enable Interrupt*/
  1122. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1123. return handled;
  1124. }
  1125. static inline void atl1e_rx_checksum(struct atl1e_adapter *adapter,
  1126. struct sk_buff *skb, struct atl1e_recv_ret_status *prrs)
  1127. {
  1128. u8 *packet = (u8 *)(prrs + 1);
  1129. struct iphdr *iph;
  1130. u16 head_len = ETH_HLEN;
  1131. u16 pkt_flags;
  1132. u16 err_flags;
  1133. skb_checksum_none_assert(skb);
  1134. pkt_flags = prrs->pkt_flag;
  1135. err_flags = prrs->err_flag;
  1136. if (((pkt_flags & RRS_IS_IPV4) || (pkt_flags & RRS_IS_IPV6)) &&
  1137. ((pkt_flags & RRS_IS_TCP) || (pkt_flags & RRS_IS_UDP))) {
  1138. if (pkt_flags & RRS_IS_IPV4) {
  1139. if (pkt_flags & RRS_IS_802_3)
  1140. head_len += 8;
  1141. iph = (struct iphdr *) (packet + head_len);
  1142. if (iph->frag_off != 0 && !(pkt_flags & RRS_IS_IP_DF))
  1143. goto hw_xsum;
  1144. }
  1145. if (!(err_flags & (RRS_ERR_IP_CSUM | RRS_ERR_L4_CSUM))) {
  1146. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1147. return;
  1148. }
  1149. }
  1150. hw_xsum :
  1151. return;
  1152. }
  1153. static struct atl1e_rx_page *atl1e_get_rx_page(struct atl1e_adapter *adapter,
  1154. u8 que)
  1155. {
  1156. struct atl1e_rx_page_desc *rx_page_desc =
  1157. (struct atl1e_rx_page_desc *) adapter->rx_ring.rx_page_desc;
  1158. u8 rx_using = rx_page_desc[que].rx_using;
  1159. return (struct atl1e_rx_page *)&(rx_page_desc[que].rx_page[rx_using]);
  1160. }
  1161. static void atl1e_clean_rx_irq(struct atl1e_adapter *adapter, u8 que,
  1162. int *work_done, int work_to_do)
  1163. {
  1164. struct net_device *netdev = adapter->netdev;
  1165. struct atl1e_rx_ring *rx_ring = (struct atl1e_rx_ring *)
  1166. &adapter->rx_ring;
  1167. struct atl1e_rx_page_desc *rx_page_desc =
  1168. (struct atl1e_rx_page_desc *) rx_ring->rx_page_desc;
  1169. struct sk_buff *skb = NULL;
  1170. struct atl1e_rx_page *rx_page = atl1e_get_rx_page(adapter, que);
  1171. u32 packet_size, write_offset;
  1172. struct atl1e_recv_ret_status *prrs;
  1173. write_offset = *(rx_page->write_offset_addr);
  1174. if (likely(rx_page->read_offset < write_offset)) {
  1175. do {
  1176. if (*work_done >= work_to_do)
  1177. break;
  1178. (*work_done)++;
  1179. /* get new packet's rrs */
  1180. prrs = (struct atl1e_recv_ret_status *) (rx_page->addr +
  1181. rx_page->read_offset);
  1182. /* check sequence number */
  1183. if (prrs->seq_num != rx_page_desc[que].rx_nxseq) {
  1184. netdev_err(netdev,
  1185. "rx sequence number error (rx=%d) (expect=%d)\n",
  1186. prrs->seq_num,
  1187. rx_page_desc[que].rx_nxseq);
  1188. rx_page_desc[que].rx_nxseq++;
  1189. /* just for debug use */
  1190. AT_WRITE_REG(&adapter->hw, REG_DEBUG_DATA0,
  1191. (((u32)prrs->seq_num) << 16) |
  1192. rx_page_desc[que].rx_nxseq);
  1193. goto fatal_err;
  1194. }
  1195. rx_page_desc[que].rx_nxseq++;
  1196. /* error packet */
  1197. if (prrs->pkt_flag & RRS_IS_ERR_FRAME) {
  1198. if (prrs->err_flag & (RRS_ERR_BAD_CRC |
  1199. RRS_ERR_DRIBBLE | RRS_ERR_CODE |
  1200. RRS_ERR_TRUNC)) {
  1201. /* hardware error, discard this packet*/
  1202. netdev_err(netdev,
  1203. "rx packet desc error %x\n",
  1204. *((u32 *)prrs + 1));
  1205. goto skip_pkt;
  1206. }
  1207. }
  1208. packet_size = ((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1209. RRS_PKT_SIZE_MASK) - 4; /* CRC */
  1210. skb = netdev_alloc_skb_ip_align(netdev, packet_size);
  1211. if (skb == NULL) {
  1212. netdev_warn(netdev,
  1213. "Memory squeeze, deferring packet\n");
  1214. goto skip_pkt;
  1215. }
  1216. memcpy(skb->data, (u8 *)(prrs + 1), packet_size);
  1217. skb_put(skb, packet_size);
  1218. skb->protocol = eth_type_trans(skb, netdev);
  1219. atl1e_rx_checksum(adapter, skb, prrs);
  1220. if (unlikely(adapter->vlgrp &&
  1221. (prrs->pkt_flag & RRS_IS_VLAN_TAG))) {
  1222. u16 vlan_tag = (prrs->vtag >> 4) |
  1223. ((prrs->vtag & 7) << 13) |
  1224. ((prrs->vtag & 8) << 9);
  1225. netdev_dbg(netdev,
  1226. "RXD VLAN TAG<RRD>=0x%04x\n",
  1227. prrs->vtag);
  1228. vlan_hwaccel_receive_skb(skb, adapter->vlgrp,
  1229. vlan_tag);
  1230. } else {
  1231. netif_receive_skb(skb);
  1232. }
  1233. skip_pkt:
  1234. /* skip current packet whether it's ok or not. */
  1235. rx_page->read_offset +=
  1236. (((u32)((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1237. RRS_PKT_SIZE_MASK) +
  1238. sizeof(struct atl1e_recv_ret_status) + 31) &
  1239. 0xFFFFFFE0);
  1240. if (rx_page->read_offset >= rx_ring->page_size) {
  1241. /* mark this page clean */
  1242. u16 reg_addr;
  1243. u8 rx_using;
  1244. rx_page->read_offset =
  1245. *(rx_page->write_offset_addr) = 0;
  1246. rx_using = rx_page_desc[que].rx_using;
  1247. reg_addr =
  1248. atl1e_rx_page_vld_regs[que][rx_using];
  1249. AT_WRITE_REGB(&adapter->hw, reg_addr, 1);
  1250. rx_page_desc[que].rx_using ^= 1;
  1251. rx_page = atl1e_get_rx_page(adapter, que);
  1252. }
  1253. write_offset = *(rx_page->write_offset_addr);
  1254. } while (rx_page->read_offset < write_offset);
  1255. }
  1256. return;
  1257. fatal_err:
  1258. if (!test_bit(__AT_DOWN, &adapter->flags))
  1259. schedule_work(&adapter->reset_task);
  1260. }
  1261. /*
  1262. * atl1e_clean - NAPI Rx polling callback
  1263. * @adapter: board private structure
  1264. */
  1265. static int atl1e_clean(struct napi_struct *napi, int budget)
  1266. {
  1267. struct atl1e_adapter *adapter =
  1268. container_of(napi, struct atl1e_adapter, napi);
  1269. u32 imr_data;
  1270. int work_done = 0;
  1271. /* Keep link state information with original netdev */
  1272. if (!netif_carrier_ok(adapter->netdev))
  1273. goto quit_polling;
  1274. atl1e_clean_rx_irq(adapter, 0, &work_done, budget);
  1275. /* If no Tx and not enough Rx work done, exit the polling mode */
  1276. if (work_done < budget) {
  1277. quit_polling:
  1278. napi_complete(napi);
  1279. imr_data = AT_READ_REG(&adapter->hw, REG_IMR);
  1280. AT_WRITE_REG(&adapter->hw, REG_IMR, imr_data | ISR_RX_EVENT);
  1281. /* test debug */
  1282. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1283. atomic_dec(&adapter->irq_sem);
  1284. netdev_err(adapter->netdev,
  1285. "atl1e_clean is called when AT_DOWN\n");
  1286. }
  1287. /* reenable RX intr */
  1288. /*atl1e_irq_enable(adapter); */
  1289. }
  1290. return work_done;
  1291. }
  1292. #ifdef CONFIG_NET_POLL_CONTROLLER
  1293. /*
  1294. * Polling 'interrupt' - used by things like netconsole to send skbs
  1295. * without having to re-enable interrupts. It's not called while
  1296. * the interrupt routine is executing.
  1297. */
  1298. static void atl1e_netpoll(struct net_device *netdev)
  1299. {
  1300. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1301. disable_irq(adapter->pdev->irq);
  1302. atl1e_intr(adapter->pdev->irq, netdev);
  1303. enable_irq(adapter->pdev->irq);
  1304. }
  1305. #endif
  1306. static inline u16 atl1e_tpd_avail(struct atl1e_adapter *adapter)
  1307. {
  1308. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1309. u16 next_to_use = 0;
  1310. u16 next_to_clean = 0;
  1311. next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1312. next_to_use = tx_ring->next_to_use;
  1313. return (u16)(next_to_clean > next_to_use) ?
  1314. (next_to_clean - next_to_use - 1) :
  1315. (tx_ring->count + next_to_clean - next_to_use - 1);
  1316. }
  1317. /*
  1318. * get next usable tpd
  1319. * Note: should call atl1e_tdp_avail to make sure
  1320. * there is enough tpd to use
  1321. */
  1322. static struct atl1e_tpd_desc *atl1e_get_tpd(struct atl1e_adapter *adapter)
  1323. {
  1324. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1325. u16 next_to_use = 0;
  1326. next_to_use = tx_ring->next_to_use;
  1327. if (++tx_ring->next_to_use == tx_ring->count)
  1328. tx_ring->next_to_use = 0;
  1329. memset(&tx_ring->desc[next_to_use], 0, sizeof(struct atl1e_tpd_desc));
  1330. return (struct atl1e_tpd_desc *)&tx_ring->desc[next_to_use];
  1331. }
  1332. static struct atl1e_tx_buffer *
  1333. atl1e_get_tx_buffer(struct atl1e_adapter *adapter, struct atl1e_tpd_desc *tpd)
  1334. {
  1335. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1336. return &tx_ring->tx_buffer[tpd - tx_ring->desc];
  1337. }
  1338. /* Calculate the transmit packet descript needed*/
  1339. static u16 atl1e_cal_tdp_req(const struct sk_buff *skb)
  1340. {
  1341. int i = 0;
  1342. u16 tpd_req = 1;
  1343. u16 fg_size = 0;
  1344. u16 proto_hdr_len = 0;
  1345. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1346. fg_size = skb_shinfo(skb)->frags[i].size;
  1347. tpd_req += ((fg_size + MAX_TX_BUF_LEN - 1) >> MAX_TX_BUF_SHIFT);
  1348. }
  1349. if (skb_is_gso(skb)) {
  1350. if (skb->protocol == htons(ETH_P_IP) ||
  1351. (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6)) {
  1352. proto_hdr_len = skb_transport_offset(skb) +
  1353. tcp_hdrlen(skb);
  1354. if (proto_hdr_len < skb_headlen(skb)) {
  1355. tpd_req += ((skb_headlen(skb) - proto_hdr_len +
  1356. MAX_TX_BUF_LEN - 1) >>
  1357. MAX_TX_BUF_SHIFT);
  1358. }
  1359. }
  1360. }
  1361. return tpd_req;
  1362. }
  1363. static int atl1e_tso_csum(struct atl1e_adapter *adapter,
  1364. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1365. {
  1366. u8 hdr_len;
  1367. u32 real_len;
  1368. unsigned short offload_type;
  1369. int err;
  1370. if (skb_is_gso(skb)) {
  1371. if (skb_header_cloned(skb)) {
  1372. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1373. if (unlikely(err))
  1374. return -1;
  1375. }
  1376. offload_type = skb_shinfo(skb)->gso_type;
  1377. if (offload_type & SKB_GSO_TCPV4) {
  1378. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1379. + ntohs(ip_hdr(skb)->tot_len));
  1380. if (real_len < skb->len)
  1381. pskb_trim(skb, real_len);
  1382. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1383. if (unlikely(skb->len == hdr_len)) {
  1384. /* only xsum need */
  1385. netdev_warn(adapter->netdev,
  1386. "IPV4 tso with zero data??\n");
  1387. goto check_sum;
  1388. } else {
  1389. ip_hdr(skb)->check = 0;
  1390. ip_hdr(skb)->tot_len = 0;
  1391. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1392. ip_hdr(skb)->saddr,
  1393. ip_hdr(skb)->daddr,
  1394. 0, IPPROTO_TCP, 0);
  1395. tpd->word3 |= (ip_hdr(skb)->ihl &
  1396. TDP_V4_IPHL_MASK) <<
  1397. TPD_V4_IPHL_SHIFT;
  1398. tpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1399. TPD_TCPHDRLEN_MASK) <<
  1400. TPD_TCPHDRLEN_SHIFT;
  1401. tpd->word3 |= ((skb_shinfo(skb)->gso_size) &
  1402. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1403. tpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1404. }
  1405. return 0;
  1406. }
  1407. }
  1408. check_sum:
  1409. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1410. u8 css, cso;
  1411. cso = skb_checksum_start_offset(skb);
  1412. if (unlikely(cso & 0x1)) {
  1413. netdev_err(adapter->netdev,
  1414. "payload offset should not ant event number\n");
  1415. return -1;
  1416. } else {
  1417. css = cso + skb->csum_offset;
  1418. tpd->word3 |= (cso & TPD_PLOADOFFSET_MASK) <<
  1419. TPD_PLOADOFFSET_SHIFT;
  1420. tpd->word3 |= (css & TPD_CCSUMOFFSET_MASK) <<
  1421. TPD_CCSUMOFFSET_SHIFT;
  1422. tpd->word3 |= 1 << TPD_CC_SEGMENT_EN_SHIFT;
  1423. }
  1424. }
  1425. return 0;
  1426. }
  1427. static void atl1e_tx_map(struct atl1e_adapter *adapter,
  1428. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1429. {
  1430. struct atl1e_tpd_desc *use_tpd = NULL;
  1431. struct atl1e_tx_buffer *tx_buffer = NULL;
  1432. u16 buf_len = skb_headlen(skb);
  1433. u16 map_len = 0;
  1434. u16 mapped_len = 0;
  1435. u16 hdr_len = 0;
  1436. u16 nr_frags;
  1437. u16 f;
  1438. int segment;
  1439. nr_frags = skb_shinfo(skb)->nr_frags;
  1440. segment = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1441. if (segment) {
  1442. /* TSO */
  1443. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1444. use_tpd = tpd;
  1445. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1446. tx_buffer->length = map_len;
  1447. tx_buffer->dma = pci_map_single(adapter->pdev,
  1448. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1449. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1450. mapped_len += map_len;
  1451. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1452. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1453. ((cpu_to_le32(tx_buffer->length) &
  1454. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1455. }
  1456. while (mapped_len < buf_len) {
  1457. /* mapped_len == 0, means we should use the first tpd,
  1458. which is given by caller */
  1459. if (mapped_len == 0) {
  1460. use_tpd = tpd;
  1461. } else {
  1462. use_tpd = atl1e_get_tpd(adapter);
  1463. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1464. }
  1465. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1466. tx_buffer->skb = NULL;
  1467. tx_buffer->length = map_len =
  1468. ((buf_len - mapped_len) >= MAX_TX_BUF_LEN) ?
  1469. MAX_TX_BUF_LEN : (buf_len - mapped_len);
  1470. tx_buffer->dma =
  1471. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1472. map_len, PCI_DMA_TODEVICE);
  1473. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1474. mapped_len += map_len;
  1475. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1476. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1477. ((cpu_to_le32(tx_buffer->length) &
  1478. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1479. }
  1480. for (f = 0; f < nr_frags; f++) {
  1481. struct skb_frag_struct *frag;
  1482. u16 i;
  1483. u16 seg_num;
  1484. frag = &skb_shinfo(skb)->frags[f];
  1485. buf_len = frag->size;
  1486. seg_num = (buf_len + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1487. for (i = 0; i < seg_num; i++) {
  1488. use_tpd = atl1e_get_tpd(adapter);
  1489. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1490. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1491. BUG_ON(tx_buffer->skb);
  1492. tx_buffer->skb = NULL;
  1493. tx_buffer->length =
  1494. (buf_len > MAX_TX_BUF_LEN) ?
  1495. MAX_TX_BUF_LEN : buf_len;
  1496. buf_len -= tx_buffer->length;
  1497. tx_buffer->dma =
  1498. pci_map_page(adapter->pdev, frag->page,
  1499. frag->page_offset +
  1500. (i * MAX_TX_BUF_LEN),
  1501. tx_buffer->length,
  1502. PCI_DMA_TODEVICE);
  1503. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_PAGE);
  1504. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1505. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1506. ((cpu_to_le32(tx_buffer->length) &
  1507. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1508. }
  1509. }
  1510. if ((tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK)
  1511. /* note this one is a tcp header */
  1512. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  1513. /* The last tpd */
  1514. use_tpd->word3 |= 1 << TPD_EOP_SHIFT;
  1515. /* The last buffer info contain the skb address,
  1516. so it will be free after unmap */
  1517. tx_buffer->skb = skb;
  1518. }
  1519. static void atl1e_tx_queue(struct atl1e_adapter *adapter, u16 count,
  1520. struct atl1e_tpd_desc *tpd)
  1521. {
  1522. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1523. /* Force memory writes to complete before letting h/w
  1524. * know there are new descriptors to fetch. (Only
  1525. * applicable for weak-ordered memory model archs,
  1526. * such as IA-64). */
  1527. wmb();
  1528. AT_WRITE_REG(&adapter->hw, REG_MB_TPD_PROD_IDX, tx_ring->next_to_use);
  1529. }
  1530. static netdev_tx_t atl1e_xmit_frame(struct sk_buff *skb,
  1531. struct net_device *netdev)
  1532. {
  1533. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1534. unsigned long flags;
  1535. u16 tpd_req = 1;
  1536. struct atl1e_tpd_desc *tpd;
  1537. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1538. dev_kfree_skb_any(skb);
  1539. return NETDEV_TX_OK;
  1540. }
  1541. if (unlikely(skb->len <= 0)) {
  1542. dev_kfree_skb_any(skb);
  1543. return NETDEV_TX_OK;
  1544. }
  1545. tpd_req = atl1e_cal_tdp_req(skb);
  1546. if (!spin_trylock_irqsave(&adapter->tx_lock, flags))
  1547. return NETDEV_TX_LOCKED;
  1548. if (atl1e_tpd_avail(adapter) < tpd_req) {
  1549. /* no enough descriptor, just stop queue */
  1550. netif_stop_queue(netdev);
  1551. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1552. return NETDEV_TX_BUSY;
  1553. }
  1554. tpd = atl1e_get_tpd(adapter);
  1555. if (unlikely(vlan_tx_tag_present(skb))) {
  1556. u16 vlan_tag = vlan_tx_tag_get(skb);
  1557. u16 atl1e_vlan_tag;
  1558. tpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  1559. AT_VLAN_TAG_TO_TPD_TAG(vlan_tag, atl1e_vlan_tag);
  1560. tpd->word2 |= (atl1e_vlan_tag & TPD_VLANTAG_MASK) <<
  1561. TPD_VLAN_SHIFT;
  1562. }
  1563. if (skb->protocol == htons(ETH_P_8021Q))
  1564. tpd->word3 |= 1 << TPD_VL_TAGGED_SHIFT;
  1565. if (skb_network_offset(skb) != ETH_HLEN)
  1566. tpd->word3 |= 1 << TPD_ETHTYPE_SHIFT; /* 802.3 frame */
  1567. /* do TSO and check sum */
  1568. if (atl1e_tso_csum(adapter, skb, tpd) != 0) {
  1569. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1570. dev_kfree_skb_any(skb);
  1571. return NETDEV_TX_OK;
  1572. }
  1573. atl1e_tx_map(adapter, skb, tpd);
  1574. atl1e_tx_queue(adapter, tpd_req, tpd);
  1575. netdev->trans_start = jiffies; /* NETIF_F_LLTX driver :( */
  1576. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1577. return NETDEV_TX_OK;
  1578. }
  1579. static void atl1e_free_irq(struct atl1e_adapter *adapter)
  1580. {
  1581. struct net_device *netdev = adapter->netdev;
  1582. free_irq(adapter->pdev->irq, netdev);
  1583. if (adapter->have_msi)
  1584. pci_disable_msi(adapter->pdev);
  1585. }
  1586. static int atl1e_request_irq(struct atl1e_adapter *adapter)
  1587. {
  1588. struct pci_dev *pdev = adapter->pdev;
  1589. struct net_device *netdev = adapter->netdev;
  1590. int flags = 0;
  1591. int err = 0;
  1592. adapter->have_msi = true;
  1593. err = pci_enable_msi(adapter->pdev);
  1594. if (err) {
  1595. netdev_dbg(adapter->netdev,
  1596. "Unable to allocate MSI interrupt Error: %d\n", err);
  1597. adapter->have_msi = false;
  1598. } else
  1599. netdev->irq = pdev->irq;
  1600. if (!adapter->have_msi)
  1601. flags |= IRQF_SHARED;
  1602. err = request_irq(adapter->pdev->irq, atl1e_intr, flags,
  1603. netdev->name, netdev);
  1604. if (err) {
  1605. netdev_dbg(adapter->netdev,
  1606. "Unable to allocate interrupt Error: %d\n", err);
  1607. if (adapter->have_msi)
  1608. pci_disable_msi(adapter->pdev);
  1609. return err;
  1610. }
  1611. netdev_dbg(adapter->netdev, "atl1e_request_irq OK\n");
  1612. return err;
  1613. }
  1614. int atl1e_up(struct atl1e_adapter *adapter)
  1615. {
  1616. struct net_device *netdev = adapter->netdev;
  1617. int err = 0;
  1618. u32 val;
  1619. /* hardware has been reset, we need to reload some things */
  1620. err = atl1e_init_hw(&adapter->hw);
  1621. if (err) {
  1622. err = -EIO;
  1623. return err;
  1624. }
  1625. atl1e_init_ring_ptrs(adapter);
  1626. atl1e_set_multi(netdev);
  1627. atl1e_restore_vlan(adapter);
  1628. if (atl1e_configure(adapter)) {
  1629. err = -EIO;
  1630. goto err_up;
  1631. }
  1632. clear_bit(__AT_DOWN, &adapter->flags);
  1633. napi_enable(&adapter->napi);
  1634. atl1e_irq_enable(adapter);
  1635. val = AT_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  1636. AT_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  1637. val | MASTER_CTRL_MANUAL_INT);
  1638. err_up:
  1639. return err;
  1640. }
  1641. void atl1e_down(struct atl1e_adapter *adapter)
  1642. {
  1643. struct net_device *netdev = adapter->netdev;
  1644. /* signal that we're down so the interrupt handler does not
  1645. * reschedule our watchdog timer */
  1646. set_bit(__AT_DOWN, &adapter->flags);
  1647. netif_stop_queue(netdev);
  1648. /* reset MAC to disable all RX/TX */
  1649. atl1e_reset_hw(&adapter->hw);
  1650. msleep(1);
  1651. napi_disable(&adapter->napi);
  1652. atl1e_del_timer(adapter);
  1653. atl1e_irq_disable(adapter);
  1654. netif_carrier_off(netdev);
  1655. adapter->link_speed = SPEED_0;
  1656. adapter->link_duplex = -1;
  1657. atl1e_clean_tx_ring(adapter);
  1658. atl1e_clean_rx_ring(adapter);
  1659. }
  1660. /*
  1661. * atl1e_open - Called when a network interface is made active
  1662. * @netdev: network interface device structure
  1663. *
  1664. * Returns 0 on success, negative value on failure
  1665. *
  1666. * The open entry point is called when a network interface is made
  1667. * active by the system (IFF_UP). At this point all resources needed
  1668. * for transmit and receive operations are allocated, the interrupt
  1669. * handler is registered with the OS, the watchdog timer is started,
  1670. * and the stack is notified that the interface is ready.
  1671. */
  1672. static int atl1e_open(struct net_device *netdev)
  1673. {
  1674. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1675. int err;
  1676. /* disallow open during test */
  1677. if (test_bit(__AT_TESTING, &adapter->flags))
  1678. return -EBUSY;
  1679. /* allocate rx/tx dma buffer & descriptors */
  1680. atl1e_init_ring_resources(adapter);
  1681. err = atl1e_setup_ring_resources(adapter);
  1682. if (unlikely(err))
  1683. return err;
  1684. err = atl1e_request_irq(adapter);
  1685. if (unlikely(err))
  1686. goto err_req_irq;
  1687. err = atl1e_up(adapter);
  1688. if (unlikely(err))
  1689. goto err_up;
  1690. return 0;
  1691. err_up:
  1692. atl1e_free_irq(adapter);
  1693. err_req_irq:
  1694. atl1e_free_ring_resources(adapter);
  1695. atl1e_reset_hw(&adapter->hw);
  1696. return err;
  1697. }
  1698. /*
  1699. * atl1e_close - Disables a network interface
  1700. * @netdev: network interface device structure
  1701. *
  1702. * Returns 0, this is not allowed to fail
  1703. *
  1704. * The close entry point is called when an interface is de-activated
  1705. * by the OS. The hardware is still under the drivers control, but
  1706. * needs to be disabled. A global MAC reset is issued to stop the
  1707. * hardware, and all transmit and receive resources are freed.
  1708. */
  1709. static int atl1e_close(struct net_device *netdev)
  1710. {
  1711. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1712. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1713. atl1e_down(adapter);
  1714. atl1e_free_irq(adapter);
  1715. atl1e_free_ring_resources(adapter);
  1716. return 0;
  1717. }
  1718. static int atl1e_suspend(struct pci_dev *pdev, pm_message_t state)
  1719. {
  1720. struct net_device *netdev = pci_get_drvdata(pdev);
  1721. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1722. struct atl1e_hw *hw = &adapter->hw;
  1723. u32 ctrl = 0;
  1724. u32 mac_ctrl_data = 0;
  1725. u32 wol_ctrl_data = 0;
  1726. u16 mii_advertise_data = 0;
  1727. u16 mii_bmsr_data = 0;
  1728. u16 mii_intr_status_data = 0;
  1729. u32 wufc = adapter->wol;
  1730. u32 i;
  1731. #ifdef CONFIG_PM
  1732. int retval = 0;
  1733. #endif
  1734. if (netif_running(netdev)) {
  1735. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1736. atl1e_down(adapter);
  1737. }
  1738. netif_device_detach(netdev);
  1739. #ifdef CONFIG_PM
  1740. retval = pci_save_state(pdev);
  1741. if (retval)
  1742. return retval;
  1743. #endif
  1744. if (wufc) {
  1745. /* get link status */
  1746. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1747. atl1e_read_phy_reg(hw, MII_BMSR, (u16 *)&mii_bmsr_data);
  1748. mii_advertise_data = ADVERTISE_10HALF;
  1749. if ((atl1e_write_phy_reg(hw, MII_CTRL1000, 0) != 0) ||
  1750. (atl1e_write_phy_reg(hw,
  1751. MII_ADVERTISE, mii_advertise_data) != 0) ||
  1752. (atl1e_phy_commit(hw)) != 0) {
  1753. netdev_dbg(adapter->netdev, "set phy register failed\n");
  1754. goto wol_dis;
  1755. }
  1756. hw->phy_configured = false; /* re-init PHY when resume */
  1757. /* turn on magic packet wol */
  1758. if (wufc & AT_WUFC_MAG)
  1759. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  1760. if (wufc & AT_WUFC_LNKC) {
  1761. /* if orignal link status is link, just wait for retrive link */
  1762. if (mii_bmsr_data & BMSR_LSTATUS) {
  1763. for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
  1764. msleep(100);
  1765. atl1e_read_phy_reg(hw, MII_BMSR,
  1766. (u16 *)&mii_bmsr_data);
  1767. if (mii_bmsr_data & BMSR_LSTATUS)
  1768. break;
  1769. }
  1770. if ((mii_bmsr_data & BMSR_LSTATUS) == 0)
  1771. netdev_dbg(adapter->netdev,
  1772. "Link may change when suspend\n");
  1773. }
  1774. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  1775. /* only link up can wake up */
  1776. if (atl1e_write_phy_reg(hw, MII_INT_CTRL, 0x400) != 0) {
  1777. netdev_dbg(adapter->netdev,
  1778. "read write phy register failed\n");
  1779. goto wol_dis;
  1780. }
  1781. }
  1782. /* clear phy interrupt */
  1783. atl1e_read_phy_reg(hw, MII_INT_STATUS, &mii_intr_status_data);
  1784. /* Config MAC Ctrl register */
  1785. mac_ctrl_data = MAC_CTRL_RX_EN;
  1786. /* set to 10/100M halt duplex */
  1787. mac_ctrl_data |= MAC_CTRL_SPEED_10_100 << MAC_CTRL_SPEED_SHIFT;
  1788. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  1789. MAC_CTRL_PRMLEN_MASK) <<
  1790. MAC_CTRL_PRMLEN_SHIFT);
  1791. if (adapter->vlgrp)
  1792. mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  1793. /* magic packet maybe Broadcast&multicast&Unicast frame */
  1794. if (wufc & AT_WUFC_MAG)
  1795. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1796. netdev_dbg(adapter->netdev, "suspend MAC=0x%x\n",
  1797. mac_ctrl_data);
  1798. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  1799. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1800. /* pcie patch */
  1801. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1802. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1803. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1804. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1805. goto suspend_exit;
  1806. }
  1807. wol_dis:
  1808. /* WOL disabled */
  1809. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1810. /* pcie patch */
  1811. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1812. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1813. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1814. atl1e_force_ps(hw);
  1815. hw->phy_configured = false; /* re-init PHY when resume */
  1816. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1817. suspend_exit:
  1818. if (netif_running(netdev))
  1819. atl1e_free_irq(adapter);
  1820. pci_disable_device(pdev);
  1821. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1822. return 0;
  1823. }
  1824. #ifdef CONFIG_PM
  1825. static int atl1e_resume(struct pci_dev *pdev)
  1826. {
  1827. struct net_device *netdev = pci_get_drvdata(pdev);
  1828. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1829. u32 err;
  1830. pci_set_power_state(pdev, PCI_D0);
  1831. pci_restore_state(pdev);
  1832. err = pci_enable_device(pdev);
  1833. if (err) {
  1834. netdev_err(adapter->netdev,
  1835. "Cannot enable PCI device from suspend\n");
  1836. return err;
  1837. }
  1838. pci_set_master(pdev);
  1839. AT_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1840. pci_enable_wake(pdev, PCI_D3hot, 0);
  1841. pci_enable_wake(pdev, PCI_D3cold, 0);
  1842. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1843. if (netif_running(netdev)) {
  1844. err = atl1e_request_irq(adapter);
  1845. if (err)
  1846. return err;
  1847. }
  1848. atl1e_reset_hw(&adapter->hw);
  1849. if (netif_running(netdev))
  1850. atl1e_up(adapter);
  1851. netif_device_attach(netdev);
  1852. return 0;
  1853. }
  1854. #endif
  1855. static void atl1e_shutdown(struct pci_dev *pdev)
  1856. {
  1857. atl1e_suspend(pdev, PMSG_SUSPEND);
  1858. }
  1859. static const struct net_device_ops atl1e_netdev_ops = {
  1860. .ndo_open = atl1e_open,
  1861. .ndo_stop = atl1e_close,
  1862. .ndo_start_xmit = atl1e_xmit_frame,
  1863. .ndo_get_stats = atl1e_get_stats,
  1864. .ndo_set_multicast_list = atl1e_set_multi,
  1865. .ndo_validate_addr = eth_validate_addr,
  1866. .ndo_set_mac_address = atl1e_set_mac_addr,
  1867. .ndo_change_mtu = atl1e_change_mtu,
  1868. .ndo_do_ioctl = atl1e_ioctl,
  1869. .ndo_tx_timeout = atl1e_tx_timeout,
  1870. .ndo_vlan_rx_register = atl1e_vlan_rx_register,
  1871. #ifdef CONFIG_NET_POLL_CONTROLLER
  1872. .ndo_poll_controller = atl1e_netpoll,
  1873. #endif
  1874. };
  1875. static int atl1e_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  1876. {
  1877. SET_NETDEV_DEV(netdev, &pdev->dev);
  1878. pci_set_drvdata(pdev, netdev);
  1879. netdev->irq = pdev->irq;
  1880. netdev->netdev_ops = &atl1e_netdev_ops;
  1881. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  1882. atl1e_set_ethtool_ops(netdev);
  1883. netdev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO |
  1884. NETIF_F_HW_VLAN_TX;
  1885. netdev->features = netdev->hw_features |
  1886. NETIF_F_HW_VLAN_RX | NETIF_F_LLTX;
  1887. return 0;
  1888. }
  1889. /*
  1890. * atl1e_probe - Device Initialization Routine
  1891. * @pdev: PCI device information struct
  1892. * @ent: entry in atl1e_pci_tbl
  1893. *
  1894. * Returns 0 on success, negative on failure
  1895. *
  1896. * atl1e_probe initializes an adapter identified by a pci_dev structure.
  1897. * The OS initialization, configuring of the adapter private structure,
  1898. * and a hardware reset occur.
  1899. */
  1900. static int __devinit atl1e_probe(struct pci_dev *pdev,
  1901. const struct pci_device_id *ent)
  1902. {
  1903. struct net_device *netdev;
  1904. struct atl1e_adapter *adapter = NULL;
  1905. static int cards_found;
  1906. int err = 0;
  1907. err = pci_enable_device(pdev);
  1908. if (err) {
  1909. dev_err(&pdev->dev, "cannot enable PCI device\n");
  1910. return err;
  1911. }
  1912. /*
  1913. * The atl1e chip can DMA to 64-bit addresses, but it uses a single
  1914. * shared register for the high 32 bits, so only a single, aligned,
  1915. * 4 GB physical address range can be used at a time.
  1916. *
  1917. * Supporting 64-bit DMA on this hardware is more trouble than it's
  1918. * worth. It is far easier to limit to 32-bit DMA than update
  1919. * various kernel subsystems to support the mechanics required by a
  1920. * fixed-high-32-bit system.
  1921. */
  1922. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  1923. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  1924. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  1925. goto err_dma;
  1926. }
  1927. err = pci_request_regions(pdev, atl1e_driver_name);
  1928. if (err) {
  1929. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  1930. goto err_pci_reg;
  1931. }
  1932. pci_set_master(pdev);
  1933. netdev = alloc_etherdev(sizeof(struct atl1e_adapter));
  1934. if (netdev == NULL) {
  1935. err = -ENOMEM;
  1936. dev_err(&pdev->dev, "etherdev alloc failed\n");
  1937. goto err_alloc_etherdev;
  1938. }
  1939. err = atl1e_init_netdev(netdev, pdev);
  1940. if (err) {
  1941. netdev_err(netdev, "init netdevice failed\n");
  1942. goto err_init_netdev;
  1943. }
  1944. adapter = netdev_priv(netdev);
  1945. adapter->bd_number = cards_found;
  1946. adapter->netdev = netdev;
  1947. adapter->pdev = pdev;
  1948. adapter->hw.adapter = adapter;
  1949. adapter->hw.hw_addr = pci_iomap(pdev, BAR_0, 0);
  1950. if (!adapter->hw.hw_addr) {
  1951. err = -EIO;
  1952. netdev_err(netdev, "cannot map device registers\n");
  1953. goto err_ioremap;
  1954. }
  1955. netdev->base_addr = (unsigned long)adapter->hw.hw_addr;
  1956. /* init mii data */
  1957. adapter->mii.dev = netdev;
  1958. adapter->mii.mdio_read = atl1e_mdio_read;
  1959. adapter->mii.mdio_write = atl1e_mdio_write;
  1960. adapter->mii.phy_id_mask = 0x1f;
  1961. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  1962. netif_napi_add(netdev, &adapter->napi, atl1e_clean, 64);
  1963. init_timer(&adapter->phy_config_timer);
  1964. adapter->phy_config_timer.function = atl1e_phy_config;
  1965. adapter->phy_config_timer.data = (unsigned long) adapter;
  1966. /* get user settings */
  1967. atl1e_check_options(adapter);
  1968. /*
  1969. * Mark all PCI regions associated with PCI device
  1970. * pdev as being reserved by owner atl1e_driver_name
  1971. * Enables bus-mastering on the device and calls
  1972. * pcibios_set_master to do the needed arch specific settings
  1973. */
  1974. atl1e_setup_pcicmd(pdev);
  1975. /* setup the private structure */
  1976. err = atl1e_sw_init(adapter);
  1977. if (err) {
  1978. netdev_err(netdev, "net device private data init failed\n");
  1979. goto err_sw_init;
  1980. }
  1981. /* Init GPHY as early as possible due to power saving issue */
  1982. atl1e_phy_init(&adapter->hw);
  1983. /* reset the controller to
  1984. * put the device in a known good starting state */
  1985. err = atl1e_reset_hw(&adapter->hw);
  1986. if (err) {
  1987. err = -EIO;
  1988. goto err_reset;
  1989. }
  1990. if (atl1e_read_mac_addr(&adapter->hw) != 0) {
  1991. err = -EIO;
  1992. netdev_err(netdev, "get mac address failed\n");
  1993. goto err_eeprom;
  1994. }
  1995. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1996. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  1997. netdev_dbg(netdev, "mac address : %pM\n", adapter->hw.mac_addr);
  1998. INIT_WORK(&adapter->reset_task, atl1e_reset_task);
  1999. INIT_WORK(&adapter->link_chg_task, atl1e_link_chg_task);
  2000. err = register_netdev(netdev);
  2001. if (err) {
  2002. netdev_err(netdev, "register netdevice failed\n");
  2003. goto err_register;
  2004. }
  2005. /* assume we have no link for now */
  2006. netif_stop_queue(netdev);
  2007. netif_carrier_off(netdev);
  2008. cards_found++;
  2009. return 0;
  2010. err_reset:
  2011. err_register:
  2012. err_sw_init:
  2013. err_eeprom:
  2014. iounmap(adapter->hw.hw_addr);
  2015. err_init_netdev:
  2016. err_ioremap:
  2017. free_netdev(netdev);
  2018. err_alloc_etherdev:
  2019. pci_release_regions(pdev);
  2020. err_pci_reg:
  2021. err_dma:
  2022. pci_disable_device(pdev);
  2023. return err;
  2024. }
  2025. /*
  2026. * atl1e_remove - Device Removal Routine
  2027. * @pdev: PCI device information struct
  2028. *
  2029. * atl1e_remove is called by the PCI subsystem to alert the driver
  2030. * that it should release a PCI device. The could be caused by a
  2031. * Hot-Plug event, or because the driver is going to be removed from
  2032. * memory.
  2033. */
  2034. static void __devexit atl1e_remove(struct pci_dev *pdev)
  2035. {
  2036. struct net_device *netdev = pci_get_drvdata(pdev);
  2037. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2038. /*
  2039. * flush_scheduled work may reschedule our watchdog task, so
  2040. * explicitly disable watchdog tasks from being rescheduled
  2041. */
  2042. set_bit(__AT_DOWN, &adapter->flags);
  2043. atl1e_del_timer(adapter);
  2044. atl1e_cancel_work(adapter);
  2045. unregister_netdev(netdev);
  2046. atl1e_free_ring_resources(adapter);
  2047. atl1e_force_ps(&adapter->hw);
  2048. iounmap(adapter->hw.hw_addr);
  2049. pci_release_regions(pdev);
  2050. free_netdev(netdev);
  2051. pci_disable_device(pdev);
  2052. }
  2053. /*
  2054. * atl1e_io_error_detected - called when PCI error is detected
  2055. * @pdev: Pointer to PCI device
  2056. * @state: The current pci connection state
  2057. *
  2058. * This function is called after a PCI bus error affecting
  2059. * this device has been detected.
  2060. */
  2061. static pci_ers_result_t
  2062. atl1e_io_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
  2063. {
  2064. struct net_device *netdev = pci_get_drvdata(pdev);
  2065. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2066. netif_device_detach(netdev);
  2067. if (state == pci_channel_io_perm_failure)
  2068. return PCI_ERS_RESULT_DISCONNECT;
  2069. if (netif_running(netdev))
  2070. atl1e_down(adapter);
  2071. pci_disable_device(pdev);
  2072. /* Request a slot slot reset. */
  2073. return PCI_ERS_RESULT_NEED_RESET;
  2074. }
  2075. /*
  2076. * atl1e_io_slot_reset - called after the pci bus has been reset.
  2077. * @pdev: Pointer to PCI device
  2078. *
  2079. * Restart the card from scratch, as if from a cold-boot. Implementation
  2080. * resembles the first-half of the e1000_resume routine.
  2081. */
  2082. static pci_ers_result_t atl1e_io_slot_reset(struct pci_dev *pdev)
  2083. {
  2084. struct net_device *netdev = pci_get_drvdata(pdev);
  2085. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2086. if (pci_enable_device(pdev)) {
  2087. netdev_err(adapter->netdev,
  2088. "Cannot re-enable PCI device after reset\n");
  2089. return PCI_ERS_RESULT_DISCONNECT;
  2090. }
  2091. pci_set_master(pdev);
  2092. pci_enable_wake(pdev, PCI_D3hot, 0);
  2093. pci_enable_wake(pdev, PCI_D3cold, 0);
  2094. atl1e_reset_hw(&adapter->hw);
  2095. return PCI_ERS_RESULT_RECOVERED;
  2096. }
  2097. /*
  2098. * atl1e_io_resume - called when traffic can start flowing again.
  2099. * @pdev: Pointer to PCI device
  2100. *
  2101. * This callback is called when the error recovery driver tells us that
  2102. * its OK to resume normal operation. Implementation resembles the
  2103. * second-half of the atl1e_resume routine.
  2104. */
  2105. static void atl1e_io_resume(struct pci_dev *pdev)
  2106. {
  2107. struct net_device *netdev = pci_get_drvdata(pdev);
  2108. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2109. if (netif_running(netdev)) {
  2110. if (atl1e_up(adapter)) {
  2111. netdev_err(adapter->netdev,
  2112. "can't bring device back up after reset\n");
  2113. return;
  2114. }
  2115. }
  2116. netif_device_attach(netdev);
  2117. }
  2118. static struct pci_error_handlers atl1e_err_handler = {
  2119. .error_detected = atl1e_io_error_detected,
  2120. .slot_reset = atl1e_io_slot_reset,
  2121. .resume = atl1e_io_resume,
  2122. };
  2123. static struct pci_driver atl1e_driver = {
  2124. .name = atl1e_driver_name,
  2125. .id_table = atl1e_pci_tbl,
  2126. .probe = atl1e_probe,
  2127. .remove = __devexit_p(atl1e_remove),
  2128. /* Power Management Hooks */
  2129. #ifdef CONFIG_PM
  2130. .suspend = atl1e_suspend,
  2131. .resume = atl1e_resume,
  2132. #endif
  2133. .shutdown = atl1e_shutdown,
  2134. .err_handler = &atl1e_err_handler
  2135. };
  2136. /*
  2137. * atl1e_init_module - Driver Registration Routine
  2138. *
  2139. * atl1e_init_module is the first routine called when the driver is
  2140. * loaded. All it does is register with the PCI subsystem.
  2141. */
  2142. static int __init atl1e_init_module(void)
  2143. {
  2144. return pci_register_driver(&atl1e_driver);
  2145. }
  2146. /*
  2147. * atl1e_exit_module - Driver Exit Cleanup Routine
  2148. *
  2149. * atl1e_exit_module is called just before the driver is removed
  2150. * from memory.
  2151. */
  2152. static void __exit atl1e_exit_module(void)
  2153. {
  2154. pci_unregister_driver(&atl1e_driver);
  2155. }
  2156. module_init(atl1e_init_module);
  2157. module_exit(atl1e_exit_module);