tg3.c 364 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.100"
  63. #define DRV_MODULE_RELDATE "August 25, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define TG3_DMA_BYTE_ENAB 64
  112. #define TG3_RX_STD_DMA_SZ 1536
  113. #define TG3_RX_JMB_DMA_SZ 9046
  114. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  115. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  116. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  119. #define TG3_RAW_IP_ALIGN 2
  120. /* number of ETHTOOL_GSTATS u64's */
  121. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  122. #define TG3_NUM_TEST 6
  123. #define FIRMWARE_TG3 "tigon/tg3.bin"
  124. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  125. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  126. static char version[] __devinitdata =
  127. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  128. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  129. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  130. MODULE_LICENSE("GPL");
  131. MODULE_VERSION(DRV_MODULE_VERSION);
  132. MODULE_FIRMWARE(FIRMWARE_TG3);
  133. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  134. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  135. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  136. module_param(tg3_debug, int, 0);
  137. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  138. static struct pci_device_id tg3_pci_tbl[] = {
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  212. {}
  213. };
  214. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  215. static const struct {
  216. const char string[ETH_GSTRING_LEN];
  217. } ethtool_stats_keys[TG3_NUM_STATS] = {
  218. { "rx_octets" },
  219. { "rx_fragments" },
  220. { "rx_ucast_packets" },
  221. { "rx_mcast_packets" },
  222. { "rx_bcast_packets" },
  223. { "rx_fcs_errors" },
  224. { "rx_align_errors" },
  225. { "rx_xon_pause_rcvd" },
  226. { "rx_xoff_pause_rcvd" },
  227. { "rx_mac_ctrl_rcvd" },
  228. { "rx_xoff_entered" },
  229. { "rx_frame_too_long_errors" },
  230. { "rx_jabbers" },
  231. { "rx_undersize_packets" },
  232. { "rx_in_length_errors" },
  233. { "rx_out_length_errors" },
  234. { "rx_64_or_less_octet_packets" },
  235. { "rx_65_to_127_octet_packets" },
  236. { "rx_128_to_255_octet_packets" },
  237. { "rx_256_to_511_octet_packets" },
  238. { "rx_512_to_1023_octet_packets" },
  239. { "rx_1024_to_1522_octet_packets" },
  240. { "rx_1523_to_2047_octet_packets" },
  241. { "rx_2048_to_4095_octet_packets" },
  242. { "rx_4096_to_8191_octet_packets" },
  243. { "rx_8192_to_9022_octet_packets" },
  244. { "tx_octets" },
  245. { "tx_collisions" },
  246. { "tx_xon_sent" },
  247. { "tx_xoff_sent" },
  248. { "tx_flow_control" },
  249. { "tx_mac_errors" },
  250. { "tx_single_collisions" },
  251. { "tx_mult_collisions" },
  252. { "tx_deferred" },
  253. { "tx_excessive_collisions" },
  254. { "tx_late_collisions" },
  255. { "tx_collide_2times" },
  256. { "tx_collide_3times" },
  257. { "tx_collide_4times" },
  258. { "tx_collide_5times" },
  259. { "tx_collide_6times" },
  260. { "tx_collide_7times" },
  261. { "tx_collide_8times" },
  262. { "tx_collide_9times" },
  263. { "tx_collide_10times" },
  264. { "tx_collide_11times" },
  265. { "tx_collide_12times" },
  266. { "tx_collide_13times" },
  267. { "tx_collide_14times" },
  268. { "tx_collide_15times" },
  269. { "tx_ucast_packets" },
  270. { "tx_mcast_packets" },
  271. { "tx_bcast_packets" },
  272. { "tx_carrier_sense_errors" },
  273. { "tx_discards" },
  274. { "tx_errors" },
  275. { "dma_writeq_full" },
  276. { "dma_write_prioq_full" },
  277. { "rxbds_empty" },
  278. { "rx_discards" },
  279. { "rx_errors" },
  280. { "rx_threshold_hit" },
  281. { "dma_readq_full" },
  282. { "dma_read_prioq_full" },
  283. { "tx_comp_queue_full" },
  284. { "ring_set_send_prod_index" },
  285. { "ring_status_update" },
  286. { "nic_irqs" },
  287. { "nic_avoided_irqs" },
  288. { "nic_tx_threshold_hit" }
  289. };
  290. static const struct {
  291. const char string[ETH_GSTRING_LEN];
  292. } ethtool_test_keys[TG3_NUM_TEST] = {
  293. { "nvram test (online) " },
  294. { "link test (online) " },
  295. { "register test (offline)" },
  296. { "memory test (offline)" },
  297. { "loopback test (offline)" },
  298. { "interrupt test (offline)" },
  299. };
  300. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  301. {
  302. writel(val, tp->regs + off);
  303. }
  304. static u32 tg3_read32(struct tg3 *tp, u32 off)
  305. {
  306. return (readl(tp->regs + off));
  307. }
  308. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  309. {
  310. writel(val, tp->aperegs + off);
  311. }
  312. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  313. {
  314. return (readl(tp->aperegs + off));
  315. }
  316. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. unsigned long flags;
  319. spin_lock_irqsave(&tp->indirect_lock, flags);
  320. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  321. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  322. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  323. }
  324. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. writel(val, tp->regs + off);
  327. readl(tp->regs + off);
  328. }
  329. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  330. {
  331. unsigned long flags;
  332. u32 val;
  333. spin_lock_irqsave(&tp->indirect_lock, flags);
  334. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  335. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  336. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  337. return val;
  338. }
  339. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. unsigned long flags;
  342. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  343. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  344. TG3_64BIT_REG_LOW, val);
  345. return;
  346. }
  347. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  348. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  349. TG3_64BIT_REG_LOW, val);
  350. return;
  351. }
  352. spin_lock_irqsave(&tp->indirect_lock, flags);
  353. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  355. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  356. /* In indirect mode when disabling interrupts, we also need
  357. * to clear the interrupt bit in the GRC local ctrl register.
  358. */
  359. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  360. (val == 0x1)) {
  361. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  362. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  363. }
  364. }
  365. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  366. {
  367. unsigned long flags;
  368. u32 val;
  369. spin_lock_irqsave(&tp->indirect_lock, flags);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  371. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  372. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  373. return val;
  374. }
  375. /* usec_wait specifies the wait time in usec when writing to certain registers
  376. * where it is unsafe to read back the register without some delay.
  377. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  378. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  379. */
  380. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  381. {
  382. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  383. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  384. /* Non-posted methods */
  385. tp->write32(tp, off, val);
  386. else {
  387. /* Posted method */
  388. tg3_write32(tp, off, val);
  389. if (usec_wait)
  390. udelay(usec_wait);
  391. tp->read32(tp, off);
  392. }
  393. /* Wait again after the read for the posted method to guarantee that
  394. * the wait time is met.
  395. */
  396. if (usec_wait)
  397. udelay(usec_wait);
  398. }
  399. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  400. {
  401. tp->write32_mbox(tp, off, val);
  402. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  403. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  404. tp->read32_mbox(tp, off);
  405. }
  406. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  407. {
  408. void __iomem *mbox = tp->regs + off;
  409. writel(val, mbox);
  410. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  411. writel(val, mbox);
  412. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  413. readl(mbox);
  414. }
  415. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  416. {
  417. return (readl(tp->regs + off + GRCMBOX_BASE));
  418. }
  419. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  420. {
  421. writel(val, tp->regs + off + GRCMBOX_BASE);
  422. }
  423. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  424. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  425. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  426. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  427. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  428. #define tw32(reg,val) tp->write32(tp, reg, val)
  429. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  430. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  431. #define tr32(reg) tp->read32(tp, reg)
  432. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. unsigned long flags;
  435. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  436. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  437. return;
  438. spin_lock_irqsave(&tp->indirect_lock, flags);
  439. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  440. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  441. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  442. /* Always leave this as zero. */
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  444. } else {
  445. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  446. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  447. /* Always leave this as zero. */
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  449. }
  450. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  451. }
  452. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  453. {
  454. unsigned long flags;
  455. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  456. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  457. *val = 0;
  458. return;
  459. }
  460. spin_lock_irqsave(&tp->indirect_lock, flags);
  461. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  462. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  463. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  464. /* Always leave this as zero. */
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  466. } else {
  467. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  468. *val = tr32(TG3PCI_MEM_WIN_DATA);
  469. /* Always leave this as zero. */
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  471. }
  472. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  473. }
  474. static void tg3_ape_lock_init(struct tg3 *tp)
  475. {
  476. int i;
  477. /* Make sure the driver hasn't any stale locks. */
  478. for (i = 0; i < 8; i++)
  479. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  480. APE_LOCK_GRANT_DRIVER);
  481. }
  482. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  483. {
  484. int i, off;
  485. int ret = 0;
  486. u32 status;
  487. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  488. return 0;
  489. switch (locknum) {
  490. case TG3_APE_LOCK_GRC:
  491. case TG3_APE_LOCK_MEM:
  492. break;
  493. default:
  494. return -EINVAL;
  495. }
  496. off = 4 * locknum;
  497. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  498. /* Wait for up to 1 millisecond to acquire lock. */
  499. for (i = 0; i < 100; i++) {
  500. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  501. if (status == APE_LOCK_GRANT_DRIVER)
  502. break;
  503. udelay(10);
  504. }
  505. if (status != APE_LOCK_GRANT_DRIVER) {
  506. /* Revoke the lock request. */
  507. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  508. APE_LOCK_GRANT_DRIVER);
  509. ret = -EBUSY;
  510. }
  511. return ret;
  512. }
  513. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  514. {
  515. int off;
  516. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  517. return;
  518. switch (locknum) {
  519. case TG3_APE_LOCK_GRC:
  520. case TG3_APE_LOCK_MEM:
  521. break;
  522. default:
  523. return;
  524. }
  525. off = 4 * locknum;
  526. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  527. }
  528. static void tg3_disable_ints(struct tg3 *tp)
  529. {
  530. tw32(TG3PCI_MISC_HOST_CTRL,
  531. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  532. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  533. }
  534. static inline void tg3_cond_int(struct tg3 *tp)
  535. {
  536. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  537. (tp->hw_status->status & SD_STATUS_UPDATED))
  538. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  539. else
  540. tw32(HOSTCC_MODE, tp->coalesce_mode |
  541. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  542. }
  543. static void tg3_enable_ints(struct tg3 *tp)
  544. {
  545. tp->irq_sync = 0;
  546. wmb();
  547. tw32(TG3PCI_MISC_HOST_CTRL,
  548. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  549. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  550. (tp->last_tag << 24));
  551. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  552. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  553. (tp->last_tag << 24));
  554. tg3_cond_int(tp);
  555. }
  556. static inline unsigned int tg3_has_work(struct tg3 *tp)
  557. {
  558. struct tg3_hw_status *sblk = tp->hw_status;
  559. unsigned int work_exists = 0;
  560. /* check for phy events */
  561. if (!(tp->tg3_flags &
  562. (TG3_FLAG_USE_LINKCHG_REG |
  563. TG3_FLAG_POLL_SERDES))) {
  564. if (sblk->status & SD_STATUS_LINK_CHG)
  565. work_exists = 1;
  566. }
  567. /* check for RX/TX work to do */
  568. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  569. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  570. work_exists = 1;
  571. return work_exists;
  572. }
  573. /* tg3_restart_ints
  574. * similar to tg3_enable_ints, but it accurately determines whether there
  575. * is new work pending and can return without flushing the PIO write
  576. * which reenables interrupts
  577. */
  578. static void tg3_restart_ints(struct tg3 *tp)
  579. {
  580. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  581. tp->last_tag << 24);
  582. mmiowb();
  583. /* When doing tagged status, this work check is unnecessary.
  584. * The last_tag we write above tells the chip which piece of
  585. * work we've completed.
  586. */
  587. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  588. tg3_has_work(tp))
  589. tw32(HOSTCC_MODE, tp->coalesce_mode |
  590. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  591. }
  592. static inline void tg3_netif_stop(struct tg3 *tp)
  593. {
  594. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  595. napi_disable(&tp->napi);
  596. netif_tx_disable(tp->dev);
  597. }
  598. static inline void tg3_netif_start(struct tg3 *tp)
  599. {
  600. netif_wake_queue(tp->dev);
  601. /* NOTE: unconditional netif_wake_queue is only appropriate
  602. * so long as all callers are assured to have free tx slots
  603. * (such as after tg3_init_hw)
  604. */
  605. napi_enable(&tp->napi);
  606. tp->hw_status->status |= SD_STATUS_UPDATED;
  607. tg3_enable_ints(tp);
  608. }
  609. static void tg3_switch_clocks(struct tg3 *tp)
  610. {
  611. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  612. u32 orig_clock_ctrl;
  613. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  614. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  615. return;
  616. orig_clock_ctrl = clock_ctrl;
  617. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  618. CLOCK_CTRL_CLKRUN_OENABLE |
  619. 0x1f);
  620. tp->pci_clock_ctrl = clock_ctrl;
  621. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  622. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  623. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  624. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  625. }
  626. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  627. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  628. clock_ctrl |
  629. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  630. 40);
  631. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  632. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  633. 40);
  634. }
  635. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  636. }
  637. #define PHY_BUSY_LOOPS 5000
  638. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  639. {
  640. u32 frame_val;
  641. unsigned int loops;
  642. int ret;
  643. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  644. tw32_f(MAC_MI_MODE,
  645. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  646. udelay(80);
  647. }
  648. *val = 0x0;
  649. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  650. MI_COM_PHY_ADDR_MASK);
  651. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  652. MI_COM_REG_ADDR_MASK);
  653. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  654. tw32_f(MAC_MI_COM, frame_val);
  655. loops = PHY_BUSY_LOOPS;
  656. while (loops != 0) {
  657. udelay(10);
  658. frame_val = tr32(MAC_MI_COM);
  659. if ((frame_val & MI_COM_BUSY) == 0) {
  660. udelay(5);
  661. frame_val = tr32(MAC_MI_COM);
  662. break;
  663. }
  664. loops -= 1;
  665. }
  666. ret = -EBUSY;
  667. if (loops != 0) {
  668. *val = frame_val & MI_COM_DATA_MASK;
  669. ret = 0;
  670. }
  671. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  672. tw32_f(MAC_MI_MODE, tp->mi_mode);
  673. udelay(80);
  674. }
  675. return ret;
  676. }
  677. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  678. {
  679. u32 frame_val;
  680. unsigned int loops;
  681. int ret;
  682. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  683. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  684. return 0;
  685. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  686. tw32_f(MAC_MI_MODE,
  687. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  688. udelay(80);
  689. }
  690. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  691. MI_COM_PHY_ADDR_MASK);
  692. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  693. MI_COM_REG_ADDR_MASK);
  694. frame_val |= (val & MI_COM_DATA_MASK);
  695. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  696. tw32_f(MAC_MI_COM, frame_val);
  697. loops = PHY_BUSY_LOOPS;
  698. while (loops != 0) {
  699. udelay(10);
  700. frame_val = tr32(MAC_MI_COM);
  701. if ((frame_val & MI_COM_BUSY) == 0) {
  702. udelay(5);
  703. frame_val = tr32(MAC_MI_COM);
  704. break;
  705. }
  706. loops -= 1;
  707. }
  708. ret = -EBUSY;
  709. if (loops != 0)
  710. ret = 0;
  711. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  712. tw32_f(MAC_MI_MODE, tp->mi_mode);
  713. udelay(80);
  714. }
  715. return ret;
  716. }
  717. static int tg3_bmcr_reset(struct tg3 *tp)
  718. {
  719. u32 phy_control;
  720. int limit, err;
  721. /* OK, reset it, and poll the BMCR_RESET bit until it
  722. * clears or we time out.
  723. */
  724. phy_control = BMCR_RESET;
  725. err = tg3_writephy(tp, MII_BMCR, phy_control);
  726. if (err != 0)
  727. return -EBUSY;
  728. limit = 5000;
  729. while (limit--) {
  730. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  731. if (err != 0)
  732. return -EBUSY;
  733. if ((phy_control & BMCR_RESET) == 0) {
  734. udelay(40);
  735. break;
  736. }
  737. udelay(10);
  738. }
  739. if (limit < 0)
  740. return -EBUSY;
  741. return 0;
  742. }
  743. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  744. {
  745. struct tg3 *tp = bp->priv;
  746. u32 val;
  747. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  748. return -EAGAIN;
  749. if (tg3_readphy(tp, reg, &val))
  750. return -EIO;
  751. return val;
  752. }
  753. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  754. {
  755. struct tg3 *tp = bp->priv;
  756. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  757. return -EAGAIN;
  758. if (tg3_writephy(tp, reg, val))
  759. return -EIO;
  760. return 0;
  761. }
  762. static int tg3_mdio_reset(struct mii_bus *bp)
  763. {
  764. return 0;
  765. }
  766. static void tg3_mdio_config_5785(struct tg3 *tp)
  767. {
  768. u32 val;
  769. struct phy_device *phydev;
  770. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  771. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  772. case TG3_PHY_ID_BCM50610:
  773. val = MAC_PHYCFG2_50610_LED_MODES;
  774. break;
  775. case TG3_PHY_ID_BCMAC131:
  776. val = MAC_PHYCFG2_AC131_LED_MODES;
  777. break;
  778. case TG3_PHY_ID_RTL8211C:
  779. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  780. break;
  781. case TG3_PHY_ID_RTL8201E:
  782. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  783. break;
  784. default:
  785. return;
  786. }
  787. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  788. tw32(MAC_PHYCFG2, val);
  789. val = tr32(MAC_PHYCFG1);
  790. val &= ~(MAC_PHYCFG1_RGMII_INT |
  791. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  792. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  793. tw32(MAC_PHYCFG1, val);
  794. return;
  795. }
  796. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  797. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  798. MAC_PHYCFG2_FMODE_MASK_MASK |
  799. MAC_PHYCFG2_GMODE_MASK_MASK |
  800. MAC_PHYCFG2_ACT_MASK_MASK |
  801. MAC_PHYCFG2_QUAL_MASK_MASK |
  802. MAC_PHYCFG2_INBAND_ENABLE;
  803. tw32(MAC_PHYCFG2, val);
  804. val = tr32(MAC_PHYCFG1);
  805. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  806. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  807. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  808. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  809. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  810. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  811. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  812. }
  813. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  814. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  815. tw32(MAC_PHYCFG1, val);
  816. val = tr32(MAC_EXT_RGMII_MODE);
  817. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  818. MAC_RGMII_MODE_RX_QUALITY |
  819. MAC_RGMII_MODE_RX_ACTIVITY |
  820. MAC_RGMII_MODE_RX_ENG_DET |
  821. MAC_RGMII_MODE_TX_ENABLE |
  822. MAC_RGMII_MODE_TX_LOWPWR |
  823. MAC_RGMII_MODE_TX_RESET);
  824. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  825. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  826. val |= MAC_RGMII_MODE_RX_INT_B |
  827. MAC_RGMII_MODE_RX_QUALITY |
  828. MAC_RGMII_MODE_RX_ACTIVITY |
  829. MAC_RGMII_MODE_RX_ENG_DET;
  830. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  831. val |= MAC_RGMII_MODE_TX_ENABLE |
  832. MAC_RGMII_MODE_TX_LOWPWR |
  833. MAC_RGMII_MODE_TX_RESET;
  834. }
  835. tw32(MAC_EXT_RGMII_MODE, val);
  836. }
  837. static void tg3_mdio_start(struct tg3 *tp)
  838. {
  839. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  840. mutex_lock(&tp->mdio_bus->mdio_lock);
  841. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  842. mutex_unlock(&tp->mdio_bus->mdio_lock);
  843. }
  844. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  845. tw32_f(MAC_MI_MODE, tp->mi_mode);
  846. udelay(80);
  847. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  849. tg3_mdio_config_5785(tp);
  850. }
  851. static void tg3_mdio_stop(struct tg3 *tp)
  852. {
  853. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  854. mutex_lock(&tp->mdio_bus->mdio_lock);
  855. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  856. mutex_unlock(&tp->mdio_bus->mdio_lock);
  857. }
  858. }
  859. static int tg3_mdio_init(struct tg3 *tp)
  860. {
  861. int i;
  862. u32 reg;
  863. struct phy_device *phydev;
  864. tg3_mdio_start(tp);
  865. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  866. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  867. return 0;
  868. tp->mdio_bus = mdiobus_alloc();
  869. if (tp->mdio_bus == NULL)
  870. return -ENOMEM;
  871. tp->mdio_bus->name = "tg3 mdio bus";
  872. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  873. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  874. tp->mdio_bus->priv = tp;
  875. tp->mdio_bus->parent = &tp->pdev->dev;
  876. tp->mdio_bus->read = &tg3_mdio_read;
  877. tp->mdio_bus->write = &tg3_mdio_write;
  878. tp->mdio_bus->reset = &tg3_mdio_reset;
  879. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  880. tp->mdio_bus->irq = &tp->mdio_irq[0];
  881. for (i = 0; i < PHY_MAX_ADDR; i++)
  882. tp->mdio_bus->irq[i] = PHY_POLL;
  883. /* The bus registration will look for all the PHYs on the mdio bus.
  884. * Unfortunately, it does not ensure the PHY is powered up before
  885. * accessing the PHY ID registers. A chip reset is the
  886. * quickest way to bring the device back to an operational state..
  887. */
  888. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  889. tg3_bmcr_reset(tp);
  890. i = mdiobus_register(tp->mdio_bus);
  891. if (i) {
  892. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  893. tp->dev->name, i);
  894. mdiobus_free(tp->mdio_bus);
  895. return i;
  896. }
  897. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  898. if (!phydev || !phydev->drv) {
  899. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  900. mdiobus_unregister(tp->mdio_bus);
  901. mdiobus_free(tp->mdio_bus);
  902. return -ENODEV;
  903. }
  904. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  905. case TG3_PHY_ID_BCM57780:
  906. phydev->interface = PHY_INTERFACE_MODE_GMII;
  907. break;
  908. case TG3_PHY_ID_BCM50610:
  909. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  910. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  911. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  912. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  913. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  914. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  915. /* fallthru */
  916. case TG3_PHY_ID_RTL8211C:
  917. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  918. break;
  919. case TG3_PHY_ID_RTL8201E:
  920. case TG3_PHY_ID_BCMAC131:
  921. phydev->interface = PHY_INTERFACE_MODE_MII;
  922. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  923. break;
  924. }
  925. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  927. tg3_mdio_config_5785(tp);
  928. return 0;
  929. }
  930. static void tg3_mdio_fini(struct tg3 *tp)
  931. {
  932. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  933. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  934. mdiobus_unregister(tp->mdio_bus);
  935. mdiobus_free(tp->mdio_bus);
  936. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  937. }
  938. }
  939. /* tp->lock is held. */
  940. static inline void tg3_generate_fw_event(struct tg3 *tp)
  941. {
  942. u32 val;
  943. val = tr32(GRC_RX_CPU_EVENT);
  944. val |= GRC_RX_CPU_DRIVER_EVENT;
  945. tw32_f(GRC_RX_CPU_EVENT, val);
  946. tp->last_event_jiffies = jiffies;
  947. }
  948. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  949. /* tp->lock is held. */
  950. static void tg3_wait_for_event_ack(struct tg3 *tp)
  951. {
  952. int i;
  953. unsigned int delay_cnt;
  954. long time_remain;
  955. /* If enough time has passed, no wait is necessary. */
  956. time_remain = (long)(tp->last_event_jiffies + 1 +
  957. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  958. (long)jiffies;
  959. if (time_remain < 0)
  960. return;
  961. /* Check if we can shorten the wait time. */
  962. delay_cnt = jiffies_to_usecs(time_remain);
  963. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  964. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  965. delay_cnt = (delay_cnt >> 3) + 1;
  966. for (i = 0; i < delay_cnt; i++) {
  967. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  968. break;
  969. udelay(8);
  970. }
  971. }
  972. /* tp->lock is held. */
  973. static void tg3_ump_link_report(struct tg3 *tp)
  974. {
  975. u32 reg;
  976. u32 val;
  977. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  978. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  979. return;
  980. tg3_wait_for_event_ack(tp);
  981. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  982. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  983. val = 0;
  984. if (!tg3_readphy(tp, MII_BMCR, &reg))
  985. val = reg << 16;
  986. if (!tg3_readphy(tp, MII_BMSR, &reg))
  987. val |= (reg & 0xffff);
  988. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  989. val = 0;
  990. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  991. val = reg << 16;
  992. if (!tg3_readphy(tp, MII_LPA, &reg))
  993. val |= (reg & 0xffff);
  994. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  995. val = 0;
  996. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  997. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  998. val = reg << 16;
  999. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1000. val |= (reg & 0xffff);
  1001. }
  1002. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1003. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1004. val = reg << 16;
  1005. else
  1006. val = 0;
  1007. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1008. tg3_generate_fw_event(tp);
  1009. }
  1010. static void tg3_link_report(struct tg3 *tp)
  1011. {
  1012. if (!netif_carrier_ok(tp->dev)) {
  1013. if (netif_msg_link(tp))
  1014. printk(KERN_INFO PFX "%s: Link is down.\n",
  1015. tp->dev->name);
  1016. tg3_ump_link_report(tp);
  1017. } else if (netif_msg_link(tp)) {
  1018. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1019. tp->dev->name,
  1020. (tp->link_config.active_speed == SPEED_1000 ?
  1021. 1000 :
  1022. (tp->link_config.active_speed == SPEED_100 ?
  1023. 100 : 10)),
  1024. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1025. "full" : "half"));
  1026. printk(KERN_INFO PFX
  1027. "%s: Flow control is %s for TX and %s for RX.\n",
  1028. tp->dev->name,
  1029. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1030. "on" : "off",
  1031. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1032. "on" : "off");
  1033. tg3_ump_link_report(tp);
  1034. }
  1035. }
  1036. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1037. {
  1038. u16 miireg;
  1039. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1040. miireg = ADVERTISE_PAUSE_CAP;
  1041. else if (flow_ctrl & FLOW_CTRL_TX)
  1042. miireg = ADVERTISE_PAUSE_ASYM;
  1043. else if (flow_ctrl & FLOW_CTRL_RX)
  1044. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1045. else
  1046. miireg = 0;
  1047. return miireg;
  1048. }
  1049. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1050. {
  1051. u16 miireg;
  1052. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1053. miireg = ADVERTISE_1000XPAUSE;
  1054. else if (flow_ctrl & FLOW_CTRL_TX)
  1055. miireg = ADVERTISE_1000XPSE_ASYM;
  1056. else if (flow_ctrl & FLOW_CTRL_RX)
  1057. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1058. else
  1059. miireg = 0;
  1060. return miireg;
  1061. }
  1062. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1063. {
  1064. u8 cap = 0;
  1065. if (lcladv & ADVERTISE_1000XPAUSE) {
  1066. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1067. if (rmtadv & LPA_1000XPAUSE)
  1068. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1069. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1070. cap = FLOW_CTRL_RX;
  1071. } else {
  1072. if (rmtadv & LPA_1000XPAUSE)
  1073. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1074. }
  1075. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1076. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1077. cap = FLOW_CTRL_TX;
  1078. }
  1079. return cap;
  1080. }
  1081. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1082. {
  1083. u8 autoneg;
  1084. u8 flowctrl = 0;
  1085. u32 old_rx_mode = tp->rx_mode;
  1086. u32 old_tx_mode = tp->tx_mode;
  1087. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1088. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1089. else
  1090. autoneg = tp->link_config.autoneg;
  1091. if (autoneg == AUTONEG_ENABLE &&
  1092. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1093. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1094. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1095. else
  1096. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1097. } else
  1098. flowctrl = tp->link_config.flowctrl;
  1099. tp->link_config.active_flowctrl = flowctrl;
  1100. if (flowctrl & FLOW_CTRL_RX)
  1101. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1102. else
  1103. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1104. if (old_rx_mode != tp->rx_mode)
  1105. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1106. if (flowctrl & FLOW_CTRL_TX)
  1107. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1108. else
  1109. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1110. if (old_tx_mode != tp->tx_mode)
  1111. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1112. }
  1113. static void tg3_adjust_link(struct net_device *dev)
  1114. {
  1115. u8 oldflowctrl, linkmesg = 0;
  1116. u32 mac_mode, lcl_adv, rmt_adv;
  1117. struct tg3 *tp = netdev_priv(dev);
  1118. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1119. spin_lock(&tp->lock);
  1120. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1121. MAC_MODE_HALF_DUPLEX);
  1122. oldflowctrl = tp->link_config.active_flowctrl;
  1123. if (phydev->link) {
  1124. lcl_adv = 0;
  1125. rmt_adv = 0;
  1126. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1127. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1128. else
  1129. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1130. if (phydev->duplex == DUPLEX_HALF)
  1131. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1132. else {
  1133. lcl_adv = tg3_advert_flowctrl_1000T(
  1134. tp->link_config.flowctrl);
  1135. if (phydev->pause)
  1136. rmt_adv = LPA_PAUSE_CAP;
  1137. if (phydev->asym_pause)
  1138. rmt_adv |= LPA_PAUSE_ASYM;
  1139. }
  1140. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1141. } else
  1142. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1143. if (mac_mode != tp->mac_mode) {
  1144. tp->mac_mode = mac_mode;
  1145. tw32_f(MAC_MODE, tp->mac_mode);
  1146. udelay(40);
  1147. }
  1148. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1149. if (phydev->speed == SPEED_10)
  1150. tw32(MAC_MI_STAT,
  1151. MAC_MI_STAT_10MBPS_MODE |
  1152. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1153. else
  1154. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1155. }
  1156. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1157. tw32(MAC_TX_LENGTHS,
  1158. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1159. (6 << TX_LENGTHS_IPG_SHIFT) |
  1160. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1161. else
  1162. tw32(MAC_TX_LENGTHS,
  1163. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1164. (6 << TX_LENGTHS_IPG_SHIFT) |
  1165. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1166. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1167. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1168. phydev->speed != tp->link_config.active_speed ||
  1169. phydev->duplex != tp->link_config.active_duplex ||
  1170. oldflowctrl != tp->link_config.active_flowctrl)
  1171. linkmesg = 1;
  1172. tp->link_config.active_speed = phydev->speed;
  1173. tp->link_config.active_duplex = phydev->duplex;
  1174. spin_unlock(&tp->lock);
  1175. if (linkmesg)
  1176. tg3_link_report(tp);
  1177. }
  1178. static int tg3_phy_init(struct tg3 *tp)
  1179. {
  1180. struct phy_device *phydev;
  1181. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1182. return 0;
  1183. /* Bring the PHY back to a known state. */
  1184. tg3_bmcr_reset(tp);
  1185. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1186. /* Attach the MAC to the PHY. */
  1187. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1188. phydev->dev_flags, phydev->interface);
  1189. if (IS_ERR(phydev)) {
  1190. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1191. return PTR_ERR(phydev);
  1192. }
  1193. /* Mask with MAC supported features. */
  1194. switch (phydev->interface) {
  1195. case PHY_INTERFACE_MODE_GMII:
  1196. case PHY_INTERFACE_MODE_RGMII:
  1197. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1198. phydev->supported &= (PHY_GBIT_FEATURES |
  1199. SUPPORTED_Pause |
  1200. SUPPORTED_Asym_Pause);
  1201. break;
  1202. }
  1203. /* fallthru */
  1204. case PHY_INTERFACE_MODE_MII:
  1205. phydev->supported &= (PHY_BASIC_FEATURES |
  1206. SUPPORTED_Pause |
  1207. SUPPORTED_Asym_Pause);
  1208. break;
  1209. default:
  1210. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1211. return -EINVAL;
  1212. }
  1213. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1214. phydev->advertising = phydev->supported;
  1215. return 0;
  1216. }
  1217. static void tg3_phy_start(struct tg3 *tp)
  1218. {
  1219. struct phy_device *phydev;
  1220. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1221. return;
  1222. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1223. if (tp->link_config.phy_is_low_power) {
  1224. tp->link_config.phy_is_low_power = 0;
  1225. phydev->speed = tp->link_config.orig_speed;
  1226. phydev->duplex = tp->link_config.orig_duplex;
  1227. phydev->autoneg = tp->link_config.orig_autoneg;
  1228. phydev->advertising = tp->link_config.orig_advertising;
  1229. }
  1230. phy_start(phydev);
  1231. phy_start_aneg(phydev);
  1232. }
  1233. static void tg3_phy_stop(struct tg3 *tp)
  1234. {
  1235. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1236. return;
  1237. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1238. }
  1239. static void tg3_phy_fini(struct tg3 *tp)
  1240. {
  1241. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1242. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1243. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1244. }
  1245. }
  1246. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1247. {
  1248. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1249. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1250. }
  1251. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1252. {
  1253. u32 phytest;
  1254. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1255. u32 phy;
  1256. tg3_writephy(tp, MII_TG3_FET_TEST,
  1257. phytest | MII_TG3_FET_SHADOW_EN);
  1258. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1259. if (enable)
  1260. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1261. else
  1262. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1263. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1264. }
  1265. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1266. }
  1267. }
  1268. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1269. {
  1270. u32 reg;
  1271. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1272. return;
  1273. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1274. tg3_phy_fet_toggle_apd(tp, enable);
  1275. return;
  1276. }
  1277. reg = MII_TG3_MISC_SHDW_WREN |
  1278. MII_TG3_MISC_SHDW_SCR5_SEL |
  1279. MII_TG3_MISC_SHDW_SCR5_LPED |
  1280. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1281. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1282. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1283. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1284. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1285. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1286. reg = MII_TG3_MISC_SHDW_WREN |
  1287. MII_TG3_MISC_SHDW_APD_SEL |
  1288. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1289. if (enable)
  1290. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1291. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1292. }
  1293. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1294. {
  1295. u32 phy;
  1296. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1297. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1298. return;
  1299. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1300. u32 ephy;
  1301. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1302. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1303. tg3_writephy(tp, MII_TG3_FET_TEST,
  1304. ephy | MII_TG3_FET_SHADOW_EN);
  1305. if (!tg3_readphy(tp, reg, &phy)) {
  1306. if (enable)
  1307. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1308. else
  1309. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1310. tg3_writephy(tp, reg, phy);
  1311. }
  1312. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1313. }
  1314. } else {
  1315. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1316. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1317. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1318. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1319. if (enable)
  1320. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1321. else
  1322. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1323. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1324. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1325. }
  1326. }
  1327. }
  1328. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1329. {
  1330. u32 val;
  1331. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1332. return;
  1333. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1334. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1335. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1336. (val | (1 << 15) | (1 << 4)));
  1337. }
  1338. static void tg3_phy_apply_otp(struct tg3 *tp)
  1339. {
  1340. u32 otp, phy;
  1341. if (!tp->phy_otp)
  1342. return;
  1343. otp = tp->phy_otp;
  1344. /* Enable SM_DSP clock and tx 6dB coding. */
  1345. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1346. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1347. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1348. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1349. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1350. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1351. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1352. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1353. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1354. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1355. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1356. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1357. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1358. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1359. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1360. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1361. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1362. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1363. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1364. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1365. /* Turn off SM_DSP clock. */
  1366. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1367. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1368. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1369. }
  1370. static int tg3_wait_macro_done(struct tg3 *tp)
  1371. {
  1372. int limit = 100;
  1373. while (limit--) {
  1374. u32 tmp32;
  1375. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1376. if ((tmp32 & 0x1000) == 0)
  1377. break;
  1378. }
  1379. }
  1380. if (limit < 0)
  1381. return -EBUSY;
  1382. return 0;
  1383. }
  1384. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1385. {
  1386. static const u32 test_pat[4][6] = {
  1387. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1388. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1389. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1390. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1391. };
  1392. int chan;
  1393. for (chan = 0; chan < 4; chan++) {
  1394. int i;
  1395. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1396. (chan * 0x2000) | 0x0200);
  1397. tg3_writephy(tp, 0x16, 0x0002);
  1398. for (i = 0; i < 6; i++)
  1399. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1400. test_pat[chan][i]);
  1401. tg3_writephy(tp, 0x16, 0x0202);
  1402. if (tg3_wait_macro_done(tp)) {
  1403. *resetp = 1;
  1404. return -EBUSY;
  1405. }
  1406. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1407. (chan * 0x2000) | 0x0200);
  1408. tg3_writephy(tp, 0x16, 0x0082);
  1409. if (tg3_wait_macro_done(tp)) {
  1410. *resetp = 1;
  1411. return -EBUSY;
  1412. }
  1413. tg3_writephy(tp, 0x16, 0x0802);
  1414. if (tg3_wait_macro_done(tp)) {
  1415. *resetp = 1;
  1416. return -EBUSY;
  1417. }
  1418. for (i = 0; i < 6; i += 2) {
  1419. u32 low, high;
  1420. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1421. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1422. tg3_wait_macro_done(tp)) {
  1423. *resetp = 1;
  1424. return -EBUSY;
  1425. }
  1426. low &= 0x7fff;
  1427. high &= 0x000f;
  1428. if (low != test_pat[chan][i] ||
  1429. high != test_pat[chan][i+1]) {
  1430. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1431. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1432. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1433. return -EBUSY;
  1434. }
  1435. }
  1436. }
  1437. return 0;
  1438. }
  1439. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1440. {
  1441. int chan;
  1442. for (chan = 0; chan < 4; chan++) {
  1443. int i;
  1444. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1445. (chan * 0x2000) | 0x0200);
  1446. tg3_writephy(tp, 0x16, 0x0002);
  1447. for (i = 0; i < 6; i++)
  1448. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1449. tg3_writephy(tp, 0x16, 0x0202);
  1450. if (tg3_wait_macro_done(tp))
  1451. return -EBUSY;
  1452. }
  1453. return 0;
  1454. }
  1455. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1456. {
  1457. u32 reg32, phy9_orig;
  1458. int retries, do_phy_reset, err;
  1459. retries = 10;
  1460. do_phy_reset = 1;
  1461. do {
  1462. if (do_phy_reset) {
  1463. err = tg3_bmcr_reset(tp);
  1464. if (err)
  1465. return err;
  1466. do_phy_reset = 0;
  1467. }
  1468. /* Disable transmitter and interrupt. */
  1469. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1470. continue;
  1471. reg32 |= 0x3000;
  1472. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1473. /* Set full-duplex, 1000 mbps. */
  1474. tg3_writephy(tp, MII_BMCR,
  1475. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1476. /* Set to master mode. */
  1477. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1478. continue;
  1479. tg3_writephy(tp, MII_TG3_CTRL,
  1480. (MII_TG3_CTRL_AS_MASTER |
  1481. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1482. /* Enable SM_DSP_CLOCK and 6dB. */
  1483. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1484. /* Block the PHY control access. */
  1485. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1486. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1487. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1488. if (!err)
  1489. break;
  1490. } while (--retries);
  1491. err = tg3_phy_reset_chanpat(tp);
  1492. if (err)
  1493. return err;
  1494. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1495. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1496. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1497. tg3_writephy(tp, 0x16, 0x0000);
  1498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1500. /* Set Extended packet length bit for jumbo frames */
  1501. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1502. }
  1503. else {
  1504. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1505. }
  1506. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1507. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1508. reg32 &= ~0x3000;
  1509. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1510. } else if (!err)
  1511. err = -EBUSY;
  1512. return err;
  1513. }
  1514. /* This will reset the tigon3 PHY if there is no valid
  1515. * link unless the FORCE argument is non-zero.
  1516. */
  1517. static int tg3_phy_reset(struct tg3 *tp)
  1518. {
  1519. u32 cpmuctrl;
  1520. u32 phy_status;
  1521. int err;
  1522. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1523. u32 val;
  1524. val = tr32(GRC_MISC_CFG);
  1525. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1526. udelay(40);
  1527. }
  1528. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1529. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1530. if (err != 0)
  1531. return -EBUSY;
  1532. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1533. netif_carrier_off(tp->dev);
  1534. tg3_link_report(tp);
  1535. }
  1536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1537. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1539. err = tg3_phy_reset_5703_4_5(tp);
  1540. if (err)
  1541. return err;
  1542. goto out;
  1543. }
  1544. cpmuctrl = 0;
  1545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1546. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1547. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1548. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1549. tw32(TG3_CPMU_CTRL,
  1550. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1551. }
  1552. err = tg3_bmcr_reset(tp);
  1553. if (err)
  1554. return err;
  1555. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1556. u32 phy;
  1557. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1558. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1559. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1560. }
  1561. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1562. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1563. u32 val;
  1564. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1565. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1566. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1567. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1568. udelay(40);
  1569. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1570. }
  1571. }
  1572. tg3_phy_apply_otp(tp);
  1573. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1574. tg3_phy_toggle_apd(tp, true);
  1575. else
  1576. tg3_phy_toggle_apd(tp, false);
  1577. out:
  1578. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1579. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1580. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1581. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1582. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1583. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1584. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1585. }
  1586. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1587. tg3_writephy(tp, 0x1c, 0x8d68);
  1588. tg3_writephy(tp, 0x1c, 0x8d68);
  1589. }
  1590. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1591. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1592. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1593. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1594. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1595. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1596. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1597. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1598. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1599. }
  1600. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1601. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1602. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1603. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1604. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1605. tg3_writephy(tp, MII_TG3_TEST1,
  1606. MII_TG3_TEST1_TRIM_EN | 0x4);
  1607. } else
  1608. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1609. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1610. }
  1611. /* Set Extended packet length bit (bit 14) on all chips that */
  1612. /* support jumbo frames */
  1613. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1614. /* Cannot do read-modify-write on 5401 */
  1615. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1616. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1617. u32 phy_reg;
  1618. /* Set bit 14 with read-modify-write to preserve other bits */
  1619. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1620. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1622. }
  1623. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1624. * jumbo frames transmission.
  1625. */
  1626. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1627. u32 phy_reg;
  1628. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1629. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1630. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1631. }
  1632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1633. /* adjust output voltage */
  1634. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1635. }
  1636. tg3_phy_toggle_automdix(tp, 1);
  1637. tg3_phy_set_wirespeed(tp);
  1638. return 0;
  1639. }
  1640. static void tg3_frob_aux_power(struct tg3 *tp)
  1641. {
  1642. struct tg3 *tp_peer = tp;
  1643. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1644. return;
  1645. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1646. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1647. struct net_device *dev_peer;
  1648. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1649. /* remove_one() may have been run on the peer. */
  1650. if (!dev_peer)
  1651. tp_peer = tp;
  1652. else
  1653. tp_peer = netdev_priv(dev_peer);
  1654. }
  1655. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1656. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1657. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1658. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1660. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1661. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1662. (GRC_LCLCTRL_GPIO_OE0 |
  1663. GRC_LCLCTRL_GPIO_OE1 |
  1664. GRC_LCLCTRL_GPIO_OE2 |
  1665. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1666. GRC_LCLCTRL_GPIO_OUTPUT1),
  1667. 100);
  1668. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1669. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1670. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1671. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1672. GRC_LCLCTRL_GPIO_OE1 |
  1673. GRC_LCLCTRL_GPIO_OE2 |
  1674. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1675. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1676. tp->grc_local_ctrl;
  1677. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1678. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1679. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1680. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1681. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1682. } else {
  1683. u32 no_gpio2;
  1684. u32 grc_local_ctrl = 0;
  1685. if (tp_peer != tp &&
  1686. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1687. return;
  1688. /* Workaround to prevent overdrawing Amps. */
  1689. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1690. ASIC_REV_5714) {
  1691. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1692. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1693. grc_local_ctrl, 100);
  1694. }
  1695. /* On 5753 and variants, GPIO2 cannot be used. */
  1696. no_gpio2 = tp->nic_sram_data_cfg &
  1697. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1698. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1699. GRC_LCLCTRL_GPIO_OE1 |
  1700. GRC_LCLCTRL_GPIO_OE2 |
  1701. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1702. GRC_LCLCTRL_GPIO_OUTPUT2;
  1703. if (no_gpio2) {
  1704. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1705. GRC_LCLCTRL_GPIO_OUTPUT2);
  1706. }
  1707. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1708. grc_local_ctrl, 100);
  1709. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1710. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1711. grc_local_ctrl, 100);
  1712. if (!no_gpio2) {
  1713. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1714. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1715. grc_local_ctrl, 100);
  1716. }
  1717. }
  1718. } else {
  1719. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1720. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1721. if (tp_peer != tp &&
  1722. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1723. return;
  1724. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1725. (GRC_LCLCTRL_GPIO_OE1 |
  1726. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1727. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1728. GRC_LCLCTRL_GPIO_OE1, 100);
  1729. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1730. (GRC_LCLCTRL_GPIO_OE1 |
  1731. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1732. }
  1733. }
  1734. }
  1735. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1736. {
  1737. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1738. return 1;
  1739. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1740. if (speed != SPEED_10)
  1741. return 1;
  1742. } else if (speed == SPEED_10)
  1743. return 1;
  1744. return 0;
  1745. }
  1746. static int tg3_setup_phy(struct tg3 *, int);
  1747. #define RESET_KIND_SHUTDOWN 0
  1748. #define RESET_KIND_INIT 1
  1749. #define RESET_KIND_SUSPEND 2
  1750. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1751. static int tg3_halt_cpu(struct tg3 *, u32);
  1752. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1753. {
  1754. u32 val;
  1755. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1757. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1758. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1759. sg_dig_ctrl |=
  1760. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1761. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1762. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1763. }
  1764. return;
  1765. }
  1766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1767. tg3_bmcr_reset(tp);
  1768. val = tr32(GRC_MISC_CFG);
  1769. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1770. udelay(40);
  1771. return;
  1772. } else if (do_low_power) {
  1773. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1774. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1775. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1776. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1777. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1778. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1779. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1780. }
  1781. /* The PHY should not be powered down on some chips because
  1782. * of bugs.
  1783. */
  1784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1785. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1786. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1787. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1788. return;
  1789. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1790. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1791. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1792. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1793. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1794. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1795. }
  1796. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1797. }
  1798. /* tp->lock is held. */
  1799. static int tg3_nvram_lock(struct tg3 *tp)
  1800. {
  1801. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1802. int i;
  1803. if (tp->nvram_lock_cnt == 0) {
  1804. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1805. for (i = 0; i < 8000; i++) {
  1806. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1807. break;
  1808. udelay(20);
  1809. }
  1810. if (i == 8000) {
  1811. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1812. return -ENODEV;
  1813. }
  1814. }
  1815. tp->nvram_lock_cnt++;
  1816. }
  1817. return 0;
  1818. }
  1819. /* tp->lock is held. */
  1820. static void tg3_nvram_unlock(struct tg3 *tp)
  1821. {
  1822. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1823. if (tp->nvram_lock_cnt > 0)
  1824. tp->nvram_lock_cnt--;
  1825. if (tp->nvram_lock_cnt == 0)
  1826. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1827. }
  1828. }
  1829. /* tp->lock is held. */
  1830. static void tg3_enable_nvram_access(struct tg3 *tp)
  1831. {
  1832. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1833. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1834. u32 nvaccess = tr32(NVRAM_ACCESS);
  1835. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1836. }
  1837. }
  1838. /* tp->lock is held. */
  1839. static void tg3_disable_nvram_access(struct tg3 *tp)
  1840. {
  1841. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1842. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1843. u32 nvaccess = tr32(NVRAM_ACCESS);
  1844. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1845. }
  1846. }
  1847. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1848. u32 offset, u32 *val)
  1849. {
  1850. u32 tmp;
  1851. int i;
  1852. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1853. return -EINVAL;
  1854. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1855. EEPROM_ADDR_DEVID_MASK |
  1856. EEPROM_ADDR_READ);
  1857. tw32(GRC_EEPROM_ADDR,
  1858. tmp |
  1859. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1860. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1861. EEPROM_ADDR_ADDR_MASK) |
  1862. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1863. for (i = 0; i < 1000; i++) {
  1864. tmp = tr32(GRC_EEPROM_ADDR);
  1865. if (tmp & EEPROM_ADDR_COMPLETE)
  1866. break;
  1867. msleep(1);
  1868. }
  1869. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1870. return -EBUSY;
  1871. tmp = tr32(GRC_EEPROM_DATA);
  1872. /*
  1873. * The data will always be opposite the native endian
  1874. * format. Perform a blind byteswap to compensate.
  1875. */
  1876. *val = swab32(tmp);
  1877. return 0;
  1878. }
  1879. #define NVRAM_CMD_TIMEOUT 10000
  1880. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1881. {
  1882. int i;
  1883. tw32(NVRAM_CMD, nvram_cmd);
  1884. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1885. udelay(10);
  1886. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1887. udelay(10);
  1888. break;
  1889. }
  1890. }
  1891. if (i == NVRAM_CMD_TIMEOUT)
  1892. return -EBUSY;
  1893. return 0;
  1894. }
  1895. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1896. {
  1897. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1898. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1899. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1900. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1901. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1902. addr = ((addr / tp->nvram_pagesize) <<
  1903. ATMEL_AT45DB0X1B_PAGE_POS) +
  1904. (addr % tp->nvram_pagesize);
  1905. return addr;
  1906. }
  1907. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1908. {
  1909. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1910. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1911. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1912. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1913. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1914. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1915. tp->nvram_pagesize) +
  1916. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1917. return addr;
  1918. }
  1919. /* NOTE: Data read in from NVRAM is byteswapped according to
  1920. * the byteswapping settings for all other register accesses.
  1921. * tg3 devices are BE devices, so on a BE machine, the data
  1922. * returned will be exactly as it is seen in NVRAM. On a LE
  1923. * machine, the 32-bit value will be byteswapped.
  1924. */
  1925. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1926. {
  1927. int ret;
  1928. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1929. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1930. offset = tg3_nvram_phys_addr(tp, offset);
  1931. if (offset > NVRAM_ADDR_MSK)
  1932. return -EINVAL;
  1933. ret = tg3_nvram_lock(tp);
  1934. if (ret)
  1935. return ret;
  1936. tg3_enable_nvram_access(tp);
  1937. tw32(NVRAM_ADDR, offset);
  1938. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1939. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1940. if (ret == 0)
  1941. *val = tr32(NVRAM_RDDATA);
  1942. tg3_disable_nvram_access(tp);
  1943. tg3_nvram_unlock(tp);
  1944. return ret;
  1945. }
  1946. /* Ensures NVRAM data is in bytestream format. */
  1947. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1948. {
  1949. u32 v;
  1950. int res = tg3_nvram_read(tp, offset, &v);
  1951. if (!res)
  1952. *val = cpu_to_be32(v);
  1953. return res;
  1954. }
  1955. /* tp->lock is held. */
  1956. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1957. {
  1958. u32 addr_high, addr_low;
  1959. int i;
  1960. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1961. tp->dev->dev_addr[1]);
  1962. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1963. (tp->dev->dev_addr[3] << 16) |
  1964. (tp->dev->dev_addr[4] << 8) |
  1965. (tp->dev->dev_addr[5] << 0));
  1966. for (i = 0; i < 4; i++) {
  1967. if (i == 1 && skip_mac_1)
  1968. continue;
  1969. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1970. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1971. }
  1972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1973. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1974. for (i = 0; i < 12; i++) {
  1975. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1976. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1977. }
  1978. }
  1979. addr_high = (tp->dev->dev_addr[0] +
  1980. tp->dev->dev_addr[1] +
  1981. tp->dev->dev_addr[2] +
  1982. tp->dev->dev_addr[3] +
  1983. tp->dev->dev_addr[4] +
  1984. tp->dev->dev_addr[5]) &
  1985. TX_BACKOFF_SEED_MASK;
  1986. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1987. }
  1988. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1989. {
  1990. u32 misc_host_ctrl;
  1991. bool device_should_wake, do_low_power;
  1992. /* Make sure register accesses (indirect or otherwise)
  1993. * will function correctly.
  1994. */
  1995. pci_write_config_dword(tp->pdev,
  1996. TG3PCI_MISC_HOST_CTRL,
  1997. tp->misc_host_ctrl);
  1998. switch (state) {
  1999. case PCI_D0:
  2000. pci_enable_wake(tp->pdev, state, false);
  2001. pci_set_power_state(tp->pdev, PCI_D0);
  2002. /* Switch out of Vaux if it is a NIC */
  2003. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2004. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2005. return 0;
  2006. case PCI_D1:
  2007. case PCI_D2:
  2008. case PCI_D3hot:
  2009. break;
  2010. default:
  2011. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2012. tp->dev->name, state);
  2013. return -EINVAL;
  2014. }
  2015. /* Restore the CLKREQ setting. */
  2016. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2017. u16 lnkctl;
  2018. pci_read_config_word(tp->pdev,
  2019. tp->pcie_cap + PCI_EXP_LNKCTL,
  2020. &lnkctl);
  2021. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2022. pci_write_config_word(tp->pdev,
  2023. tp->pcie_cap + PCI_EXP_LNKCTL,
  2024. lnkctl);
  2025. }
  2026. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2027. tw32(TG3PCI_MISC_HOST_CTRL,
  2028. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2029. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2030. device_may_wakeup(&tp->pdev->dev) &&
  2031. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2032. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2033. do_low_power = false;
  2034. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2035. !tp->link_config.phy_is_low_power) {
  2036. struct phy_device *phydev;
  2037. u32 phyid, advertising;
  2038. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2039. tp->link_config.phy_is_low_power = 1;
  2040. tp->link_config.orig_speed = phydev->speed;
  2041. tp->link_config.orig_duplex = phydev->duplex;
  2042. tp->link_config.orig_autoneg = phydev->autoneg;
  2043. tp->link_config.orig_advertising = phydev->advertising;
  2044. advertising = ADVERTISED_TP |
  2045. ADVERTISED_Pause |
  2046. ADVERTISED_Autoneg |
  2047. ADVERTISED_10baseT_Half;
  2048. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2049. device_should_wake) {
  2050. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2051. advertising |=
  2052. ADVERTISED_100baseT_Half |
  2053. ADVERTISED_100baseT_Full |
  2054. ADVERTISED_10baseT_Full;
  2055. else
  2056. advertising |= ADVERTISED_10baseT_Full;
  2057. }
  2058. phydev->advertising = advertising;
  2059. phy_start_aneg(phydev);
  2060. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2061. if (phyid != TG3_PHY_ID_BCMAC131) {
  2062. phyid &= TG3_PHY_OUI_MASK;
  2063. if (phyid == TG3_PHY_OUI_1 ||
  2064. phyid == TG3_PHY_OUI_2 ||
  2065. phyid == TG3_PHY_OUI_3)
  2066. do_low_power = true;
  2067. }
  2068. }
  2069. } else {
  2070. do_low_power = true;
  2071. if (tp->link_config.phy_is_low_power == 0) {
  2072. tp->link_config.phy_is_low_power = 1;
  2073. tp->link_config.orig_speed = tp->link_config.speed;
  2074. tp->link_config.orig_duplex = tp->link_config.duplex;
  2075. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2076. }
  2077. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2078. tp->link_config.speed = SPEED_10;
  2079. tp->link_config.duplex = DUPLEX_HALF;
  2080. tp->link_config.autoneg = AUTONEG_ENABLE;
  2081. tg3_setup_phy(tp, 0);
  2082. }
  2083. }
  2084. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2085. u32 val;
  2086. val = tr32(GRC_VCPU_EXT_CTRL);
  2087. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2088. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2089. int i;
  2090. u32 val;
  2091. for (i = 0; i < 200; i++) {
  2092. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2093. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2094. break;
  2095. msleep(1);
  2096. }
  2097. }
  2098. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2099. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2100. WOL_DRV_STATE_SHUTDOWN |
  2101. WOL_DRV_WOL |
  2102. WOL_SET_MAGIC_PKT);
  2103. if (device_should_wake) {
  2104. u32 mac_mode;
  2105. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2106. if (do_low_power) {
  2107. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2108. udelay(40);
  2109. }
  2110. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2111. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2112. else
  2113. mac_mode = MAC_MODE_PORT_MODE_MII;
  2114. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2115. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2116. ASIC_REV_5700) {
  2117. u32 speed = (tp->tg3_flags &
  2118. TG3_FLAG_WOL_SPEED_100MB) ?
  2119. SPEED_100 : SPEED_10;
  2120. if (tg3_5700_link_polarity(tp, speed))
  2121. mac_mode |= MAC_MODE_LINK_POLARITY;
  2122. else
  2123. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2124. }
  2125. } else {
  2126. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2127. }
  2128. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2129. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2130. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2131. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2132. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2133. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2134. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2135. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2136. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2137. mac_mode |= tp->mac_mode &
  2138. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2139. if (mac_mode & MAC_MODE_APE_TX_EN)
  2140. mac_mode |= MAC_MODE_TDE_ENABLE;
  2141. }
  2142. tw32_f(MAC_MODE, mac_mode);
  2143. udelay(100);
  2144. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2145. udelay(10);
  2146. }
  2147. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2148. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2149. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2150. u32 base_val;
  2151. base_val = tp->pci_clock_ctrl;
  2152. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2153. CLOCK_CTRL_TXCLK_DISABLE);
  2154. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2155. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2156. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2157. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2158. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2159. /* do nothing */
  2160. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2161. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2162. u32 newbits1, newbits2;
  2163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2165. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2166. CLOCK_CTRL_TXCLK_DISABLE |
  2167. CLOCK_CTRL_ALTCLK);
  2168. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2169. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2170. newbits1 = CLOCK_CTRL_625_CORE;
  2171. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2172. } else {
  2173. newbits1 = CLOCK_CTRL_ALTCLK;
  2174. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2175. }
  2176. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2177. 40);
  2178. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2179. 40);
  2180. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2181. u32 newbits3;
  2182. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2183. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2184. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2185. CLOCK_CTRL_TXCLK_DISABLE |
  2186. CLOCK_CTRL_44MHZ_CORE);
  2187. } else {
  2188. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2189. }
  2190. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2191. tp->pci_clock_ctrl | newbits3, 40);
  2192. }
  2193. }
  2194. if (!(device_should_wake) &&
  2195. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2196. tg3_power_down_phy(tp, do_low_power);
  2197. tg3_frob_aux_power(tp);
  2198. /* Workaround for unstable PLL clock */
  2199. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2200. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2201. u32 val = tr32(0x7d00);
  2202. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2203. tw32(0x7d00, val);
  2204. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2205. int err;
  2206. err = tg3_nvram_lock(tp);
  2207. tg3_halt_cpu(tp, RX_CPU_BASE);
  2208. if (!err)
  2209. tg3_nvram_unlock(tp);
  2210. }
  2211. }
  2212. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2213. if (device_should_wake)
  2214. pci_enable_wake(tp->pdev, state, true);
  2215. /* Finally, set the new power state. */
  2216. pci_set_power_state(tp->pdev, state);
  2217. return 0;
  2218. }
  2219. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2220. {
  2221. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2222. case MII_TG3_AUX_STAT_10HALF:
  2223. *speed = SPEED_10;
  2224. *duplex = DUPLEX_HALF;
  2225. break;
  2226. case MII_TG3_AUX_STAT_10FULL:
  2227. *speed = SPEED_10;
  2228. *duplex = DUPLEX_FULL;
  2229. break;
  2230. case MII_TG3_AUX_STAT_100HALF:
  2231. *speed = SPEED_100;
  2232. *duplex = DUPLEX_HALF;
  2233. break;
  2234. case MII_TG3_AUX_STAT_100FULL:
  2235. *speed = SPEED_100;
  2236. *duplex = DUPLEX_FULL;
  2237. break;
  2238. case MII_TG3_AUX_STAT_1000HALF:
  2239. *speed = SPEED_1000;
  2240. *duplex = DUPLEX_HALF;
  2241. break;
  2242. case MII_TG3_AUX_STAT_1000FULL:
  2243. *speed = SPEED_1000;
  2244. *duplex = DUPLEX_FULL;
  2245. break;
  2246. default:
  2247. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2248. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2249. SPEED_10;
  2250. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2251. DUPLEX_HALF;
  2252. break;
  2253. }
  2254. *speed = SPEED_INVALID;
  2255. *duplex = DUPLEX_INVALID;
  2256. break;
  2257. }
  2258. }
  2259. static void tg3_phy_copper_begin(struct tg3 *tp)
  2260. {
  2261. u32 new_adv;
  2262. int i;
  2263. if (tp->link_config.phy_is_low_power) {
  2264. /* Entering low power mode. Disable gigabit and
  2265. * 100baseT advertisements.
  2266. */
  2267. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2268. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2269. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2270. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2271. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2272. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2273. } else if (tp->link_config.speed == SPEED_INVALID) {
  2274. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2275. tp->link_config.advertising &=
  2276. ~(ADVERTISED_1000baseT_Half |
  2277. ADVERTISED_1000baseT_Full);
  2278. new_adv = ADVERTISE_CSMA;
  2279. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2280. new_adv |= ADVERTISE_10HALF;
  2281. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2282. new_adv |= ADVERTISE_10FULL;
  2283. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2284. new_adv |= ADVERTISE_100HALF;
  2285. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2286. new_adv |= ADVERTISE_100FULL;
  2287. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2288. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2289. if (tp->link_config.advertising &
  2290. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2291. new_adv = 0;
  2292. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2293. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2294. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2295. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2296. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2297. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2298. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2299. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2300. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2301. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2302. } else {
  2303. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2304. }
  2305. } else {
  2306. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2307. new_adv |= ADVERTISE_CSMA;
  2308. /* Asking for a specific link mode. */
  2309. if (tp->link_config.speed == SPEED_1000) {
  2310. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2311. if (tp->link_config.duplex == DUPLEX_FULL)
  2312. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2313. else
  2314. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2315. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2316. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2317. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2318. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2319. } else {
  2320. if (tp->link_config.speed == SPEED_100) {
  2321. if (tp->link_config.duplex == DUPLEX_FULL)
  2322. new_adv |= ADVERTISE_100FULL;
  2323. else
  2324. new_adv |= ADVERTISE_100HALF;
  2325. } else {
  2326. if (tp->link_config.duplex == DUPLEX_FULL)
  2327. new_adv |= ADVERTISE_10FULL;
  2328. else
  2329. new_adv |= ADVERTISE_10HALF;
  2330. }
  2331. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2332. new_adv = 0;
  2333. }
  2334. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2335. }
  2336. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2337. tp->link_config.speed != SPEED_INVALID) {
  2338. u32 bmcr, orig_bmcr;
  2339. tp->link_config.active_speed = tp->link_config.speed;
  2340. tp->link_config.active_duplex = tp->link_config.duplex;
  2341. bmcr = 0;
  2342. switch (tp->link_config.speed) {
  2343. default:
  2344. case SPEED_10:
  2345. break;
  2346. case SPEED_100:
  2347. bmcr |= BMCR_SPEED100;
  2348. break;
  2349. case SPEED_1000:
  2350. bmcr |= TG3_BMCR_SPEED1000;
  2351. break;
  2352. }
  2353. if (tp->link_config.duplex == DUPLEX_FULL)
  2354. bmcr |= BMCR_FULLDPLX;
  2355. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2356. (bmcr != orig_bmcr)) {
  2357. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2358. for (i = 0; i < 1500; i++) {
  2359. u32 tmp;
  2360. udelay(10);
  2361. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2362. tg3_readphy(tp, MII_BMSR, &tmp))
  2363. continue;
  2364. if (!(tmp & BMSR_LSTATUS)) {
  2365. udelay(40);
  2366. break;
  2367. }
  2368. }
  2369. tg3_writephy(tp, MII_BMCR, bmcr);
  2370. udelay(40);
  2371. }
  2372. } else {
  2373. tg3_writephy(tp, MII_BMCR,
  2374. BMCR_ANENABLE | BMCR_ANRESTART);
  2375. }
  2376. }
  2377. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2378. {
  2379. int err;
  2380. /* Turn off tap power management. */
  2381. /* Set Extended packet length bit */
  2382. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2383. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2384. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2385. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2386. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2387. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2388. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2389. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2390. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2391. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2392. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2393. udelay(40);
  2394. return err;
  2395. }
  2396. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2397. {
  2398. u32 adv_reg, all_mask = 0;
  2399. if (mask & ADVERTISED_10baseT_Half)
  2400. all_mask |= ADVERTISE_10HALF;
  2401. if (mask & ADVERTISED_10baseT_Full)
  2402. all_mask |= ADVERTISE_10FULL;
  2403. if (mask & ADVERTISED_100baseT_Half)
  2404. all_mask |= ADVERTISE_100HALF;
  2405. if (mask & ADVERTISED_100baseT_Full)
  2406. all_mask |= ADVERTISE_100FULL;
  2407. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2408. return 0;
  2409. if ((adv_reg & all_mask) != all_mask)
  2410. return 0;
  2411. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2412. u32 tg3_ctrl;
  2413. all_mask = 0;
  2414. if (mask & ADVERTISED_1000baseT_Half)
  2415. all_mask |= ADVERTISE_1000HALF;
  2416. if (mask & ADVERTISED_1000baseT_Full)
  2417. all_mask |= ADVERTISE_1000FULL;
  2418. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2419. return 0;
  2420. if ((tg3_ctrl & all_mask) != all_mask)
  2421. return 0;
  2422. }
  2423. return 1;
  2424. }
  2425. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2426. {
  2427. u32 curadv, reqadv;
  2428. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2429. return 1;
  2430. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2431. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2432. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2433. if (curadv != reqadv)
  2434. return 0;
  2435. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2436. tg3_readphy(tp, MII_LPA, rmtadv);
  2437. } else {
  2438. /* Reprogram the advertisement register, even if it
  2439. * does not affect the current link. If the link
  2440. * gets renegotiated in the future, we can save an
  2441. * additional renegotiation cycle by advertising
  2442. * it correctly in the first place.
  2443. */
  2444. if (curadv != reqadv) {
  2445. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2446. ADVERTISE_PAUSE_ASYM);
  2447. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2448. }
  2449. }
  2450. return 1;
  2451. }
  2452. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2453. {
  2454. int current_link_up;
  2455. u32 bmsr, dummy;
  2456. u32 lcl_adv, rmt_adv;
  2457. u16 current_speed;
  2458. u8 current_duplex;
  2459. int i, err;
  2460. tw32(MAC_EVENT, 0);
  2461. tw32_f(MAC_STATUS,
  2462. (MAC_STATUS_SYNC_CHANGED |
  2463. MAC_STATUS_CFG_CHANGED |
  2464. MAC_STATUS_MI_COMPLETION |
  2465. MAC_STATUS_LNKSTATE_CHANGED));
  2466. udelay(40);
  2467. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2468. tw32_f(MAC_MI_MODE,
  2469. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2470. udelay(80);
  2471. }
  2472. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2473. /* Some third-party PHYs need to be reset on link going
  2474. * down.
  2475. */
  2476. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2478. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2479. netif_carrier_ok(tp->dev)) {
  2480. tg3_readphy(tp, MII_BMSR, &bmsr);
  2481. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2482. !(bmsr & BMSR_LSTATUS))
  2483. force_reset = 1;
  2484. }
  2485. if (force_reset)
  2486. tg3_phy_reset(tp);
  2487. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2488. tg3_readphy(tp, MII_BMSR, &bmsr);
  2489. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2490. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2491. bmsr = 0;
  2492. if (!(bmsr & BMSR_LSTATUS)) {
  2493. err = tg3_init_5401phy_dsp(tp);
  2494. if (err)
  2495. return err;
  2496. tg3_readphy(tp, MII_BMSR, &bmsr);
  2497. for (i = 0; i < 1000; i++) {
  2498. udelay(10);
  2499. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2500. (bmsr & BMSR_LSTATUS)) {
  2501. udelay(40);
  2502. break;
  2503. }
  2504. }
  2505. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2506. !(bmsr & BMSR_LSTATUS) &&
  2507. tp->link_config.active_speed == SPEED_1000) {
  2508. err = tg3_phy_reset(tp);
  2509. if (!err)
  2510. err = tg3_init_5401phy_dsp(tp);
  2511. if (err)
  2512. return err;
  2513. }
  2514. }
  2515. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2516. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2517. /* 5701 {A0,B0} CRC bug workaround */
  2518. tg3_writephy(tp, 0x15, 0x0a75);
  2519. tg3_writephy(tp, 0x1c, 0x8c68);
  2520. tg3_writephy(tp, 0x1c, 0x8d68);
  2521. tg3_writephy(tp, 0x1c, 0x8c68);
  2522. }
  2523. /* Clear pending interrupts... */
  2524. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2525. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2526. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2527. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2528. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2529. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2531. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2532. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2533. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2534. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2535. else
  2536. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2537. }
  2538. current_link_up = 0;
  2539. current_speed = SPEED_INVALID;
  2540. current_duplex = DUPLEX_INVALID;
  2541. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2542. u32 val;
  2543. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2544. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2545. if (!(val & (1 << 10))) {
  2546. val |= (1 << 10);
  2547. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2548. goto relink;
  2549. }
  2550. }
  2551. bmsr = 0;
  2552. for (i = 0; i < 100; i++) {
  2553. tg3_readphy(tp, MII_BMSR, &bmsr);
  2554. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2555. (bmsr & BMSR_LSTATUS))
  2556. break;
  2557. udelay(40);
  2558. }
  2559. if (bmsr & BMSR_LSTATUS) {
  2560. u32 aux_stat, bmcr;
  2561. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2562. for (i = 0; i < 2000; i++) {
  2563. udelay(10);
  2564. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2565. aux_stat)
  2566. break;
  2567. }
  2568. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2569. &current_speed,
  2570. &current_duplex);
  2571. bmcr = 0;
  2572. for (i = 0; i < 200; i++) {
  2573. tg3_readphy(tp, MII_BMCR, &bmcr);
  2574. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2575. continue;
  2576. if (bmcr && bmcr != 0x7fff)
  2577. break;
  2578. udelay(10);
  2579. }
  2580. lcl_adv = 0;
  2581. rmt_adv = 0;
  2582. tp->link_config.active_speed = current_speed;
  2583. tp->link_config.active_duplex = current_duplex;
  2584. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2585. if ((bmcr & BMCR_ANENABLE) &&
  2586. tg3_copper_is_advertising_all(tp,
  2587. tp->link_config.advertising)) {
  2588. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2589. &rmt_adv))
  2590. current_link_up = 1;
  2591. }
  2592. } else {
  2593. if (!(bmcr & BMCR_ANENABLE) &&
  2594. tp->link_config.speed == current_speed &&
  2595. tp->link_config.duplex == current_duplex &&
  2596. tp->link_config.flowctrl ==
  2597. tp->link_config.active_flowctrl) {
  2598. current_link_up = 1;
  2599. }
  2600. }
  2601. if (current_link_up == 1 &&
  2602. tp->link_config.active_duplex == DUPLEX_FULL)
  2603. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2604. }
  2605. relink:
  2606. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2607. u32 tmp;
  2608. tg3_phy_copper_begin(tp);
  2609. tg3_readphy(tp, MII_BMSR, &tmp);
  2610. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2611. (tmp & BMSR_LSTATUS))
  2612. current_link_up = 1;
  2613. }
  2614. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2615. if (current_link_up == 1) {
  2616. if (tp->link_config.active_speed == SPEED_100 ||
  2617. tp->link_config.active_speed == SPEED_10)
  2618. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2619. else
  2620. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2621. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2622. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2623. else
  2624. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2625. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2626. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2627. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2629. if (current_link_up == 1 &&
  2630. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2631. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2632. else
  2633. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2634. }
  2635. /* ??? Without this setting Netgear GA302T PHY does not
  2636. * ??? send/receive packets...
  2637. */
  2638. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2639. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2640. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2641. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2642. udelay(80);
  2643. }
  2644. tw32_f(MAC_MODE, tp->mac_mode);
  2645. udelay(40);
  2646. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2647. /* Polled via timer. */
  2648. tw32_f(MAC_EVENT, 0);
  2649. } else {
  2650. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2651. }
  2652. udelay(40);
  2653. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2654. current_link_up == 1 &&
  2655. tp->link_config.active_speed == SPEED_1000 &&
  2656. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2657. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2658. udelay(120);
  2659. tw32_f(MAC_STATUS,
  2660. (MAC_STATUS_SYNC_CHANGED |
  2661. MAC_STATUS_CFG_CHANGED));
  2662. udelay(40);
  2663. tg3_write_mem(tp,
  2664. NIC_SRAM_FIRMWARE_MBOX,
  2665. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2666. }
  2667. /* Prevent send BD corruption. */
  2668. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2669. u16 oldlnkctl, newlnkctl;
  2670. pci_read_config_word(tp->pdev,
  2671. tp->pcie_cap + PCI_EXP_LNKCTL,
  2672. &oldlnkctl);
  2673. if (tp->link_config.active_speed == SPEED_100 ||
  2674. tp->link_config.active_speed == SPEED_10)
  2675. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2676. else
  2677. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2678. if (newlnkctl != oldlnkctl)
  2679. pci_write_config_word(tp->pdev,
  2680. tp->pcie_cap + PCI_EXP_LNKCTL,
  2681. newlnkctl);
  2682. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2683. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2684. if (tp->link_config.active_speed == SPEED_100 ||
  2685. tp->link_config.active_speed == SPEED_10)
  2686. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2687. else
  2688. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2689. if (newreg != oldreg)
  2690. tw32(TG3_PCIE_LNKCTL, newreg);
  2691. }
  2692. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2693. if (current_link_up)
  2694. netif_carrier_on(tp->dev);
  2695. else
  2696. netif_carrier_off(tp->dev);
  2697. tg3_link_report(tp);
  2698. }
  2699. return 0;
  2700. }
  2701. struct tg3_fiber_aneginfo {
  2702. int state;
  2703. #define ANEG_STATE_UNKNOWN 0
  2704. #define ANEG_STATE_AN_ENABLE 1
  2705. #define ANEG_STATE_RESTART_INIT 2
  2706. #define ANEG_STATE_RESTART 3
  2707. #define ANEG_STATE_DISABLE_LINK_OK 4
  2708. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2709. #define ANEG_STATE_ABILITY_DETECT 6
  2710. #define ANEG_STATE_ACK_DETECT_INIT 7
  2711. #define ANEG_STATE_ACK_DETECT 8
  2712. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2713. #define ANEG_STATE_COMPLETE_ACK 10
  2714. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2715. #define ANEG_STATE_IDLE_DETECT 12
  2716. #define ANEG_STATE_LINK_OK 13
  2717. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2718. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2719. u32 flags;
  2720. #define MR_AN_ENABLE 0x00000001
  2721. #define MR_RESTART_AN 0x00000002
  2722. #define MR_AN_COMPLETE 0x00000004
  2723. #define MR_PAGE_RX 0x00000008
  2724. #define MR_NP_LOADED 0x00000010
  2725. #define MR_TOGGLE_TX 0x00000020
  2726. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2727. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2728. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2729. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2730. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2731. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2732. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2733. #define MR_TOGGLE_RX 0x00002000
  2734. #define MR_NP_RX 0x00004000
  2735. #define MR_LINK_OK 0x80000000
  2736. unsigned long link_time, cur_time;
  2737. u32 ability_match_cfg;
  2738. int ability_match_count;
  2739. char ability_match, idle_match, ack_match;
  2740. u32 txconfig, rxconfig;
  2741. #define ANEG_CFG_NP 0x00000080
  2742. #define ANEG_CFG_ACK 0x00000040
  2743. #define ANEG_CFG_RF2 0x00000020
  2744. #define ANEG_CFG_RF1 0x00000010
  2745. #define ANEG_CFG_PS2 0x00000001
  2746. #define ANEG_CFG_PS1 0x00008000
  2747. #define ANEG_CFG_HD 0x00004000
  2748. #define ANEG_CFG_FD 0x00002000
  2749. #define ANEG_CFG_INVAL 0x00001f06
  2750. };
  2751. #define ANEG_OK 0
  2752. #define ANEG_DONE 1
  2753. #define ANEG_TIMER_ENAB 2
  2754. #define ANEG_FAILED -1
  2755. #define ANEG_STATE_SETTLE_TIME 10000
  2756. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2757. struct tg3_fiber_aneginfo *ap)
  2758. {
  2759. u16 flowctrl;
  2760. unsigned long delta;
  2761. u32 rx_cfg_reg;
  2762. int ret;
  2763. if (ap->state == ANEG_STATE_UNKNOWN) {
  2764. ap->rxconfig = 0;
  2765. ap->link_time = 0;
  2766. ap->cur_time = 0;
  2767. ap->ability_match_cfg = 0;
  2768. ap->ability_match_count = 0;
  2769. ap->ability_match = 0;
  2770. ap->idle_match = 0;
  2771. ap->ack_match = 0;
  2772. }
  2773. ap->cur_time++;
  2774. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2775. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2776. if (rx_cfg_reg != ap->ability_match_cfg) {
  2777. ap->ability_match_cfg = rx_cfg_reg;
  2778. ap->ability_match = 0;
  2779. ap->ability_match_count = 0;
  2780. } else {
  2781. if (++ap->ability_match_count > 1) {
  2782. ap->ability_match = 1;
  2783. ap->ability_match_cfg = rx_cfg_reg;
  2784. }
  2785. }
  2786. if (rx_cfg_reg & ANEG_CFG_ACK)
  2787. ap->ack_match = 1;
  2788. else
  2789. ap->ack_match = 0;
  2790. ap->idle_match = 0;
  2791. } else {
  2792. ap->idle_match = 1;
  2793. ap->ability_match_cfg = 0;
  2794. ap->ability_match_count = 0;
  2795. ap->ability_match = 0;
  2796. ap->ack_match = 0;
  2797. rx_cfg_reg = 0;
  2798. }
  2799. ap->rxconfig = rx_cfg_reg;
  2800. ret = ANEG_OK;
  2801. switch(ap->state) {
  2802. case ANEG_STATE_UNKNOWN:
  2803. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2804. ap->state = ANEG_STATE_AN_ENABLE;
  2805. /* fallthru */
  2806. case ANEG_STATE_AN_ENABLE:
  2807. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2808. if (ap->flags & MR_AN_ENABLE) {
  2809. ap->link_time = 0;
  2810. ap->cur_time = 0;
  2811. ap->ability_match_cfg = 0;
  2812. ap->ability_match_count = 0;
  2813. ap->ability_match = 0;
  2814. ap->idle_match = 0;
  2815. ap->ack_match = 0;
  2816. ap->state = ANEG_STATE_RESTART_INIT;
  2817. } else {
  2818. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2819. }
  2820. break;
  2821. case ANEG_STATE_RESTART_INIT:
  2822. ap->link_time = ap->cur_time;
  2823. ap->flags &= ~(MR_NP_LOADED);
  2824. ap->txconfig = 0;
  2825. tw32(MAC_TX_AUTO_NEG, 0);
  2826. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2827. tw32_f(MAC_MODE, tp->mac_mode);
  2828. udelay(40);
  2829. ret = ANEG_TIMER_ENAB;
  2830. ap->state = ANEG_STATE_RESTART;
  2831. /* fallthru */
  2832. case ANEG_STATE_RESTART:
  2833. delta = ap->cur_time - ap->link_time;
  2834. if (delta > ANEG_STATE_SETTLE_TIME) {
  2835. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2836. } else {
  2837. ret = ANEG_TIMER_ENAB;
  2838. }
  2839. break;
  2840. case ANEG_STATE_DISABLE_LINK_OK:
  2841. ret = ANEG_DONE;
  2842. break;
  2843. case ANEG_STATE_ABILITY_DETECT_INIT:
  2844. ap->flags &= ~(MR_TOGGLE_TX);
  2845. ap->txconfig = ANEG_CFG_FD;
  2846. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2847. if (flowctrl & ADVERTISE_1000XPAUSE)
  2848. ap->txconfig |= ANEG_CFG_PS1;
  2849. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2850. ap->txconfig |= ANEG_CFG_PS2;
  2851. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2852. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2853. tw32_f(MAC_MODE, tp->mac_mode);
  2854. udelay(40);
  2855. ap->state = ANEG_STATE_ABILITY_DETECT;
  2856. break;
  2857. case ANEG_STATE_ABILITY_DETECT:
  2858. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2859. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2860. }
  2861. break;
  2862. case ANEG_STATE_ACK_DETECT_INIT:
  2863. ap->txconfig |= ANEG_CFG_ACK;
  2864. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2865. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2866. tw32_f(MAC_MODE, tp->mac_mode);
  2867. udelay(40);
  2868. ap->state = ANEG_STATE_ACK_DETECT;
  2869. /* fallthru */
  2870. case ANEG_STATE_ACK_DETECT:
  2871. if (ap->ack_match != 0) {
  2872. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2873. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2874. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2875. } else {
  2876. ap->state = ANEG_STATE_AN_ENABLE;
  2877. }
  2878. } else if (ap->ability_match != 0 &&
  2879. ap->rxconfig == 0) {
  2880. ap->state = ANEG_STATE_AN_ENABLE;
  2881. }
  2882. break;
  2883. case ANEG_STATE_COMPLETE_ACK_INIT:
  2884. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2885. ret = ANEG_FAILED;
  2886. break;
  2887. }
  2888. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2889. MR_LP_ADV_HALF_DUPLEX |
  2890. MR_LP_ADV_SYM_PAUSE |
  2891. MR_LP_ADV_ASYM_PAUSE |
  2892. MR_LP_ADV_REMOTE_FAULT1 |
  2893. MR_LP_ADV_REMOTE_FAULT2 |
  2894. MR_LP_ADV_NEXT_PAGE |
  2895. MR_TOGGLE_RX |
  2896. MR_NP_RX);
  2897. if (ap->rxconfig & ANEG_CFG_FD)
  2898. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2899. if (ap->rxconfig & ANEG_CFG_HD)
  2900. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2901. if (ap->rxconfig & ANEG_CFG_PS1)
  2902. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2903. if (ap->rxconfig & ANEG_CFG_PS2)
  2904. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2905. if (ap->rxconfig & ANEG_CFG_RF1)
  2906. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2907. if (ap->rxconfig & ANEG_CFG_RF2)
  2908. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2909. if (ap->rxconfig & ANEG_CFG_NP)
  2910. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2911. ap->link_time = ap->cur_time;
  2912. ap->flags ^= (MR_TOGGLE_TX);
  2913. if (ap->rxconfig & 0x0008)
  2914. ap->flags |= MR_TOGGLE_RX;
  2915. if (ap->rxconfig & ANEG_CFG_NP)
  2916. ap->flags |= MR_NP_RX;
  2917. ap->flags |= MR_PAGE_RX;
  2918. ap->state = ANEG_STATE_COMPLETE_ACK;
  2919. ret = ANEG_TIMER_ENAB;
  2920. break;
  2921. case ANEG_STATE_COMPLETE_ACK:
  2922. if (ap->ability_match != 0 &&
  2923. ap->rxconfig == 0) {
  2924. ap->state = ANEG_STATE_AN_ENABLE;
  2925. break;
  2926. }
  2927. delta = ap->cur_time - ap->link_time;
  2928. if (delta > ANEG_STATE_SETTLE_TIME) {
  2929. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2930. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2931. } else {
  2932. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2933. !(ap->flags & MR_NP_RX)) {
  2934. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2935. } else {
  2936. ret = ANEG_FAILED;
  2937. }
  2938. }
  2939. }
  2940. break;
  2941. case ANEG_STATE_IDLE_DETECT_INIT:
  2942. ap->link_time = ap->cur_time;
  2943. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2944. tw32_f(MAC_MODE, tp->mac_mode);
  2945. udelay(40);
  2946. ap->state = ANEG_STATE_IDLE_DETECT;
  2947. ret = ANEG_TIMER_ENAB;
  2948. break;
  2949. case ANEG_STATE_IDLE_DETECT:
  2950. if (ap->ability_match != 0 &&
  2951. ap->rxconfig == 0) {
  2952. ap->state = ANEG_STATE_AN_ENABLE;
  2953. break;
  2954. }
  2955. delta = ap->cur_time - ap->link_time;
  2956. if (delta > ANEG_STATE_SETTLE_TIME) {
  2957. /* XXX another gem from the Broadcom driver :( */
  2958. ap->state = ANEG_STATE_LINK_OK;
  2959. }
  2960. break;
  2961. case ANEG_STATE_LINK_OK:
  2962. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2963. ret = ANEG_DONE;
  2964. break;
  2965. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2966. /* ??? unimplemented */
  2967. break;
  2968. case ANEG_STATE_NEXT_PAGE_WAIT:
  2969. /* ??? unimplemented */
  2970. break;
  2971. default:
  2972. ret = ANEG_FAILED;
  2973. break;
  2974. }
  2975. return ret;
  2976. }
  2977. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2978. {
  2979. int res = 0;
  2980. struct tg3_fiber_aneginfo aninfo;
  2981. int status = ANEG_FAILED;
  2982. unsigned int tick;
  2983. u32 tmp;
  2984. tw32_f(MAC_TX_AUTO_NEG, 0);
  2985. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2986. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2987. udelay(40);
  2988. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2989. udelay(40);
  2990. memset(&aninfo, 0, sizeof(aninfo));
  2991. aninfo.flags |= MR_AN_ENABLE;
  2992. aninfo.state = ANEG_STATE_UNKNOWN;
  2993. aninfo.cur_time = 0;
  2994. tick = 0;
  2995. while (++tick < 195000) {
  2996. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2997. if (status == ANEG_DONE || status == ANEG_FAILED)
  2998. break;
  2999. udelay(1);
  3000. }
  3001. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3002. tw32_f(MAC_MODE, tp->mac_mode);
  3003. udelay(40);
  3004. *txflags = aninfo.txconfig;
  3005. *rxflags = aninfo.flags;
  3006. if (status == ANEG_DONE &&
  3007. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3008. MR_LP_ADV_FULL_DUPLEX)))
  3009. res = 1;
  3010. return res;
  3011. }
  3012. static void tg3_init_bcm8002(struct tg3 *tp)
  3013. {
  3014. u32 mac_status = tr32(MAC_STATUS);
  3015. int i;
  3016. /* Reset when initting first time or we have a link. */
  3017. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3018. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3019. return;
  3020. /* Set PLL lock range. */
  3021. tg3_writephy(tp, 0x16, 0x8007);
  3022. /* SW reset */
  3023. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3024. /* Wait for reset to complete. */
  3025. /* XXX schedule_timeout() ... */
  3026. for (i = 0; i < 500; i++)
  3027. udelay(10);
  3028. /* Config mode; select PMA/Ch 1 regs. */
  3029. tg3_writephy(tp, 0x10, 0x8411);
  3030. /* Enable auto-lock and comdet, select txclk for tx. */
  3031. tg3_writephy(tp, 0x11, 0x0a10);
  3032. tg3_writephy(tp, 0x18, 0x00a0);
  3033. tg3_writephy(tp, 0x16, 0x41ff);
  3034. /* Assert and deassert POR. */
  3035. tg3_writephy(tp, 0x13, 0x0400);
  3036. udelay(40);
  3037. tg3_writephy(tp, 0x13, 0x0000);
  3038. tg3_writephy(tp, 0x11, 0x0a50);
  3039. udelay(40);
  3040. tg3_writephy(tp, 0x11, 0x0a10);
  3041. /* Wait for signal to stabilize */
  3042. /* XXX schedule_timeout() ... */
  3043. for (i = 0; i < 15000; i++)
  3044. udelay(10);
  3045. /* Deselect the channel register so we can read the PHYID
  3046. * later.
  3047. */
  3048. tg3_writephy(tp, 0x10, 0x8011);
  3049. }
  3050. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3051. {
  3052. u16 flowctrl;
  3053. u32 sg_dig_ctrl, sg_dig_status;
  3054. u32 serdes_cfg, expected_sg_dig_ctrl;
  3055. int workaround, port_a;
  3056. int current_link_up;
  3057. serdes_cfg = 0;
  3058. expected_sg_dig_ctrl = 0;
  3059. workaround = 0;
  3060. port_a = 1;
  3061. current_link_up = 0;
  3062. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3063. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3064. workaround = 1;
  3065. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3066. port_a = 0;
  3067. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3068. /* preserve bits 20-23 for voltage regulator */
  3069. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3070. }
  3071. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3072. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3073. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3074. if (workaround) {
  3075. u32 val = serdes_cfg;
  3076. if (port_a)
  3077. val |= 0xc010000;
  3078. else
  3079. val |= 0x4010000;
  3080. tw32_f(MAC_SERDES_CFG, val);
  3081. }
  3082. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3083. }
  3084. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3085. tg3_setup_flow_control(tp, 0, 0);
  3086. current_link_up = 1;
  3087. }
  3088. goto out;
  3089. }
  3090. /* Want auto-negotiation. */
  3091. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3092. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3093. if (flowctrl & ADVERTISE_1000XPAUSE)
  3094. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3095. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3096. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3097. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3098. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3099. tp->serdes_counter &&
  3100. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3101. MAC_STATUS_RCVD_CFG)) ==
  3102. MAC_STATUS_PCS_SYNCED)) {
  3103. tp->serdes_counter--;
  3104. current_link_up = 1;
  3105. goto out;
  3106. }
  3107. restart_autoneg:
  3108. if (workaround)
  3109. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3110. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3111. udelay(5);
  3112. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3113. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3114. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3115. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3116. MAC_STATUS_SIGNAL_DET)) {
  3117. sg_dig_status = tr32(SG_DIG_STATUS);
  3118. mac_status = tr32(MAC_STATUS);
  3119. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3120. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3121. u32 local_adv = 0, remote_adv = 0;
  3122. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3123. local_adv |= ADVERTISE_1000XPAUSE;
  3124. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3125. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3126. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3127. remote_adv |= LPA_1000XPAUSE;
  3128. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3129. remote_adv |= LPA_1000XPAUSE_ASYM;
  3130. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3131. current_link_up = 1;
  3132. tp->serdes_counter = 0;
  3133. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3134. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3135. if (tp->serdes_counter)
  3136. tp->serdes_counter--;
  3137. else {
  3138. if (workaround) {
  3139. u32 val = serdes_cfg;
  3140. if (port_a)
  3141. val |= 0xc010000;
  3142. else
  3143. val |= 0x4010000;
  3144. tw32_f(MAC_SERDES_CFG, val);
  3145. }
  3146. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3147. udelay(40);
  3148. /* Link parallel detection - link is up */
  3149. /* only if we have PCS_SYNC and not */
  3150. /* receiving config code words */
  3151. mac_status = tr32(MAC_STATUS);
  3152. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3153. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3154. tg3_setup_flow_control(tp, 0, 0);
  3155. current_link_up = 1;
  3156. tp->tg3_flags2 |=
  3157. TG3_FLG2_PARALLEL_DETECT;
  3158. tp->serdes_counter =
  3159. SERDES_PARALLEL_DET_TIMEOUT;
  3160. } else
  3161. goto restart_autoneg;
  3162. }
  3163. }
  3164. } else {
  3165. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3166. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3167. }
  3168. out:
  3169. return current_link_up;
  3170. }
  3171. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3172. {
  3173. int current_link_up = 0;
  3174. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3175. goto out;
  3176. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3177. u32 txflags, rxflags;
  3178. int i;
  3179. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3180. u32 local_adv = 0, remote_adv = 0;
  3181. if (txflags & ANEG_CFG_PS1)
  3182. local_adv |= ADVERTISE_1000XPAUSE;
  3183. if (txflags & ANEG_CFG_PS2)
  3184. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3185. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3186. remote_adv |= LPA_1000XPAUSE;
  3187. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3188. remote_adv |= LPA_1000XPAUSE_ASYM;
  3189. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3190. current_link_up = 1;
  3191. }
  3192. for (i = 0; i < 30; i++) {
  3193. udelay(20);
  3194. tw32_f(MAC_STATUS,
  3195. (MAC_STATUS_SYNC_CHANGED |
  3196. MAC_STATUS_CFG_CHANGED));
  3197. udelay(40);
  3198. if ((tr32(MAC_STATUS) &
  3199. (MAC_STATUS_SYNC_CHANGED |
  3200. MAC_STATUS_CFG_CHANGED)) == 0)
  3201. break;
  3202. }
  3203. mac_status = tr32(MAC_STATUS);
  3204. if (current_link_up == 0 &&
  3205. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3206. !(mac_status & MAC_STATUS_RCVD_CFG))
  3207. current_link_up = 1;
  3208. } else {
  3209. tg3_setup_flow_control(tp, 0, 0);
  3210. /* Forcing 1000FD link up. */
  3211. current_link_up = 1;
  3212. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3213. udelay(40);
  3214. tw32_f(MAC_MODE, tp->mac_mode);
  3215. udelay(40);
  3216. }
  3217. out:
  3218. return current_link_up;
  3219. }
  3220. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3221. {
  3222. u32 orig_pause_cfg;
  3223. u16 orig_active_speed;
  3224. u8 orig_active_duplex;
  3225. u32 mac_status;
  3226. int current_link_up;
  3227. int i;
  3228. orig_pause_cfg = tp->link_config.active_flowctrl;
  3229. orig_active_speed = tp->link_config.active_speed;
  3230. orig_active_duplex = tp->link_config.active_duplex;
  3231. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3232. netif_carrier_ok(tp->dev) &&
  3233. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3234. mac_status = tr32(MAC_STATUS);
  3235. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3236. MAC_STATUS_SIGNAL_DET |
  3237. MAC_STATUS_CFG_CHANGED |
  3238. MAC_STATUS_RCVD_CFG);
  3239. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3240. MAC_STATUS_SIGNAL_DET)) {
  3241. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3242. MAC_STATUS_CFG_CHANGED));
  3243. return 0;
  3244. }
  3245. }
  3246. tw32_f(MAC_TX_AUTO_NEG, 0);
  3247. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3248. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3249. tw32_f(MAC_MODE, tp->mac_mode);
  3250. udelay(40);
  3251. if (tp->phy_id == PHY_ID_BCM8002)
  3252. tg3_init_bcm8002(tp);
  3253. /* Enable link change event even when serdes polling. */
  3254. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3255. udelay(40);
  3256. current_link_up = 0;
  3257. mac_status = tr32(MAC_STATUS);
  3258. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3259. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3260. else
  3261. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3262. tp->hw_status->status =
  3263. (SD_STATUS_UPDATED |
  3264. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3265. for (i = 0; i < 100; i++) {
  3266. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3267. MAC_STATUS_CFG_CHANGED));
  3268. udelay(5);
  3269. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3270. MAC_STATUS_CFG_CHANGED |
  3271. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3272. break;
  3273. }
  3274. mac_status = tr32(MAC_STATUS);
  3275. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3276. current_link_up = 0;
  3277. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3278. tp->serdes_counter == 0) {
  3279. tw32_f(MAC_MODE, (tp->mac_mode |
  3280. MAC_MODE_SEND_CONFIGS));
  3281. udelay(1);
  3282. tw32_f(MAC_MODE, tp->mac_mode);
  3283. }
  3284. }
  3285. if (current_link_up == 1) {
  3286. tp->link_config.active_speed = SPEED_1000;
  3287. tp->link_config.active_duplex = DUPLEX_FULL;
  3288. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3289. LED_CTRL_LNKLED_OVERRIDE |
  3290. LED_CTRL_1000MBPS_ON));
  3291. } else {
  3292. tp->link_config.active_speed = SPEED_INVALID;
  3293. tp->link_config.active_duplex = DUPLEX_INVALID;
  3294. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3295. LED_CTRL_LNKLED_OVERRIDE |
  3296. LED_CTRL_TRAFFIC_OVERRIDE));
  3297. }
  3298. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3299. if (current_link_up)
  3300. netif_carrier_on(tp->dev);
  3301. else
  3302. netif_carrier_off(tp->dev);
  3303. tg3_link_report(tp);
  3304. } else {
  3305. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3306. if (orig_pause_cfg != now_pause_cfg ||
  3307. orig_active_speed != tp->link_config.active_speed ||
  3308. orig_active_duplex != tp->link_config.active_duplex)
  3309. tg3_link_report(tp);
  3310. }
  3311. return 0;
  3312. }
  3313. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3314. {
  3315. int current_link_up, err = 0;
  3316. u32 bmsr, bmcr;
  3317. u16 current_speed;
  3318. u8 current_duplex;
  3319. u32 local_adv, remote_adv;
  3320. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3321. tw32_f(MAC_MODE, tp->mac_mode);
  3322. udelay(40);
  3323. tw32(MAC_EVENT, 0);
  3324. tw32_f(MAC_STATUS,
  3325. (MAC_STATUS_SYNC_CHANGED |
  3326. MAC_STATUS_CFG_CHANGED |
  3327. MAC_STATUS_MI_COMPLETION |
  3328. MAC_STATUS_LNKSTATE_CHANGED));
  3329. udelay(40);
  3330. if (force_reset)
  3331. tg3_phy_reset(tp);
  3332. current_link_up = 0;
  3333. current_speed = SPEED_INVALID;
  3334. current_duplex = DUPLEX_INVALID;
  3335. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3336. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3338. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3339. bmsr |= BMSR_LSTATUS;
  3340. else
  3341. bmsr &= ~BMSR_LSTATUS;
  3342. }
  3343. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3344. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3345. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3346. /* do nothing, just check for link up at the end */
  3347. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3348. u32 adv, new_adv;
  3349. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3350. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3351. ADVERTISE_1000XPAUSE |
  3352. ADVERTISE_1000XPSE_ASYM |
  3353. ADVERTISE_SLCT);
  3354. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3355. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3356. new_adv |= ADVERTISE_1000XHALF;
  3357. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3358. new_adv |= ADVERTISE_1000XFULL;
  3359. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3360. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3361. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3362. tg3_writephy(tp, MII_BMCR, bmcr);
  3363. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3364. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3365. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3366. return err;
  3367. }
  3368. } else {
  3369. u32 new_bmcr;
  3370. bmcr &= ~BMCR_SPEED1000;
  3371. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3372. if (tp->link_config.duplex == DUPLEX_FULL)
  3373. new_bmcr |= BMCR_FULLDPLX;
  3374. if (new_bmcr != bmcr) {
  3375. /* BMCR_SPEED1000 is a reserved bit that needs
  3376. * to be set on write.
  3377. */
  3378. new_bmcr |= BMCR_SPEED1000;
  3379. /* Force a linkdown */
  3380. if (netif_carrier_ok(tp->dev)) {
  3381. u32 adv;
  3382. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3383. adv &= ~(ADVERTISE_1000XFULL |
  3384. ADVERTISE_1000XHALF |
  3385. ADVERTISE_SLCT);
  3386. tg3_writephy(tp, MII_ADVERTISE, adv);
  3387. tg3_writephy(tp, MII_BMCR, bmcr |
  3388. BMCR_ANRESTART |
  3389. BMCR_ANENABLE);
  3390. udelay(10);
  3391. netif_carrier_off(tp->dev);
  3392. }
  3393. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3394. bmcr = new_bmcr;
  3395. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3396. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3397. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3398. ASIC_REV_5714) {
  3399. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3400. bmsr |= BMSR_LSTATUS;
  3401. else
  3402. bmsr &= ~BMSR_LSTATUS;
  3403. }
  3404. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3405. }
  3406. }
  3407. if (bmsr & BMSR_LSTATUS) {
  3408. current_speed = SPEED_1000;
  3409. current_link_up = 1;
  3410. if (bmcr & BMCR_FULLDPLX)
  3411. current_duplex = DUPLEX_FULL;
  3412. else
  3413. current_duplex = DUPLEX_HALF;
  3414. local_adv = 0;
  3415. remote_adv = 0;
  3416. if (bmcr & BMCR_ANENABLE) {
  3417. u32 common;
  3418. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3419. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3420. common = local_adv & remote_adv;
  3421. if (common & (ADVERTISE_1000XHALF |
  3422. ADVERTISE_1000XFULL)) {
  3423. if (common & ADVERTISE_1000XFULL)
  3424. current_duplex = DUPLEX_FULL;
  3425. else
  3426. current_duplex = DUPLEX_HALF;
  3427. }
  3428. else
  3429. current_link_up = 0;
  3430. }
  3431. }
  3432. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3433. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3434. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3435. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3436. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3437. tw32_f(MAC_MODE, tp->mac_mode);
  3438. udelay(40);
  3439. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3440. tp->link_config.active_speed = current_speed;
  3441. tp->link_config.active_duplex = current_duplex;
  3442. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3443. if (current_link_up)
  3444. netif_carrier_on(tp->dev);
  3445. else {
  3446. netif_carrier_off(tp->dev);
  3447. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3448. }
  3449. tg3_link_report(tp);
  3450. }
  3451. return err;
  3452. }
  3453. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3454. {
  3455. if (tp->serdes_counter) {
  3456. /* Give autoneg time to complete. */
  3457. tp->serdes_counter--;
  3458. return;
  3459. }
  3460. if (!netif_carrier_ok(tp->dev) &&
  3461. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3462. u32 bmcr;
  3463. tg3_readphy(tp, MII_BMCR, &bmcr);
  3464. if (bmcr & BMCR_ANENABLE) {
  3465. u32 phy1, phy2;
  3466. /* Select shadow register 0x1f */
  3467. tg3_writephy(tp, 0x1c, 0x7c00);
  3468. tg3_readphy(tp, 0x1c, &phy1);
  3469. /* Select expansion interrupt status register */
  3470. tg3_writephy(tp, 0x17, 0x0f01);
  3471. tg3_readphy(tp, 0x15, &phy2);
  3472. tg3_readphy(tp, 0x15, &phy2);
  3473. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3474. /* We have signal detect and not receiving
  3475. * config code words, link is up by parallel
  3476. * detection.
  3477. */
  3478. bmcr &= ~BMCR_ANENABLE;
  3479. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3480. tg3_writephy(tp, MII_BMCR, bmcr);
  3481. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3482. }
  3483. }
  3484. }
  3485. else if (netif_carrier_ok(tp->dev) &&
  3486. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3487. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3488. u32 phy2;
  3489. /* Select expansion interrupt status register */
  3490. tg3_writephy(tp, 0x17, 0x0f01);
  3491. tg3_readphy(tp, 0x15, &phy2);
  3492. if (phy2 & 0x20) {
  3493. u32 bmcr;
  3494. /* Config code words received, turn on autoneg. */
  3495. tg3_readphy(tp, MII_BMCR, &bmcr);
  3496. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3497. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3498. }
  3499. }
  3500. }
  3501. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3502. {
  3503. int err;
  3504. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3505. err = tg3_setup_fiber_phy(tp, force_reset);
  3506. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3507. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3508. } else {
  3509. err = tg3_setup_copper_phy(tp, force_reset);
  3510. }
  3511. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3512. u32 val, scale;
  3513. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3514. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3515. scale = 65;
  3516. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3517. scale = 6;
  3518. else
  3519. scale = 12;
  3520. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3521. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3522. tw32(GRC_MISC_CFG, val);
  3523. }
  3524. if (tp->link_config.active_speed == SPEED_1000 &&
  3525. tp->link_config.active_duplex == DUPLEX_HALF)
  3526. tw32(MAC_TX_LENGTHS,
  3527. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3528. (6 << TX_LENGTHS_IPG_SHIFT) |
  3529. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3530. else
  3531. tw32(MAC_TX_LENGTHS,
  3532. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3533. (6 << TX_LENGTHS_IPG_SHIFT) |
  3534. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3535. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3536. if (netif_carrier_ok(tp->dev)) {
  3537. tw32(HOSTCC_STAT_COAL_TICKS,
  3538. tp->coal.stats_block_coalesce_usecs);
  3539. } else {
  3540. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3541. }
  3542. }
  3543. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3544. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3545. if (!netif_carrier_ok(tp->dev))
  3546. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3547. tp->pwrmgmt_thresh;
  3548. else
  3549. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3550. tw32(PCIE_PWR_MGMT_THRESH, val);
  3551. }
  3552. return err;
  3553. }
  3554. /* This is called whenever we suspect that the system chipset is re-
  3555. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3556. * is bogus tx completions. We try to recover by setting the
  3557. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3558. * in the workqueue.
  3559. */
  3560. static void tg3_tx_recover(struct tg3 *tp)
  3561. {
  3562. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3563. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3564. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3565. "mapped I/O cycles to the network device, attempting to "
  3566. "recover. Please report the problem to the driver maintainer "
  3567. "and include system chipset information.\n", tp->dev->name);
  3568. spin_lock(&tp->lock);
  3569. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3570. spin_unlock(&tp->lock);
  3571. }
  3572. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3573. {
  3574. smp_mb();
  3575. return (tp->tx_pending -
  3576. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3577. }
  3578. /* Tigon3 never reports partial packet sends. So we do not
  3579. * need special logic to handle SKBs that have not had all
  3580. * of their frags sent yet, like SunGEM does.
  3581. */
  3582. static void tg3_tx(struct tg3 *tp)
  3583. {
  3584. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3585. u32 sw_idx = tp->tx_cons;
  3586. while (sw_idx != hw_idx) {
  3587. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3588. struct sk_buff *skb = ri->skb;
  3589. int i, tx_bug = 0;
  3590. if (unlikely(skb == NULL)) {
  3591. tg3_tx_recover(tp);
  3592. return;
  3593. }
  3594. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3595. ri->skb = NULL;
  3596. sw_idx = NEXT_TX(sw_idx);
  3597. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3598. ri = &tp->tx_buffers[sw_idx];
  3599. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3600. tx_bug = 1;
  3601. sw_idx = NEXT_TX(sw_idx);
  3602. }
  3603. dev_kfree_skb(skb);
  3604. if (unlikely(tx_bug)) {
  3605. tg3_tx_recover(tp);
  3606. return;
  3607. }
  3608. }
  3609. tp->tx_cons = sw_idx;
  3610. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3611. * before checking for netif_queue_stopped(). Without the
  3612. * memory barrier, there is a small possibility that tg3_start_xmit()
  3613. * will miss it and cause the queue to be stopped forever.
  3614. */
  3615. smp_mb();
  3616. if (unlikely(netif_queue_stopped(tp->dev) &&
  3617. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3618. netif_tx_lock(tp->dev);
  3619. if (netif_queue_stopped(tp->dev) &&
  3620. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3621. netif_wake_queue(tp->dev);
  3622. netif_tx_unlock(tp->dev);
  3623. }
  3624. }
  3625. /* Returns size of skb allocated or < 0 on error.
  3626. *
  3627. * We only need to fill in the address because the other members
  3628. * of the RX descriptor are invariant, see tg3_init_rings.
  3629. *
  3630. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3631. * posting buffers we only dirty the first cache line of the RX
  3632. * descriptor (containing the address). Whereas for the RX status
  3633. * buffers the cpu only reads the last cacheline of the RX descriptor
  3634. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3635. */
  3636. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3637. int src_idx, u32 dest_idx_unmasked)
  3638. {
  3639. struct tg3_rx_buffer_desc *desc;
  3640. struct ring_info *map, *src_map;
  3641. struct sk_buff *skb;
  3642. dma_addr_t mapping;
  3643. int skb_size, dest_idx;
  3644. src_map = NULL;
  3645. switch (opaque_key) {
  3646. case RXD_OPAQUE_RING_STD:
  3647. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3648. desc = &tp->rx_std[dest_idx];
  3649. map = &tp->rx_std_buffers[dest_idx];
  3650. if (src_idx >= 0)
  3651. src_map = &tp->rx_std_buffers[src_idx];
  3652. skb_size = tp->rx_pkt_map_sz;
  3653. break;
  3654. case RXD_OPAQUE_RING_JUMBO:
  3655. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3656. desc = &tp->rx_jumbo[dest_idx];
  3657. map = &tp->rx_jumbo_buffers[dest_idx];
  3658. if (src_idx >= 0)
  3659. src_map = &tp->rx_jumbo_buffers[src_idx];
  3660. skb_size = TG3_RX_JMB_MAP_SZ;
  3661. break;
  3662. default:
  3663. return -EINVAL;
  3664. }
  3665. /* Do not overwrite any of the map or rp information
  3666. * until we are sure we can commit to a new buffer.
  3667. *
  3668. * Callers depend upon this behavior and assume that
  3669. * we leave everything unchanged if we fail.
  3670. */
  3671. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3672. if (skb == NULL)
  3673. return -ENOMEM;
  3674. skb_reserve(skb, tp->rx_offset);
  3675. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3676. PCI_DMA_FROMDEVICE);
  3677. map->skb = skb;
  3678. pci_unmap_addr_set(map, mapping, mapping);
  3679. if (src_map != NULL)
  3680. src_map->skb = NULL;
  3681. desc->addr_hi = ((u64)mapping >> 32);
  3682. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3683. return skb_size;
  3684. }
  3685. /* We only need to move over in the address because the other
  3686. * members of the RX descriptor are invariant. See notes above
  3687. * tg3_alloc_rx_skb for full details.
  3688. */
  3689. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3690. int src_idx, u32 dest_idx_unmasked)
  3691. {
  3692. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3693. struct ring_info *src_map, *dest_map;
  3694. int dest_idx;
  3695. switch (opaque_key) {
  3696. case RXD_OPAQUE_RING_STD:
  3697. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3698. dest_desc = &tp->rx_std[dest_idx];
  3699. dest_map = &tp->rx_std_buffers[dest_idx];
  3700. src_desc = &tp->rx_std[src_idx];
  3701. src_map = &tp->rx_std_buffers[src_idx];
  3702. break;
  3703. case RXD_OPAQUE_RING_JUMBO:
  3704. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3705. dest_desc = &tp->rx_jumbo[dest_idx];
  3706. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3707. src_desc = &tp->rx_jumbo[src_idx];
  3708. src_map = &tp->rx_jumbo_buffers[src_idx];
  3709. break;
  3710. default:
  3711. return;
  3712. }
  3713. dest_map->skb = src_map->skb;
  3714. pci_unmap_addr_set(dest_map, mapping,
  3715. pci_unmap_addr(src_map, mapping));
  3716. dest_desc->addr_hi = src_desc->addr_hi;
  3717. dest_desc->addr_lo = src_desc->addr_lo;
  3718. src_map->skb = NULL;
  3719. }
  3720. #if TG3_VLAN_TAG_USED
  3721. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3722. {
  3723. return vlan_gro_receive(&tp->napi, tp->vlgrp, vlan_tag, skb);
  3724. }
  3725. #endif
  3726. /* The RX ring scheme is composed of multiple rings which post fresh
  3727. * buffers to the chip, and one special ring the chip uses to report
  3728. * status back to the host.
  3729. *
  3730. * The special ring reports the status of received packets to the
  3731. * host. The chip does not write into the original descriptor the
  3732. * RX buffer was obtained from. The chip simply takes the original
  3733. * descriptor as provided by the host, updates the status and length
  3734. * field, then writes this into the next status ring entry.
  3735. *
  3736. * Each ring the host uses to post buffers to the chip is described
  3737. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3738. * it is first placed into the on-chip ram. When the packet's length
  3739. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3740. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3741. * which is within the range of the new packet's length is chosen.
  3742. *
  3743. * The "separate ring for rx status" scheme may sound queer, but it makes
  3744. * sense from a cache coherency perspective. If only the host writes
  3745. * to the buffer post rings, and only the chip writes to the rx status
  3746. * rings, then cache lines never move beyond shared-modified state.
  3747. * If both the host and chip were to write into the same ring, cache line
  3748. * eviction could occur since both entities want it in an exclusive state.
  3749. */
  3750. static int tg3_rx(struct tg3 *tp, int budget)
  3751. {
  3752. u32 work_mask, rx_std_posted = 0;
  3753. u32 sw_idx = tp->rx_rcb_ptr;
  3754. u16 hw_idx;
  3755. int received;
  3756. hw_idx = tp->hw_status->idx[0].rx_producer;
  3757. /*
  3758. * We need to order the read of hw_idx and the read of
  3759. * the opaque cookie.
  3760. */
  3761. rmb();
  3762. work_mask = 0;
  3763. received = 0;
  3764. while (sw_idx != hw_idx && budget > 0) {
  3765. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3766. unsigned int len;
  3767. struct sk_buff *skb;
  3768. dma_addr_t dma_addr;
  3769. u32 opaque_key, desc_idx, *post_ptr;
  3770. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3771. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3772. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3773. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3774. mapping);
  3775. skb = tp->rx_std_buffers[desc_idx].skb;
  3776. post_ptr = &tp->rx_std_ptr;
  3777. rx_std_posted++;
  3778. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3779. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3780. mapping);
  3781. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3782. post_ptr = &tp->rx_jumbo_ptr;
  3783. }
  3784. else {
  3785. goto next_pkt_nopost;
  3786. }
  3787. work_mask |= opaque_key;
  3788. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3789. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3790. drop_it:
  3791. tg3_recycle_rx(tp, opaque_key,
  3792. desc_idx, *post_ptr);
  3793. drop_it_no_recycle:
  3794. /* Other statistics kept track of by card. */
  3795. tp->net_stats.rx_dropped++;
  3796. goto next_pkt;
  3797. }
  3798. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3799. ETH_FCS_LEN;
  3800. if (len > RX_COPY_THRESHOLD
  3801. && tp->rx_offset == NET_IP_ALIGN
  3802. /* rx_offset will likely not equal NET_IP_ALIGN
  3803. * if this is a 5701 card running in PCI-X mode
  3804. * [see tg3_get_invariants()]
  3805. */
  3806. ) {
  3807. int skb_size;
  3808. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3809. desc_idx, *post_ptr);
  3810. if (skb_size < 0)
  3811. goto drop_it;
  3812. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3813. PCI_DMA_FROMDEVICE);
  3814. skb_put(skb, len);
  3815. } else {
  3816. struct sk_buff *copy_skb;
  3817. tg3_recycle_rx(tp, opaque_key,
  3818. desc_idx, *post_ptr);
  3819. copy_skb = netdev_alloc_skb(tp->dev,
  3820. len + TG3_RAW_IP_ALIGN);
  3821. if (copy_skb == NULL)
  3822. goto drop_it_no_recycle;
  3823. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3824. skb_put(copy_skb, len);
  3825. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3826. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3827. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3828. /* We'll reuse the original ring buffer. */
  3829. skb = copy_skb;
  3830. }
  3831. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3832. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3833. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3834. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3835. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3836. else
  3837. skb->ip_summed = CHECKSUM_NONE;
  3838. skb->protocol = eth_type_trans(skb, tp->dev);
  3839. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3840. skb->protocol != htons(ETH_P_8021Q)) {
  3841. dev_kfree_skb(skb);
  3842. goto next_pkt;
  3843. }
  3844. #if TG3_VLAN_TAG_USED
  3845. if (tp->vlgrp != NULL &&
  3846. desc->type_flags & RXD_FLAG_VLAN) {
  3847. tg3_vlan_rx(tp, skb,
  3848. desc->err_vlan & RXD_VLAN_MASK);
  3849. } else
  3850. #endif
  3851. napi_gro_receive(&tp->napi, skb);
  3852. received++;
  3853. budget--;
  3854. next_pkt:
  3855. (*post_ptr)++;
  3856. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3857. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3858. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3859. TG3_64BIT_REG_LOW, idx);
  3860. work_mask &= ~RXD_OPAQUE_RING_STD;
  3861. rx_std_posted = 0;
  3862. }
  3863. next_pkt_nopost:
  3864. sw_idx++;
  3865. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3866. /* Refresh hw_idx to see if there is new work */
  3867. if (sw_idx == hw_idx) {
  3868. hw_idx = tp->hw_status->idx[0].rx_producer;
  3869. rmb();
  3870. }
  3871. }
  3872. /* ACK the status ring. */
  3873. tp->rx_rcb_ptr = sw_idx;
  3874. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3875. /* Refill RX ring(s). */
  3876. if (work_mask & RXD_OPAQUE_RING_STD) {
  3877. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3878. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3879. sw_idx);
  3880. }
  3881. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3882. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3883. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3884. sw_idx);
  3885. }
  3886. mmiowb();
  3887. return received;
  3888. }
  3889. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3890. {
  3891. struct tg3_hw_status *sblk = tp->hw_status;
  3892. /* handle link change and other phy events */
  3893. if (!(tp->tg3_flags &
  3894. (TG3_FLAG_USE_LINKCHG_REG |
  3895. TG3_FLAG_POLL_SERDES))) {
  3896. if (sblk->status & SD_STATUS_LINK_CHG) {
  3897. sblk->status = SD_STATUS_UPDATED |
  3898. (sblk->status & ~SD_STATUS_LINK_CHG);
  3899. spin_lock(&tp->lock);
  3900. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3901. tw32_f(MAC_STATUS,
  3902. (MAC_STATUS_SYNC_CHANGED |
  3903. MAC_STATUS_CFG_CHANGED |
  3904. MAC_STATUS_MI_COMPLETION |
  3905. MAC_STATUS_LNKSTATE_CHANGED));
  3906. udelay(40);
  3907. } else
  3908. tg3_setup_phy(tp, 0);
  3909. spin_unlock(&tp->lock);
  3910. }
  3911. }
  3912. /* run TX completion thread */
  3913. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3914. tg3_tx(tp);
  3915. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3916. return work_done;
  3917. }
  3918. /* run RX thread, within the bounds set by NAPI.
  3919. * All RX "locking" is done by ensuring outside
  3920. * code synchronizes with tg3->napi.poll()
  3921. */
  3922. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3923. work_done += tg3_rx(tp, budget - work_done);
  3924. return work_done;
  3925. }
  3926. static int tg3_poll(struct napi_struct *napi, int budget)
  3927. {
  3928. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3929. int work_done = 0;
  3930. struct tg3_hw_status *sblk = tp->hw_status;
  3931. while (1) {
  3932. work_done = tg3_poll_work(tp, work_done, budget);
  3933. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3934. goto tx_recovery;
  3935. if (unlikely(work_done >= budget))
  3936. break;
  3937. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3938. /* tp->last_tag is used in tg3_restart_ints() below
  3939. * to tell the hw how much work has been processed,
  3940. * so we must read it before checking for more work.
  3941. */
  3942. tp->last_tag = sblk->status_tag;
  3943. tp->last_irq_tag = tp->last_tag;
  3944. rmb();
  3945. } else
  3946. sblk->status &= ~SD_STATUS_UPDATED;
  3947. if (likely(!tg3_has_work(tp))) {
  3948. napi_complete(napi);
  3949. tg3_restart_ints(tp);
  3950. break;
  3951. }
  3952. }
  3953. return work_done;
  3954. tx_recovery:
  3955. /* work_done is guaranteed to be less than budget. */
  3956. napi_complete(napi);
  3957. schedule_work(&tp->reset_task);
  3958. return work_done;
  3959. }
  3960. static void tg3_irq_quiesce(struct tg3 *tp)
  3961. {
  3962. BUG_ON(tp->irq_sync);
  3963. tp->irq_sync = 1;
  3964. smp_mb();
  3965. synchronize_irq(tp->pdev->irq);
  3966. }
  3967. static inline int tg3_irq_sync(struct tg3 *tp)
  3968. {
  3969. return tp->irq_sync;
  3970. }
  3971. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3972. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3973. * with as well. Most of the time, this is not necessary except when
  3974. * shutting down the device.
  3975. */
  3976. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3977. {
  3978. spin_lock_bh(&tp->lock);
  3979. if (irq_sync)
  3980. tg3_irq_quiesce(tp);
  3981. }
  3982. static inline void tg3_full_unlock(struct tg3 *tp)
  3983. {
  3984. spin_unlock_bh(&tp->lock);
  3985. }
  3986. /* One-shot MSI handler - Chip automatically disables interrupt
  3987. * after sending MSI so driver doesn't have to do it.
  3988. */
  3989. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3990. {
  3991. struct net_device *dev = dev_id;
  3992. struct tg3 *tp = netdev_priv(dev);
  3993. prefetch(tp->hw_status);
  3994. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3995. if (likely(!tg3_irq_sync(tp)))
  3996. napi_schedule(&tp->napi);
  3997. return IRQ_HANDLED;
  3998. }
  3999. /* MSI ISR - No need to check for interrupt sharing and no need to
  4000. * flush status block and interrupt mailbox. PCI ordering rules
  4001. * guarantee that MSI will arrive after the status block.
  4002. */
  4003. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4004. {
  4005. struct net_device *dev = dev_id;
  4006. struct tg3 *tp = netdev_priv(dev);
  4007. prefetch(tp->hw_status);
  4008. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4009. /*
  4010. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4011. * chip-internal interrupt pending events.
  4012. * Writing non-zero to intr-mbox-0 additional tells the
  4013. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4014. * event coalescing.
  4015. */
  4016. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4017. if (likely(!tg3_irq_sync(tp)))
  4018. napi_schedule(&tp->napi);
  4019. return IRQ_RETVAL(1);
  4020. }
  4021. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4022. {
  4023. struct net_device *dev = dev_id;
  4024. struct tg3 *tp = netdev_priv(dev);
  4025. struct tg3_hw_status *sblk = tp->hw_status;
  4026. unsigned int handled = 1;
  4027. /* In INTx mode, it is possible for the interrupt to arrive at
  4028. * the CPU before the status block posted prior to the interrupt.
  4029. * Reading the PCI State register will confirm whether the
  4030. * interrupt is ours and will flush the status block.
  4031. */
  4032. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4033. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4034. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4035. handled = 0;
  4036. goto out;
  4037. }
  4038. }
  4039. /*
  4040. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4041. * chip-internal interrupt pending events.
  4042. * Writing non-zero to intr-mbox-0 additional tells the
  4043. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4044. * event coalescing.
  4045. *
  4046. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4047. * spurious interrupts. The flush impacts performance but
  4048. * excessive spurious interrupts can be worse in some cases.
  4049. */
  4050. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4051. if (tg3_irq_sync(tp))
  4052. goto out;
  4053. sblk->status &= ~SD_STATUS_UPDATED;
  4054. if (likely(tg3_has_work(tp))) {
  4055. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4056. napi_schedule(&tp->napi);
  4057. } else {
  4058. /* No work, shared interrupt perhaps? re-enable
  4059. * interrupts, and flush that PCI write
  4060. */
  4061. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4062. 0x00000000);
  4063. }
  4064. out:
  4065. return IRQ_RETVAL(handled);
  4066. }
  4067. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4068. {
  4069. struct net_device *dev = dev_id;
  4070. struct tg3 *tp = netdev_priv(dev);
  4071. struct tg3_hw_status *sblk = tp->hw_status;
  4072. unsigned int handled = 1;
  4073. /* In INTx mode, it is possible for the interrupt to arrive at
  4074. * the CPU before the status block posted prior to the interrupt.
  4075. * Reading the PCI State register will confirm whether the
  4076. * interrupt is ours and will flush the status block.
  4077. */
  4078. if (unlikely(sblk->status_tag == tp->last_irq_tag)) {
  4079. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4080. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4081. handled = 0;
  4082. goto out;
  4083. }
  4084. }
  4085. /*
  4086. * writing any value to intr-mbox-0 clears PCI INTA# and
  4087. * chip-internal interrupt pending events.
  4088. * writing non-zero to intr-mbox-0 additional tells the
  4089. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4090. * event coalescing.
  4091. *
  4092. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4093. * spurious interrupts. The flush impacts performance but
  4094. * excessive spurious interrupts can be worse in some cases.
  4095. */
  4096. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4097. /*
  4098. * In a shared interrupt configuration, sometimes other devices'
  4099. * interrupts will scream. We record the current status tag here
  4100. * so that the above check can report that the screaming interrupts
  4101. * are unhandled. Eventually they will be silenced.
  4102. */
  4103. tp->last_irq_tag = sblk->status_tag;
  4104. if (tg3_irq_sync(tp))
  4105. goto out;
  4106. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4107. napi_schedule(&tp->napi);
  4108. out:
  4109. return IRQ_RETVAL(handled);
  4110. }
  4111. /* ISR for interrupt test */
  4112. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4113. {
  4114. struct net_device *dev = dev_id;
  4115. struct tg3 *tp = netdev_priv(dev);
  4116. struct tg3_hw_status *sblk = tp->hw_status;
  4117. if ((sblk->status & SD_STATUS_UPDATED) ||
  4118. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4119. tg3_disable_ints(tp);
  4120. return IRQ_RETVAL(1);
  4121. }
  4122. return IRQ_RETVAL(0);
  4123. }
  4124. static int tg3_init_hw(struct tg3 *, int);
  4125. static int tg3_halt(struct tg3 *, int, int);
  4126. /* Restart hardware after configuration changes, self-test, etc.
  4127. * Invoked with tp->lock held.
  4128. */
  4129. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4130. __releases(tp->lock)
  4131. __acquires(tp->lock)
  4132. {
  4133. int err;
  4134. err = tg3_init_hw(tp, reset_phy);
  4135. if (err) {
  4136. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4137. "aborting.\n", tp->dev->name);
  4138. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4139. tg3_full_unlock(tp);
  4140. del_timer_sync(&tp->timer);
  4141. tp->irq_sync = 0;
  4142. napi_enable(&tp->napi);
  4143. dev_close(tp->dev);
  4144. tg3_full_lock(tp, 0);
  4145. }
  4146. return err;
  4147. }
  4148. #ifdef CONFIG_NET_POLL_CONTROLLER
  4149. static void tg3_poll_controller(struct net_device *dev)
  4150. {
  4151. struct tg3 *tp = netdev_priv(dev);
  4152. tg3_interrupt(tp->pdev->irq, dev);
  4153. }
  4154. #endif
  4155. static void tg3_reset_task(struct work_struct *work)
  4156. {
  4157. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4158. int err;
  4159. unsigned int restart_timer;
  4160. tg3_full_lock(tp, 0);
  4161. if (!netif_running(tp->dev)) {
  4162. tg3_full_unlock(tp);
  4163. return;
  4164. }
  4165. tg3_full_unlock(tp);
  4166. tg3_phy_stop(tp);
  4167. tg3_netif_stop(tp);
  4168. tg3_full_lock(tp, 1);
  4169. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4170. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4171. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4172. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4173. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4174. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4175. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4176. }
  4177. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4178. err = tg3_init_hw(tp, 1);
  4179. if (err)
  4180. goto out;
  4181. tg3_netif_start(tp);
  4182. if (restart_timer)
  4183. mod_timer(&tp->timer, jiffies + 1);
  4184. out:
  4185. tg3_full_unlock(tp);
  4186. if (!err)
  4187. tg3_phy_start(tp);
  4188. }
  4189. static void tg3_dump_short_state(struct tg3 *tp)
  4190. {
  4191. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4192. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4193. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4194. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4195. }
  4196. static void tg3_tx_timeout(struct net_device *dev)
  4197. {
  4198. struct tg3 *tp = netdev_priv(dev);
  4199. if (netif_msg_tx_err(tp)) {
  4200. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4201. dev->name);
  4202. tg3_dump_short_state(tp);
  4203. }
  4204. schedule_work(&tp->reset_task);
  4205. }
  4206. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4207. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4208. {
  4209. u32 base = (u32) mapping & 0xffffffff;
  4210. return ((base > 0xffffdcc0) &&
  4211. (base + len + 8 < base));
  4212. }
  4213. /* Test for DMA addresses > 40-bit */
  4214. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4215. int len)
  4216. {
  4217. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4218. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4219. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4220. return 0;
  4221. #else
  4222. return 0;
  4223. #endif
  4224. }
  4225. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4226. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4227. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4228. u32 last_plus_one, u32 *start,
  4229. u32 base_flags, u32 mss)
  4230. {
  4231. struct sk_buff *new_skb;
  4232. dma_addr_t new_addr = 0;
  4233. u32 entry = *start;
  4234. int i, ret = 0;
  4235. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4236. new_skb = skb_copy(skb, GFP_ATOMIC);
  4237. else {
  4238. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4239. new_skb = skb_copy_expand(skb,
  4240. skb_headroom(skb) + more_headroom,
  4241. skb_tailroom(skb), GFP_ATOMIC);
  4242. }
  4243. if (!new_skb) {
  4244. ret = -1;
  4245. } else {
  4246. /* New SKB is guaranteed to be linear. */
  4247. entry = *start;
  4248. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4249. new_addr = skb_shinfo(new_skb)->dma_head;
  4250. /* Make sure new skb does not cross any 4G boundaries.
  4251. * Drop the packet if it does.
  4252. */
  4253. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4254. if (!ret)
  4255. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4256. DMA_TO_DEVICE);
  4257. ret = -1;
  4258. dev_kfree_skb(new_skb);
  4259. new_skb = NULL;
  4260. } else {
  4261. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4262. base_flags, 1 | (mss << 1));
  4263. *start = NEXT_TX(entry);
  4264. }
  4265. }
  4266. /* Now clean up the sw ring entries. */
  4267. i = 0;
  4268. while (entry != last_plus_one) {
  4269. if (i == 0) {
  4270. tp->tx_buffers[entry].skb = new_skb;
  4271. } else {
  4272. tp->tx_buffers[entry].skb = NULL;
  4273. }
  4274. entry = NEXT_TX(entry);
  4275. i++;
  4276. }
  4277. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4278. dev_kfree_skb(skb);
  4279. return ret;
  4280. }
  4281. static void tg3_set_txd(struct tg3 *tp, int entry,
  4282. dma_addr_t mapping, int len, u32 flags,
  4283. u32 mss_and_is_end)
  4284. {
  4285. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4286. int is_end = (mss_and_is_end & 0x1);
  4287. u32 mss = (mss_and_is_end >> 1);
  4288. u32 vlan_tag = 0;
  4289. if (is_end)
  4290. flags |= TXD_FLAG_END;
  4291. if (flags & TXD_FLAG_VLAN) {
  4292. vlan_tag = flags >> 16;
  4293. flags &= 0xffff;
  4294. }
  4295. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4296. txd->addr_hi = ((u64) mapping >> 32);
  4297. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4298. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4299. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4300. }
  4301. /* hard_start_xmit for devices that don't have any bugs and
  4302. * support TG3_FLG2_HW_TSO_2 only.
  4303. */
  4304. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4305. {
  4306. struct tg3 *tp = netdev_priv(dev);
  4307. u32 len, entry, base_flags, mss;
  4308. struct skb_shared_info *sp;
  4309. dma_addr_t mapping;
  4310. len = skb_headlen(skb);
  4311. /* We are running in BH disabled context with netif_tx_lock
  4312. * and TX reclaim runs via tp->napi.poll inside of a software
  4313. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4314. * no IRQ context deadlocks to worry about either. Rejoice!
  4315. */
  4316. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4317. if (!netif_queue_stopped(dev)) {
  4318. netif_stop_queue(dev);
  4319. /* This is a hard error, log it. */
  4320. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4321. "queue awake!\n", dev->name);
  4322. }
  4323. return NETDEV_TX_BUSY;
  4324. }
  4325. entry = tp->tx_prod;
  4326. base_flags = 0;
  4327. mss = 0;
  4328. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4329. int tcp_opt_len, ip_tcp_len;
  4330. if (skb_header_cloned(skb) &&
  4331. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4332. dev_kfree_skb(skb);
  4333. goto out_unlock;
  4334. }
  4335. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4336. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4337. else {
  4338. struct iphdr *iph = ip_hdr(skb);
  4339. tcp_opt_len = tcp_optlen(skb);
  4340. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4341. iph->check = 0;
  4342. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4343. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4344. }
  4345. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4346. TXD_FLAG_CPU_POST_DMA);
  4347. tcp_hdr(skb)->check = 0;
  4348. }
  4349. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4350. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4351. #if TG3_VLAN_TAG_USED
  4352. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4353. base_flags |= (TXD_FLAG_VLAN |
  4354. (vlan_tx_tag_get(skb) << 16));
  4355. #endif
  4356. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4357. dev_kfree_skb(skb);
  4358. goto out_unlock;
  4359. }
  4360. sp = skb_shinfo(skb);
  4361. mapping = sp->dma_head;
  4362. tp->tx_buffers[entry].skb = skb;
  4363. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4364. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4365. entry = NEXT_TX(entry);
  4366. /* Now loop through additional data fragments, and queue them. */
  4367. if (skb_shinfo(skb)->nr_frags > 0) {
  4368. unsigned int i, last;
  4369. last = skb_shinfo(skb)->nr_frags - 1;
  4370. for (i = 0; i <= last; i++) {
  4371. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4372. len = frag->size;
  4373. mapping = sp->dma_maps[i];
  4374. tp->tx_buffers[entry].skb = NULL;
  4375. tg3_set_txd(tp, entry, mapping, len,
  4376. base_flags, (i == last) | (mss << 1));
  4377. entry = NEXT_TX(entry);
  4378. }
  4379. }
  4380. /* Packets are ready, update Tx producer idx local and on card. */
  4381. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4382. tp->tx_prod = entry;
  4383. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4384. netif_stop_queue(dev);
  4385. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4386. netif_wake_queue(tp->dev);
  4387. }
  4388. out_unlock:
  4389. mmiowb();
  4390. return NETDEV_TX_OK;
  4391. }
  4392. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4393. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4394. * TSO header is greater than 80 bytes.
  4395. */
  4396. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4397. {
  4398. struct sk_buff *segs, *nskb;
  4399. /* Estimate the number of fragments in the worst case */
  4400. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4401. netif_stop_queue(tp->dev);
  4402. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4403. return NETDEV_TX_BUSY;
  4404. netif_wake_queue(tp->dev);
  4405. }
  4406. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4407. if (IS_ERR(segs))
  4408. goto tg3_tso_bug_end;
  4409. do {
  4410. nskb = segs;
  4411. segs = segs->next;
  4412. nskb->next = NULL;
  4413. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4414. } while (segs);
  4415. tg3_tso_bug_end:
  4416. dev_kfree_skb(skb);
  4417. return NETDEV_TX_OK;
  4418. }
  4419. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4420. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4421. */
  4422. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4423. {
  4424. struct tg3 *tp = netdev_priv(dev);
  4425. u32 len, entry, base_flags, mss;
  4426. struct skb_shared_info *sp;
  4427. int would_hit_hwbug;
  4428. dma_addr_t mapping;
  4429. len = skb_headlen(skb);
  4430. /* We are running in BH disabled context with netif_tx_lock
  4431. * and TX reclaim runs via tp->napi.poll inside of a software
  4432. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4433. * no IRQ context deadlocks to worry about either. Rejoice!
  4434. */
  4435. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4436. if (!netif_queue_stopped(dev)) {
  4437. netif_stop_queue(dev);
  4438. /* This is a hard error, log it. */
  4439. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4440. "queue awake!\n", dev->name);
  4441. }
  4442. return NETDEV_TX_BUSY;
  4443. }
  4444. entry = tp->tx_prod;
  4445. base_flags = 0;
  4446. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4447. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4448. mss = 0;
  4449. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4450. struct iphdr *iph;
  4451. int tcp_opt_len, ip_tcp_len, hdr_len;
  4452. if (skb_header_cloned(skb) &&
  4453. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4454. dev_kfree_skb(skb);
  4455. goto out_unlock;
  4456. }
  4457. tcp_opt_len = tcp_optlen(skb);
  4458. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4459. hdr_len = ip_tcp_len + tcp_opt_len;
  4460. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4461. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4462. return (tg3_tso_bug(tp, skb));
  4463. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4464. TXD_FLAG_CPU_POST_DMA);
  4465. iph = ip_hdr(skb);
  4466. iph->check = 0;
  4467. iph->tot_len = htons(mss + hdr_len);
  4468. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4469. tcp_hdr(skb)->check = 0;
  4470. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4471. } else
  4472. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4473. iph->daddr, 0,
  4474. IPPROTO_TCP,
  4475. 0);
  4476. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4477. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4478. if (tcp_opt_len || iph->ihl > 5) {
  4479. int tsflags;
  4480. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4481. mss |= (tsflags << 11);
  4482. }
  4483. } else {
  4484. if (tcp_opt_len || iph->ihl > 5) {
  4485. int tsflags;
  4486. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4487. base_flags |= tsflags << 12;
  4488. }
  4489. }
  4490. }
  4491. #if TG3_VLAN_TAG_USED
  4492. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4493. base_flags |= (TXD_FLAG_VLAN |
  4494. (vlan_tx_tag_get(skb) << 16));
  4495. #endif
  4496. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4497. dev_kfree_skb(skb);
  4498. goto out_unlock;
  4499. }
  4500. sp = skb_shinfo(skb);
  4501. mapping = sp->dma_head;
  4502. tp->tx_buffers[entry].skb = skb;
  4503. would_hit_hwbug = 0;
  4504. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4505. would_hit_hwbug = 1;
  4506. else if (tg3_4g_overflow_test(mapping, len))
  4507. would_hit_hwbug = 1;
  4508. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4509. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4510. entry = NEXT_TX(entry);
  4511. /* Now loop through additional data fragments, and queue them. */
  4512. if (skb_shinfo(skb)->nr_frags > 0) {
  4513. unsigned int i, last;
  4514. last = skb_shinfo(skb)->nr_frags - 1;
  4515. for (i = 0; i <= last; i++) {
  4516. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4517. len = frag->size;
  4518. mapping = sp->dma_maps[i];
  4519. tp->tx_buffers[entry].skb = NULL;
  4520. if (tg3_4g_overflow_test(mapping, len))
  4521. would_hit_hwbug = 1;
  4522. if (tg3_40bit_overflow_test(tp, mapping, len))
  4523. would_hit_hwbug = 1;
  4524. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4525. tg3_set_txd(tp, entry, mapping, len,
  4526. base_flags, (i == last)|(mss << 1));
  4527. else
  4528. tg3_set_txd(tp, entry, mapping, len,
  4529. base_flags, (i == last));
  4530. entry = NEXT_TX(entry);
  4531. }
  4532. }
  4533. if (would_hit_hwbug) {
  4534. u32 last_plus_one = entry;
  4535. u32 start;
  4536. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4537. start &= (TG3_TX_RING_SIZE - 1);
  4538. /* If the workaround fails due to memory/mapping
  4539. * failure, silently drop this packet.
  4540. */
  4541. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4542. &start, base_flags, mss))
  4543. goto out_unlock;
  4544. entry = start;
  4545. }
  4546. /* Packets are ready, update Tx producer idx local and on card. */
  4547. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4548. tp->tx_prod = entry;
  4549. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4550. netif_stop_queue(dev);
  4551. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4552. netif_wake_queue(tp->dev);
  4553. }
  4554. out_unlock:
  4555. mmiowb();
  4556. return NETDEV_TX_OK;
  4557. }
  4558. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4559. int new_mtu)
  4560. {
  4561. dev->mtu = new_mtu;
  4562. if (new_mtu > ETH_DATA_LEN) {
  4563. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4564. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4565. ethtool_op_set_tso(dev, 0);
  4566. }
  4567. else
  4568. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4569. } else {
  4570. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4571. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4572. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4573. }
  4574. }
  4575. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4576. {
  4577. struct tg3 *tp = netdev_priv(dev);
  4578. int err;
  4579. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4580. return -EINVAL;
  4581. if (!netif_running(dev)) {
  4582. /* We'll just catch it later when the
  4583. * device is up'd.
  4584. */
  4585. tg3_set_mtu(dev, tp, new_mtu);
  4586. return 0;
  4587. }
  4588. tg3_phy_stop(tp);
  4589. tg3_netif_stop(tp);
  4590. tg3_full_lock(tp, 1);
  4591. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4592. tg3_set_mtu(dev, tp, new_mtu);
  4593. err = tg3_restart_hw(tp, 0);
  4594. if (!err)
  4595. tg3_netif_start(tp);
  4596. tg3_full_unlock(tp);
  4597. if (!err)
  4598. tg3_phy_start(tp);
  4599. return err;
  4600. }
  4601. /* Free up pending packets in all rx/tx rings.
  4602. *
  4603. * The chip has been shut down and the driver detached from
  4604. * the networking, so no interrupts or new tx packets will
  4605. * end up in the driver. tp->{tx,}lock is not held and we are not
  4606. * in an interrupt context and thus may sleep.
  4607. */
  4608. static void tg3_free_rings(struct tg3 *tp)
  4609. {
  4610. struct ring_info *rxp;
  4611. int i;
  4612. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4613. rxp = &tp->rx_std_buffers[i];
  4614. if (rxp->skb == NULL)
  4615. continue;
  4616. pci_unmap_single(tp->pdev,
  4617. pci_unmap_addr(rxp, mapping),
  4618. tp->rx_pkt_map_sz,
  4619. PCI_DMA_FROMDEVICE);
  4620. dev_kfree_skb_any(rxp->skb);
  4621. rxp->skb = NULL;
  4622. }
  4623. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4624. rxp = &tp->rx_jumbo_buffers[i];
  4625. if (rxp->skb == NULL)
  4626. continue;
  4627. pci_unmap_single(tp->pdev,
  4628. pci_unmap_addr(rxp, mapping),
  4629. TG3_RX_JMB_MAP_SZ,
  4630. PCI_DMA_FROMDEVICE);
  4631. dev_kfree_skb_any(rxp->skb);
  4632. rxp->skb = NULL;
  4633. }
  4634. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4635. struct tx_ring_info *txp;
  4636. struct sk_buff *skb;
  4637. txp = &tp->tx_buffers[i];
  4638. skb = txp->skb;
  4639. if (skb == NULL) {
  4640. i++;
  4641. continue;
  4642. }
  4643. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4644. txp->skb = NULL;
  4645. i += skb_shinfo(skb)->nr_frags + 1;
  4646. dev_kfree_skb_any(skb);
  4647. }
  4648. }
  4649. /* Initialize tx/rx rings for packet processing.
  4650. *
  4651. * The chip has been shut down and the driver detached from
  4652. * the networking, so no interrupts or new tx packets will
  4653. * end up in the driver. tp->{tx,}lock are held and thus
  4654. * we may not sleep.
  4655. */
  4656. static int tg3_init_rings(struct tg3 *tp)
  4657. {
  4658. u32 i, rx_pkt_dma_sz;
  4659. /* Free up all the SKBs. */
  4660. tg3_free_rings(tp);
  4661. /* Zero out all descriptors. */
  4662. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4663. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4664. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4665. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4666. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4667. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4668. tp->dev->mtu > ETH_DATA_LEN)
  4669. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4670. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4671. /* Initialize invariants of the rings, we only set this
  4672. * stuff once. This works because the card does not
  4673. * write into the rx buffer posting rings.
  4674. */
  4675. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4676. struct tg3_rx_buffer_desc *rxd;
  4677. rxd = &tp->rx_std[i];
  4678. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4679. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4680. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4681. (i << RXD_OPAQUE_INDEX_SHIFT));
  4682. }
  4683. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4684. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4685. struct tg3_rx_buffer_desc *rxd;
  4686. rxd = &tp->rx_jumbo[i];
  4687. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4688. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4689. RXD_FLAG_JUMBO;
  4690. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4691. (i << RXD_OPAQUE_INDEX_SHIFT));
  4692. }
  4693. }
  4694. /* Now allocate fresh SKBs for each rx ring. */
  4695. for (i = 0; i < tp->rx_pending; i++) {
  4696. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4697. printk(KERN_WARNING PFX
  4698. "%s: Using a smaller RX standard ring, "
  4699. "only %d out of %d buffers were allocated "
  4700. "successfully.\n",
  4701. tp->dev->name, i, tp->rx_pending);
  4702. if (i == 0)
  4703. return -ENOMEM;
  4704. tp->rx_pending = i;
  4705. break;
  4706. }
  4707. }
  4708. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4709. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4710. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4711. -1, i) < 0) {
  4712. printk(KERN_WARNING PFX
  4713. "%s: Using a smaller RX jumbo ring, "
  4714. "only %d out of %d buffers were "
  4715. "allocated successfully.\n",
  4716. tp->dev->name, i, tp->rx_jumbo_pending);
  4717. if (i == 0) {
  4718. tg3_free_rings(tp);
  4719. return -ENOMEM;
  4720. }
  4721. tp->rx_jumbo_pending = i;
  4722. break;
  4723. }
  4724. }
  4725. }
  4726. return 0;
  4727. }
  4728. /*
  4729. * Must not be invoked with interrupt sources disabled and
  4730. * the hardware shutdown down.
  4731. */
  4732. static void tg3_free_consistent(struct tg3 *tp)
  4733. {
  4734. kfree(tp->rx_std_buffers);
  4735. tp->rx_std_buffers = NULL;
  4736. if (tp->rx_std) {
  4737. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4738. tp->rx_std, tp->rx_std_mapping);
  4739. tp->rx_std = NULL;
  4740. }
  4741. if (tp->rx_jumbo) {
  4742. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4743. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4744. tp->rx_jumbo = NULL;
  4745. }
  4746. if (tp->rx_rcb) {
  4747. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4748. tp->rx_rcb, tp->rx_rcb_mapping);
  4749. tp->rx_rcb = NULL;
  4750. }
  4751. if (tp->tx_ring) {
  4752. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4753. tp->tx_ring, tp->tx_desc_mapping);
  4754. tp->tx_ring = NULL;
  4755. }
  4756. if (tp->hw_status) {
  4757. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4758. tp->hw_status, tp->status_mapping);
  4759. tp->hw_status = NULL;
  4760. }
  4761. if (tp->hw_stats) {
  4762. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4763. tp->hw_stats, tp->stats_mapping);
  4764. tp->hw_stats = NULL;
  4765. }
  4766. }
  4767. /*
  4768. * Must not be invoked with interrupt sources disabled and
  4769. * the hardware shutdown down. Can sleep.
  4770. */
  4771. static int tg3_alloc_consistent(struct tg3 *tp)
  4772. {
  4773. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4774. (TG3_RX_RING_SIZE +
  4775. TG3_RX_JUMBO_RING_SIZE)) +
  4776. (sizeof(struct tx_ring_info) *
  4777. TG3_TX_RING_SIZE),
  4778. GFP_KERNEL);
  4779. if (!tp->rx_std_buffers)
  4780. return -ENOMEM;
  4781. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4782. tp->tx_buffers = (struct tx_ring_info *)
  4783. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4784. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4785. &tp->rx_std_mapping);
  4786. if (!tp->rx_std)
  4787. goto err_out;
  4788. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4789. &tp->rx_jumbo_mapping);
  4790. if (!tp->rx_jumbo)
  4791. goto err_out;
  4792. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4793. &tp->rx_rcb_mapping);
  4794. if (!tp->rx_rcb)
  4795. goto err_out;
  4796. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4797. &tp->tx_desc_mapping);
  4798. if (!tp->tx_ring)
  4799. goto err_out;
  4800. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4801. TG3_HW_STATUS_SIZE,
  4802. &tp->status_mapping);
  4803. if (!tp->hw_status)
  4804. goto err_out;
  4805. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4806. sizeof(struct tg3_hw_stats),
  4807. &tp->stats_mapping);
  4808. if (!tp->hw_stats)
  4809. goto err_out;
  4810. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4811. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4812. return 0;
  4813. err_out:
  4814. tg3_free_consistent(tp);
  4815. return -ENOMEM;
  4816. }
  4817. #define MAX_WAIT_CNT 1000
  4818. /* To stop a block, clear the enable bit and poll till it
  4819. * clears. tp->lock is held.
  4820. */
  4821. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4822. {
  4823. unsigned int i;
  4824. u32 val;
  4825. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4826. switch (ofs) {
  4827. case RCVLSC_MODE:
  4828. case DMAC_MODE:
  4829. case MBFREE_MODE:
  4830. case BUFMGR_MODE:
  4831. case MEMARB_MODE:
  4832. /* We can't enable/disable these bits of the
  4833. * 5705/5750, just say success.
  4834. */
  4835. return 0;
  4836. default:
  4837. break;
  4838. }
  4839. }
  4840. val = tr32(ofs);
  4841. val &= ~enable_bit;
  4842. tw32_f(ofs, val);
  4843. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4844. udelay(100);
  4845. val = tr32(ofs);
  4846. if ((val & enable_bit) == 0)
  4847. break;
  4848. }
  4849. if (i == MAX_WAIT_CNT && !silent) {
  4850. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4851. "ofs=%lx enable_bit=%x\n",
  4852. ofs, enable_bit);
  4853. return -ENODEV;
  4854. }
  4855. return 0;
  4856. }
  4857. /* tp->lock is held. */
  4858. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4859. {
  4860. int i, err;
  4861. tg3_disable_ints(tp);
  4862. tp->rx_mode &= ~RX_MODE_ENABLE;
  4863. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4864. udelay(10);
  4865. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4866. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4867. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4868. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4869. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4870. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4871. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4872. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4873. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4874. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4875. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4876. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4877. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4878. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4879. tw32_f(MAC_MODE, tp->mac_mode);
  4880. udelay(40);
  4881. tp->tx_mode &= ~TX_MODE_ENABLE;
  4882. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4883. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4884. udelay(100);
  4885. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4886. break;
  4887. }
  4888. if (i >= MAX_WAIT_CNT) {
  4889. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4890. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4891. tp->dev->name, tr32(MAC_TX_MODE));
  4892. err |= -ENODEV;
  4893. }
  4894. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4895. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4896. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4897. tw32(FTQ_RESET, 0xffffffff);
  4898. tw32(FTQ_RESET, 0x00000000);
  4899. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4900. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4901. if (tp->hw_status)
  4902. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4903. if (tp->hw_stats)
  4904. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4905. return err;
  4906. }
  4907. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4908. {
  4909. int i;
  4910. u32 apedata;
  4911. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4912. if (apedata != APE_SEG_SIG_MAGIC)
  4913. return;
  4914. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4915. if (!(apedata & APE_FW_STATUS_READY))
  4916. return;
  4917. /* Wait for up to 1 millisecond for APE to service previous event. */
  4918. for (i = 0; i < 10; i++) {
  4919. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4920. return;
  4921. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4922. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4923. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4924. event | APE_EVENT_STATUS_EVENT_PENDING);
  4925. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4926. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4927. break;
  4928. udelay(100);
  4929. }
  4930. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4931. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4932. }
  4933. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4934. {
  4935. u32 event;
  4936. u32 apedata;
  4937. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4938. return;
  4939. switch (kind) {
  4940. case RESET_KIND_INIT:
  4941. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4942. APE_HOST_SEG_SIG_MAGIC);
  4943. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4944. APE_HOST_SEG_LEN_MAGIC);
  4945. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4946. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4947. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4948. APE_HOST_DRIVER_ID_MAGIC);
  4949. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4950. APE_HOST_BEHAV_NO_PHYLOCK);
  4951. event = APE_EVENT_STATUS_STATE_START;
  4952. break;
  4953. case RESET_KIND_SHUTDOWN:
  4954. /* With the interface we are currently using,
  4955. * APE does not track driver state. Wiping
  4956. * out the HOST SEGMENT SIGNATURE forces
  4957. * the APE to assume OS absent status.
  4958. */
  4959. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4960. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4961. break;
  4962. case RESET_KIND_SUSPEND:
  4963. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4964. break;
  4965. default:
  4966. return;
  4967. }
  4968. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4969. tg3_ape_send_event(tp, event);
  4970. }
  4971. /* tp->lock is held. */
  4972. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4973. {
  4974. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4975. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4976. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4977. switch (kind) {
  4978. case RESET_KIND_INIT:
  4979. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4980. DRV_STATE_START);
  4981. break;
  4982. case RESET_KIND_SHUTDOWN:
  4983. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4984. DRV_STATE_UNLOAD);
  4985. break;
  4986. case RESET_KIND_SUSPEND:
  4987. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4988. DRV_STATE_SUSPEND);
  4989. break;
  4990. default:
  4991. break;
  4992. }
  4993. }
  4994. if (kind == RESET_KIND_INIT ||
  4995. kind == RESET_KIND_SUSPEND)
  4996. tg3_ape_driver_state_change(tp, kind);
  4997. }
  4998. /* tp->lock is held. */
  4999. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5000. {
  5001. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5002. switch (kind) {
  5003. case RESET_KIND_INIT:
  5004. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5005. DRV_STATE_START_DONE);
  5006. break;
  5007. case RESET_KIND_SHUTDOWN:
  5008. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5009. DRV_STATE_UNLOAD_DONE);
  5010. break;
  5011. default:
  5012. break;
  5013. }
  5014. }
  5015. if (kind == RESET_KIND_SHUTDOWN)
  5016. tg3_ape_driver_state_change(tp, kind);
  5017. }
  5018. /* tp->lock is held. */
  5019. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5020. {
  5021. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5022. switch (kind) {
  5023. case RESET_KIND_INIT:
  5024. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5025. DRV_STATE_START);
  5026. break;
  5027. case RESET_KIND_SHUTDOWN:
  5028. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5029. DRV_STATE_UNLOAD);
  5030. break;
  5031. case RESET_KIND_SUSPEND:
  5032. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5033. DRV_STATE_SUSPEND);
  5034. break;
  5035. default:
  5036. break;
  5037. }
  5038. }
  5039. }
  5040. static int tg3_poll_fw(struct tg3 *tp)
  5041. {
  5042. int i;
  5043. u32 val;
  5044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5045. /* Wait up to 20ms for init done. */
  5046. for (i = 0; i < 200; i++) {
  5047. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5048. return 0;
  5049. udelay(100);
  5050. }
  5051. return -ENODEV;
  5052. }
  5053. /* Wait for firmware initialization to complete. */
  5054. for (i = 0; i < 100000; i++) {
  5055. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5056. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5057. break;
  5058. udelay(10);
  5059. }
  5060. /* Chip might not be fitted with firmware. Some Sun onboard
  5061. * parts are configured like that. So don't signal the timeout
  5062. * of the above loop as an error, but do report the lack of
  5063. * running firmware once.
  5064. */
  5065. if (i >= 100000 &&
  5066. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5067. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5068. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5069. tp->dev->name);
  5070. }
  5071. return 0;
  5072. }
  5073. /* Save PCI command register before chip reset */
  5074. static void tg3_save_pci_state(struct tg3 *tp)
  5075. {
  5076. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5077. }
  5078. /* Restore PCI state after chip reset */
  5079. static void tg3_restore_pci_state(struct tg3 *tp)
  5080. {
  5081. u32 val;
  5082. /* Re-enable indirect register accesses. */
  5083. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5084. tp->misc_host_ctrl);
  5085. /* Set MAX PCI retry to zero. */
  5086. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5087. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5088. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5089. val |= PCISTATE_RETRY_SAME_DMA;
  5090. /* Allow reads and writes to the APE register and memory space. */
  5091. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5092. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5093. PCISTATE_ALLOW_APE_SHMEM_WR;
  5094. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5095. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5096. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5097. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5098. pcie_set_readrq(tp->pdev, 4096);
  5099. else {
  5100. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5101. tp->pci_cacheline_sz);
  5102. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5103. tp->pci_lat_timer);
  5104. }
  5105. }
  5106. /* Make sure PCI-X relaxed ordering bit is clear. */
  5107. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5108. u16 pcix_cmd;
  5109. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5110. &pcix_cmd);
  5111. pcix_cmd &= ~PCI_X_CMD_ERO;
  5112. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5113. pcix_cmd);
  5114. }
  5115. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5116. /* Chip reset on 5780 will reset MSI enable bit,
  5117. * so need to restore it.
  5118. */
  5119. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5120. u16 ctrl;
  5121. pci_read_config_word(tp->pdev,
  5122. tp->msi_cap + PCI_MSI_FLAGS,
  5123. &ctrl);
  5124. pci_write_config_word(tp->pdev,
  5125. tp->msi_cap + PCI_MSI_FLAGS,
  5126. ctrl | PCI_MSI_FLAGS_ENABLE);
  5127. val = tr32(MSGINT_MODE);
  5128. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5129. }
  5130. }
  5131. }
  5132. static void tg3_stop_fw(struct tg3 *);
  5133. /* tp->lock is held. */
  5134. static int tg3_chip_reset(struct tg3 *tp)
  5135. {
  5136. u32 val;
  5137. void (*write_op)(struct tg3 *, u32, u32);
  5138. int err;
  5139. tg3_nvram_lock(tp);
  5140. tg3_mdio_stop(tp);
  5141. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5142. /* No matching tg3_nvram_unlock() after this because
  5143. * chip reset below will undo the nvram lock.
  5144. */
  5145. tp->nvram_lock_cnt = 0;
  5146. /* GRC_MISC_CFG core clock reset will clear the memory
  5147. * enable bit in PCI register 4 and the MSI enable bit
  5148. * on some chips, so we save relevant registers here.
  5149. */
  5150. tg3_save_pci_state(tp);
  5151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5152. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5153. tw32(GRC_FASTBOOT_PC, 0);
  5154. /*
  5155. * We must avoid the readl() that normally takes place.
  5156. * It locks machines, causes machine checks, and other
  5157. * fun things. So, temporarily disable the 5701
  5158. * hardware workaround, while we do the reset.
  5159. */
  5160. write_op = tp->write32;
  5161. if (write_op == tg3_write_flush_reg32)
  5162. tp->write32 = tg3_write32;
  5163. /* Prevent the irq handler from reading or writing PCI registers
  5164. * during chip reset when the memory enable bit in the PCI command
  5165. * register may be cleared. The chip does not generate interrupt
  5166. * at this time, but the irq handler may still be called due to irq
  5167. * sharing or irqpoll.
  5168. */
  5169. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5170. if (tp->hw_status) {
  5171. tp->hw_status->status = 0;
  5172. tp->hw_status->status_tag = 0;
  5173. }
  5174. tp->last_tag = 0;
  5175. tp->last_irq_tag = 0;
  5176. smp_mb();
  5177. synchronize_irq(tp->pdev->irq);
  5178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5179. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5180. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5181. }
  5182. /* do the reset */
  5183. val = GRC_MISC_CFG_CORECLK_RESET;
  5184. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5185. if (tr32(0x7e2c) == 0x60) {
  5186. tw32(0x7e2c, 0x20);
  5187. }
  5188. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5189. tw32(GRC_MISC_CFG, (1 << 29));
  5190. val |= (1 << 29);
  5191. }
  5192. }
  5193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5194. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5195. tw32(GRC_VCPU_EXT_CTRL,
  5196. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5197. }
  5198. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5199. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5200. tw32(GRC_MISC_CFG, val);
  5201. /* restore 5701 hardware bug workaround write method */
  5202. tp->write32 = write_op;
  5203. /* Unfortunately, we have to delay before the PCI read back.
  5204. * Some 575X chips even will not respond to a PCI cfg access
  5205. * when the reset command is given to the chip.
  5206. *
  5207. * How do these hardware designers expect things to work
  5208. * properly if the PCI write is posted for a long period
  5209. * of time? It is always necessary to have some method by
  5210. * which a register read back can occur to push the write
  5211. * out which does the reset.
  5212. *
  5213. * For most tg3 variants the trick below was working.
  5214. * Ho hum...
  5215. */
  5216. udelay(120);
  5217. /* Flush PCI posted writes. The normal MMIO registers
  5218. * are inaccessible at this time so this is the only
  5219. * way to make this reliably (actually, this is no longer
  5220. * the case, see above). I tried to use indirect
  5221. * register read/write but this upset some 5701 variants.
  5222. */
  5223. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5224. udelay(120);
  5225. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5226. u16 val16;
  5227. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5228. int i;
  5229. u32 cfg_val;
  5230. /* Wait for link training to complete. */
  5231. for (i = 0; i < 5000; i++)
  5232. udelay(100);
  5233. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5234. pci_write_config_dword(tp->pdev, 0xc4,
  5235. cfg_val | (1 << 15));
  5236. }
  5237. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5238. pci_read_config_word(tp->pdev,
  5239. tp->pcie_cap + PCI_EXP_DEVCTL,
  5240. &val16);
  5241. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5242. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5243. /*
  5244. * Older PCIe devices only support the 128 byte
  5245. * MPS setting. Enforce the restriction.
  5246. */
  5247. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5248. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5249. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5250. pci_write_config_word(tp->pdev,
  5251. tp->pcie_cap + PCI_EXP_DEVCTL,
  5252. val16);
  5253. pcie_set_readrq(tp->pdev, 4096);
  5254. /* Clear error status */
  5255. pci_write_config_word(tp->pdev,
  5256. tp->pcie_cap + PCI_EXP_DEVSTA,
  5257. PCI_EXP_DEVSTA_CED |
  5258. PCI_EXP_DEVSTA_NFED |
  5259. PCI_EXP_DEVSTA_FED |
  5260. PCI_EXP_DEVSTA_URD);
  5261. }
  5262. tg3_restore_pci_state(tp);
  5263. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5264. val = 0;
  5265. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5266. val = tr32(MEMARB_MODE);
  5267. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5268. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5269. tg3_stop_fw(tp);
  5270. tw32(0x5000, 0x400);
  5271. }
  5272. tw32(GRC_MODE, tp->grc_mode);
  5273. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5274. val = tr32(0xc4);
  5275. tw32(0xc4, val | (1 << 15));
  5276. }
  5277. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5279. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5280. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5281. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5282. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5283. }
  5284. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5285. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5286. tw32_f(MAC_MODE, tp->mac_mode);
  5287. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5288. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5289. tw32_f(MAC_MODE, tp->mac_mode);
  5290. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5291. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5292. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5293. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5294. tw32_f(MAC_MODE, tp->mac_mode);
  5295. } else
  5296. tw32_f(MAC_MODE, 0);
  5297. udelay(40);
  5298. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5299. err = tg3_poll_fw(tp);
  5300. if (err)
  5301. return err;
  5302. tg3_mdio_start(tp);
  5303. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5304. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5305. val = tr32(0x7c00);
  5306. tw32(0x7c00, val | (1 << 25));
  5307. }
  5308. /* Reprobe ASF enable state. */
  5309. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5310. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5311. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5312. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5313. u32 nic_cfg;
  5314. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5315. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5316. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5317. tp->last_event_jiffies = jiffies;
  5318. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5319. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5320. }
  5321. }
  5322. return 0;
  5323. }
  5324. /* tp->lock is held. */
  5325. static void tg3_stop_fw(struct tg3 *tp)
  5326. {
  5327. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5328. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5329. /* Wait for RX cpu to ACK the previous event. */
  5330. tg3_wait_for_event_ack(tp);
  5331. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5332. tg3_generate_fw_event(tp);
  5333. /* Wait for RX cpu to ACK this event. */
  5334. tg3_wait_for_event_ack(tp);
  5335. }
  5336. }
  5337. /* tp->lock is held. */
  5338. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5339. {
  5340. int err;
  5341. tg3_stop_fw(tp);
  5342. tg3_write_sig_pre_reset(tp, kind);
  5343. tg3_abort_hw(tp, silent);
  5344. err = tg3_chip_reset(tp);
  5345. __tg3_set_mac_addr(tp, 0);
  5346. tg3_write_sig_legacy(tp, kind);
  5347. tg3_write_sig_post_reset(tp, kind);
  5348. if (err)
  5349. return err;
  5350. return 0;
  5351. }
  5352. #define RX_CPU_SCRATCH_BASE 0x30000
  5353. #define RX_CPU_SCRATCH_SIZE 0x04000
  5354. #define TX_CPU_SCRATCH_BASE 0x34000
  5355. #define TX_CPU_SCRATCH_SIZE 0x04000
  5356. /* tp->lock is held. */
  5357. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5358. {
  5359. int i;
  5360. BUG_ON(offset == TX_CPU_BASE &&
  5361. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5363. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5364. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5365. return 0;
  5366. }
  5367. if (offset == RX_CPU_BASE) {
  5368. for (i = 0; i < 10000; i++) {
  5369. tw32(offset + CPU_STATE, 0xffffffff);
  5370. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5371. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5372. break;
  5373. }
  5374. tw32(offset + CPU_STATE, 0xffffffff);
  5375. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5376. udelay(10);
  5377. } else {
  5378. for (i = 0; i < 10000; i++) {
  5379. tw32(offset + CPU_STATE, 0xffffffff);
  5380. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5381. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5382. break;
  5383. }
  5384. }
  5385. if (i >= 10000) {
  5386. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5387. "and %s CPU\n",
  5388. tp->dev->name,
  5389. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5390. return -ENODEV;
  5391. }
  5392. /* Clear firmware's nvram arbitration. */
  5393. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5394. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5395. return 0;
  5396. }
  5397. struct fw_info {
  5398. unsigned int fw_base;
  5399. unsigned int fw_len;
  5400. const __be32 *fw_data;
  5401. };
  5402. /* tp->lock is held. */
  5403. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5404. int cpu_scratch_size, struct fw_info *info)
  5405. {
  5406. int err, lock_err, i;
  5407. void (*write_op)(struct tg3 *, u32, u32);
  5408. if (cpu_base == TX_CPU_BASE &&
  5409. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5410. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5411. "TX cpu firmware on %s which is 5705.\n",
  5412. tp->dev->name);
  5413. return -EINVAL;
  5414. }
  5415. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5416. write_op = tg3_write_mem;
  5417. else
  5418. write_op = tg3_write_indirect_reg32;
  5419. /* It is possible that bootcode is still loading at this point.
  5420. * Get the nvram lock first before halting the cpu.
  5421. */
  5422. lock_err = tg3_nvram_lock(tp);
  5423. err = tg3_halt_cpu(tp, cpu_base);
  5424. if (!lock_err)
  5425. tg3_nvram_unlock(tp);
  5426. if (err)
  5427. goto out;
  5428. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5429. write_op(tp, cpu_scratch_base + i, 0);
  5430. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5431. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5432. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5433. write_op(tp, (cpu_scratch_base +
  5434. (info->fw_base & 0xffff) +
  5435. (i * sizeof(u32))),
  5436. be32_to_cpu(info->fw_data[i]));
  5437. err = 0;
  5438. out:
  5439. return err;
  5440. }
  5441. /* tp->lock is held. */
  5442. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5443. {
  5444. struct fw_info info;
  5445. const __be32 *fw_data;
  5446. int err, i;
  5447. fw_data = (void *)tp->fw->data;
  5448. /* Firmware blob starts with version numbers, followed by
  5449. start address and length. We are setting complete length.
  5450. length = end_address_of_bss - start_address_of_text.
  5451. Remainder is the blob to be loaded contiguously
  5452. from start address. */
  5453. info.fw_base = be32_to_cpu(fw_data[1]);
  5454. info.fw_len = tp->fw->size - 12;
  5455. info.fw_data = &fw_data[3];
  5456. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5457. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5458. &info);
  5459. if (err)
  5460. return err;
  5461. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5462. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5463. &info);
  5464. if (err)
  5465. return err;
  5466. /* Now startup only the RX cpu. */
  5467. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5468. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5469. for (i = 0; i < 5; i++) {
  5470. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5471. break;
  5472. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5473. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5474. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5475. udelay(1000);
  5476. }
  5477. if (i >= 5) {
  5478. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5479. "to set RX CPU PC, is %08x should be %08x\n",
  5480. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5481. info.fw_base);
  5482. return -ENODEV;
  5483. }
  5484. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5485. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5486. return 0;
  5487. }
  5488. /* 5705 needs a special version of the TSO firmware. */
  5489. /* tp->lock is held. */
  5490. static int tg3_load_tso_firmware(struct tg3 *tp)
  5491. {
  5492. struct fw_info info;
  5493. const __be32 *fw_data;
  5494. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5495. int err, i;
  5496. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5497. return 0;
  5498. fw_data = (void *)tp->fw->data;
  5499. /* Firmware blob starts with version numbers, followed by
  5500. start address and length. We are setting complete length.
  5501. length = end_address_of_bss - start_address_of_text.
  5502. Remainder is the blob to be loaded contiguously
  5503. from start address. */
  5504. info.fw_base = be32_to_cpu(fw_data[1]);
  5505. cpu_scratch_size = tp->fw_len;
  5506. info.fw_len = tp->fw->size - 12;
  5507. info.fw_data = &fw_data[3];
  5508. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5509. cpu_base = RX_CPU_BASE;
  5510. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5511. } else {
  5512. cpu_base = TX_CPU_BASE;
  5513. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5514. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5515. }
  5516. err = tg3_load_firmware_cpu(tp, cpu_base,
  5517. cpu_scratch_base, cpu_scratch_size,
  5518. &info);
  5519. if (err)
  5520. return err;
  5521. /* Now startup the cpu. */
  5522. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5523. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5524. for (i = 0; i < 5; i++) {
  5525. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5526. break;
  5527. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5528. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5529. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5530. udelay(1000);
  5531. }
  5532. if (i >= 5) {
  5533. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5534. "to set CPU PC, is %08x should be %08x\n",
  5535. tp->dev->name, tr32(cpu_base + CPU_PC),
  5536. info.fw_base);
  5537. return -ENODEV;
  5538. }
  5539. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5540. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5541. return 0;
  5542. }
  5543. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5544. {
  5545. struct tg3 *tp = netdev_priv(dev);
  5546. struct sockaddr *addr = p;
  5547. int err = 0, skip_mac_1 = 0;
  5548. if (!is_valid_ether_addr(addr->sa_data))
  5549. return -EINVAL;
  5550. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5551. if (!netif_running(dev))
  5552. return 0;
  5553. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5554. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5555. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5556. addr0_low = tr32(MAC_ADDR_0_LOW);
  5557. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5558. addr1_low = tr32(MAC_ADDR_1_LOW);
  5559. /* Skip MAC addr 1 if ASF is using it. */
  5560. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5561. !(addr1_high == 0 && addr1_low == 0))
  5562. skip_mac_1 = 1;
  5563. }
  5564. spin_lock_bh(&tp->lock);
  5565. __tg3_set_mac_addr(tp, skip_mac_1);
  5566. spin_unlock_bh(&tp->lock);
  5567. return err;
  5568. }
  5569. /* tp->lock is held. */
  5570. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5571. dma_addr_t mapping, u32 maxlen_flags,
  5572. u32 nic_addr)
  5573. {
  5574. tg3_write_mem(tp,
  5575. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5576. ((u64) mapping >> 32));
  5577. tg3_write_mem(tp,
  5578. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5579. ((u64) mapping & 0xffffffff));
  5580. tg3_write_mem(tp,
  5581. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5582. maxlen_flags);
  5583. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5584. tg3_write_mem(tp,
  5585. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5586. nic_addr);
  5587. }
  5588. static void __tg3_set_rx_mode(struct net_device *);
  5589. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5590. {
  5591. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5592. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5593. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5594. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5595. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5596. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5597. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5598. }
  5599. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5600. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5601. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5602. u32 val = ec->stats_block_coalesce_usecs;
  5603. if (!netif_carrier_ok(tp->dev))
  5604. val = 0;
  5605. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5606. }
  5607. }
  5608. /* tp->lock is held. */
  5609. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5610. {
  5611. u32 val, rdmac_mode;
  5612. int i, err, limit;
  5613. tg3_disable_ints(tp);
  5614. tg3_stop_fw(tp);
  5615. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5616. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5617. tg3_abort_hw(tp, 1);
  5618. }
  5619. if (reset_phy &&
  5620. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5621. tg3_phy_reset(tp);
  5622. err = tg3_chip_reset(tp);
  5623. if (err)
  5624. return err;
  5625. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5626. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5627. val = tr32(TG3_CPMU_CTRL);
  5628. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5629. tw32(TG3_CPMU_CTRL, val);
  5630. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5631. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5632. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5633. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5634. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5635. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5636. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5637. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5638. val = tr32(TG3_CPMU_HST_ACC);
  5639. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5640. val |= CPMU_HST_ACC_MACCLK_6_25;
  5641. tw32(TG3_CPMU_HST_ACC, val);
  5642. }
  5643. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5644. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5645. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5646. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5647. tw32(PCIE_PWR_MGMT_THRESH, val);
  5648. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5649. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5650. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5651. }
  5652. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5653. val = tr32(TG3_PCIE_LNKCTL);
  5654. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5655. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5656. else
  5657. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5658. tw32(TG3_PCIE_LNKCTL, val);
  5659. }
  5660. /* This works around an issue with Athlon chipsets on
  5661. * B3 tigon3 silicon. This bit has no effect on any
  5662. * other revision. But do not set this on PCI Express
  5663. * chips and don't even touch the clocks if the CPMU is present.
  5664. */
  5665. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5666. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5667. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5668. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5669. }
  5670. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5671. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5672. val = tr32(TG3PCI_PCISTATE);
  5673. val |= PCISTATE_RETRY_SAME_DMA;
  5674. tw32(TG3PCI_PCISTATE, val);
  5675. }
  5676. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5677. /* Allow reads and writes to the
  5678. * APE register and memory space.
  5679. */
  5680. val = tr32(TG3PCI_PCISTATE);
  5681. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5682. PCISTATE_ALLOW_APE_SHMEM_WR;
  5683. tw32(TG3PCI_PCISTATE, val);
  5684. }
  5685. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5686. /* Enable some hw fixes. */
  5687. val = tr32(TG3PCI_MSI_DATA);
  5688. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5689. tw32(TG3PCI_MSI_DATA, val);
  5690. }
  5691. /* Descriptor ring init may make accesses to the
  5692. * NIC SRAM area to setup the TX descriptors, so we
  5693. * can only do this after the hardware has been
  5694. * successfully reset.
  5695. */
  5696. err = tg3_init_rings(tp);
  5697. if (err)
  5698. return err;
  5699. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5700. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5701. /* This value is determined during the probe time DMA
  5702. * engine test, tg3_test_dma.
  5703. */
  5704. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5705. }
  5706. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5707. GRC_MODE_4X_NIC_SEND_RINGS |
  5708. GRC_MODE_NO_TX_PHDR_CSUM |
  5709. GRC_MODE_NO_RX_PHDR_CSUM);
  5710. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5711. /* Pseudo-header checksum is done by hardware logic and not
  5712. * the offload processers, so make the chip do the pseudo-
  5713. * header checksums on receive. For transmit it is more
  5714. * convenient to do the pseudo-header checksum in software
  5715. * as Linux does that on transmit for us in all cases.
  5716. */
  5717. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5718. tw32(GRC_MODE,
  5719. tp->grc_mode |
  5720. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5721. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5722. val = tr32(GRC_MISC_CFG);
  5723. val &= ~0xff;
  5724. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5725. tw32(GRC_MISC_CFG, val);
  5726. /* Initialize MBUF/DESC pool. */
  5727. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5728. /* Do nothing. */
  5729. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5730. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5732. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5733. else
  5734. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5735. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5736. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5737. }
  5738. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5739. int fw_len;
  5740. fw_len = tp->fw_len;
  5741. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5742. tw32(BUFMGR_MB_POOL_ADDR,
  5743. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5744. tw32(BUFMGR_MB_POOL_SIZE,
  5745. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5746. }
  5747. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5748. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5749. tp->bufmgr_config.mbuf_read_dma_low_water);
  5750. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5751. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5752. tw32(BUFMGR_MB_HIGH_WATER,
  5753. tp->bufmgr_config.mbuf_high_water);
  5754. } else {
  5755. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5756. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5757. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5758. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5759. tw32(BUFMGR_MB_HIGH_WATER,
  5760. tp->bufmgr_config.mbuf_high_water_jumbo);
  5761. }
  5762. tw32(BUFMGR_DMA_LOW_WATER,
  5763. tp->bufmgr_config.dma_low_water);
  5764. tw32(BUFMGR_DMA_HIGH_WATER,
  5765. tp->bufmgr_config.dma_high_water);
  5766. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5767. for (i = 0; i < 2000; i++) {
  5768. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5769. break;
  5770. udelay(10);
  5771. }
  5772. if (i >= 2000) {
  5773. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5774. tp->dev->name);
  5775. return -ENODEV;
  5776. }
  5777. /* Setup replenish threshold. */
  5778. val = tp->rx_pending / 8;
  5779. if (val == 0)
  5780. val = 1;
  5781. else if (val > tp->rx_std_max_post)
  5782. val = tp->rx_std_max_post;
  5783. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5784. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5785. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5786. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5787. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5788. }
  5789. tw32(RCVBDI_STD_THRESH, val);
  5790. /* Initialize TG3_BDINFO's at:
  5791. * RCVDBDI_STD_BD: standard eth size rx ring
  5792. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5793. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5794. *
  5795. * like so:
  5796. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5797. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5798. * ring attribute flags
  5799. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5800. *
  5801. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5802. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5803. *
  5804. * The size of each ring is fixed in the firmware, but the location is
  5805. * configurable.
  5806. */
  5807. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5808. ((u64) tp->rx_std_mapping >> 32));
  5809. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5810. ((u64) tp->rx_std_mapping & 0xffffffff));
  5811. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5812. NIC_SRAM_RX_BUFFER_DESC);
  5813. /* Disable the mini ring */
  5814. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5815. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5816. BDINFO_FLAGS_DISABLED);
  5817. /* Program the jumbo buffer descriptor ring control
  5818. * blocks on those devices that have them.
  5819. */
  5820. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5821. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5822. /* Setup replenish threshold. */
  5823. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5824. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5825. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5826. ((u64) tp->rx_jumbo_mapping >> 32));
  5827. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5828. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5829. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5830. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5831. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5832. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5833. } else {
  5834. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5835. BDINFO_FLAGS_DISABLED);
  5836. }
  5837. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  5838. } else
  5839. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  5840. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  5841. /* There is only one send ring on 5705/5750, no need to explicitly
  5842. * disable the others.
  5843. */
  5844. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5845. /* Clear out send RCB ring in SRAM. */
  5846. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5847. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5848. BDINFO_FLAGS_DISABLED);
  5849. }
  5850. tp->tx_prod = 0;
  5851. tp->tx_cons = 0;
  5852. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5853. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5854. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5855. tp->tx_desc_mapping,
  5856. (TG3_TX_RING_SIZE <<
  5857. BDINFO_FLAGS_MAXLEN_SHIFT),
  5858. NIC_SRAM_TX_BUFFER_DESC);
  5859. /* There is only one receive return ring on 5705/5750, no need
  5860. * to explicitly disable the others.
  5861. */
  5862. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5863. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5864. i += TG3_BDINFO_SIZE) {
  5865. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5866. BDINFO_FLAGS_DISABLED);
  5867. }
  5868. }
  5869. tp->rx_rcb_ptr = 0;
  5870. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5871. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5872. tp->rx_rcb_mapping,
  5873. (TG3_RX_RCB_RING_SIZE(tp) <<
  5874. BDINFO_FLAGS_MAXLEN_SHIFT),
  5875. 0);
  5876. tp->rx_std_ptr = tp->rx_pending;
  5877. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5878. tp->rx_std_ptr);
  5879. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5880. tp->rx_jumbo_pending : 0;
  5881. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5882. tp->rx_jumbo_ptr);
  5883. /* Initialize MAC address and backoff seed. */
  5884. __tg3_set_mac_addr(tp, 0);
  5885. /* MTU + ethernet header + FCS + optional VLAN tag */
  5886. tw32(MAC_RX_MTU_SIZE,
  5887. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5888. /* The slot time is changed by tg3_setup_phy if we
  5889. * run at gigabit with half duplex.
  5890. */
  5891. tw32(MAC_TX_LENGTHS,
  5892. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5893. (6 << TX_LENGTHS_IPG_SHIFT) |
  5894. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5895. /* Receive rules. */
  5896. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5897. tw32(RCVLPC_CONFIG, 0x0181);
  5898. /* Calculate RDMAC_MODE setting early, we need it to determine
  5899. * the RCVLPC_STATE_ENABLE mask.
  5900. */
  5901. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5902. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5903. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5904. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5905. RDMAC_MODE_LNGREAD_ENAB);
  5906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5909. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5910. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5911. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5912. /* If statement applies to 5705 and 5750 PCI devices only */
  5913. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5914. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5915. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5916. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5918. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5919. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5920. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5921. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5922. }
  5923. }
  5924. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5925. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5926. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5927. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  5928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5930. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  5931. /* Receive/send statistics. */
  5932. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5933. val = tr32(RCVLPC_STATS_ENABLE);
  5934. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5935. tw32(RCVLPC_STATS_ENABLE, val);
  5936. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5937. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5938. val = tr32(RCVLPC_STATS_ENABLE);
  5939. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5940. tw32(RCVLPC_STATS_ENABLE, val);
  5941. } else {
  5942. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5943. }
  5944. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5945. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5946. tw32(SNDDATAI_STATSCTRL,
  5947. (SNDDATAI_SCTRL_ENABLE |
  5948. SNDDATAI_SCTRL_FASTUPD));
  5949. /* Setup host coalescing engine. */
  5950. tw32(HOSTCC_MODE, 0);
  5951. for (i = 0; i < 2000; i++) {
  5952. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5953. break;
  5954. udelay(10);
  5955. }
  5956. __tg3_set_coalesce(tp, &tp->coal);
  5957. /* set status block DMA address */
  5958. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5959. ((u64) tp->status_mapping >> 32));
  5960. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5961. ((u64) tp->status_mapping & 0xffffffff));
  5962. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5963. /* Status/statistics block address. See tg3_timer,
  5964. * the tg3_periodic_fetch_stats call there, and
  5965. * tg3_get_stats to see how this works for 5705/5750 chips.
  5966. */
  5967. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5968. ((u64) tp->stats_mapping >> 32));
  5969. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5970. ((u64) tp->stats_mapping & 0xffffffff));
  5971. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5972. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5973. }
  5974. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5975. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5976. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5977. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5978. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5979. /* Clear statistics/status block in chip, and status block in ram. */
  5980. for (i = NIC_SRAM_STATS_BLK;
  5981. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5982. i += sizeof(u32)) {
  5983. tg3_write_mem(tp, i, 0);
  5984. udelay(40);
  5985. }
  5986. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5987. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5988. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5989. /* reset to prevent losing 1st rx packet intermittently */
  5990. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5991. udelay(10);
  5992. }
  5993. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5994. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  5995. else
  5996. tp->mac_mode = 0;
  5997. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5998. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5999. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6000. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6001. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6002. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6003. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6004. udelay(40);
  6005. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6006. * If TG3_FLG2_IS_NIC is zero, we should read the
  6007. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6008. * whether used as inputs or outputs, are set by boot code after
  6009. * reset.
  6010. */
  6011. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6012. u32 gpio_mask;
  6013. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6014. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6015. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6016. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6017. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6018. GRC_LCLCTRL_GPIO_OUTPUT3;
  6019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6020. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6021. tp->grc_local_ctrl &= ~gpio_mask;
  6022. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6023. /* GPIO1 must be driven high for eeprom write protect */
  6024. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6025. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6026. GRC_LCLCTRL_GPIO_OUTPUT1);
  6027. }
  6028. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6029. udelay(100);
  6030. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6031. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6032. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6033. udelay(40);
  6034. }
  6035. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6036. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6037. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6038. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6039. WDMAC_MODE_LNGREAD_ENAB);
  6040. /* If statement applies to 5705 and 5750 PCI devices only */
  6041. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6042. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6043. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6044. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6045. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6046. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6047. /* nothing */
  6048. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6049. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6050. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6051. val |= WDMAC_MODE_RX_ACCEL;
  6052. }
  6053. }
  6054. /* Enable host coalescing bug fix */
  6055. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6056. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6057. tw32_f(WDMAC_MODE, val);
  6058. udelay(40);
  6059. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6060. u16 pcix_cmd;
  6061. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6062. &pcix_cmd);
  6063. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6064. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6065. pcix_cmd |= PCI_X_CMD_READ_2K;
  6066. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6067. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6068. pcix_cmd |= PCI_X_CMD_READ_2K;
  6069. }
  6070. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6071. pcix_cmd);
  6072. }
  6073. tw32_f(RDMAC_MODE, rdmac_mode);
  6074. udelay(40);
  6075. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6076. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6077. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6078. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6079. tw32(SNDDATAC_MODE,
  6080. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6081. else
  6082. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6083. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6084. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6085. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6086. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6087. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6088. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6089. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6090. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6091. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6092. err = tg3_load_5701_a0_firmware_fix(tp);
  6093. if (err)
  6094. return err;
  6095. }
  6096. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6097. err = tg3_load_tso_firmware(tp);
  6098. if (err)
  6099. return err;
  6100. }
  6101. tp->tx_mode = TX_MODE_ENABLE;
  6102. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6103. udelay(100);
  6104. tp->rx_mode = RX_MODE_ENABLE;
  6105. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6106. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6107. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6108. udelay(10);
  6109. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6110. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6111. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6112. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6113. udelay(10);
  6114. }
  6115. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6116. udelay(10);
  6117. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6118. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6119. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6120. /* Set drive transmission level to 1.2V */
  6121. /* only if the signal pre-emphasis bit is not set */
  6122. val = tr32(MAC_SERDES_CFG);
  6123. val &= 0xfffff000;
  6124. val |= 0x880;
  6125. tw32(MAC_SERDES_CFG, val);
  6126. }
  6127. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6128. tw32(MAC_SERDES_CFG, 0x616000);
  6129. }
  6130. /* Prevent chip from dropping frames when flow control
  6131. * is enabled.
  6132. */
  6133. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6135. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6136. /* Use hardware link auto-negotiation */
  6137. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6138. }
  6139. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6140. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6141. u32 tmp;
  6142. tmp = tr32(SERDES_RX_CTRL);
  6143. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6144. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6145. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6146. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6147. }
  6148. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6149. if (tp->link_config.phy_is_low_power) {
  6150. tp->link_config.phy_is_low_power = 0;
  6151. tp->link_config.speed = tp->link_config.orig_speed;
  6152. tp->link_config.duplex = tp->link_config.orig_duplex;
  6153. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6154. }
  6155. err = tg3_setup_phy(tp, 0);
  6156. if (err)
  6157. return err;
  6158. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6159. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6160. u32 tmp;
  6161. /* Clear CRC stats. */
  6162. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6163. tg3_writephy(tp, MII_TG3_TEST1,
  6164. tmp | MII_TG3_TEST1_CRC_EN);
  6165. tg3_readphy(tp, 0x14, &tmp);
  6166. }
  6167. }
  6168. }
  6169. __tg3_set_rx_mode(tp->dev);
  6170. /* Initialize receive rules. */
  6171. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6172. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6173. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6174. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6175. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6176. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6177. limit = 8;
  6178. else
  6179. limit = 16;
  6180. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6181. limit -= 4;
  6182. switch (limit) {
  6183. case 16:
  6184. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6185. case 15:
  6186. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6187. case 14:
  6188. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6189. case 13:
  6190. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6191. case 12:
  6192. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6193. case 11:
  6194. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6195. case 10:
  6196. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6197. case 9:
  6198. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6199. case 8:
  6200. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6201. case 7:
  6202. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6203. case 6:
  6204. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6205. case 5:
  6206. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6207. case 4:
  6208. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6209. case 3:
  6210. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6211. case 2:
  6212. case 1:
  6213. default:
  6214. break;
  6215. }
  6216. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6217. /* Write our heartbeat update interval to APE. */
  6218. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6219. APE_HOST_HEARTBEAT_INT_DISABLE);
  6220. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6221. return 0;
  6222. }
  6223. /* Called at device open time to get the chip ready for
  6224. * packet processing. Invoked with tp->lock held.
  6225. */
  6226. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6227. {
  6228. tg3_switch_clocks(tp);
  6229. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6230. return tg3_reset_hw(tp, reset_phy);
  6231. }
  6232. #define TG3_STAT_ADD32(PSTAT, REG) \
  6233. do { u32 __val = tr32(REG); \
  6234. (PSTAT)->low += __val; \
  6235. if ((PSTAT)->low < __val) \
  6236. (PSTAT)->high += 1; \
  6237. } while (0)
  6238. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6239. {
  6240. struct tg3_hw_stats *sp = tp->hw_stats;
  6241. if (!netif_carrier_ok(tp->dev))
  6242. return;
  6243. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6244. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6245. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6246. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6247. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6248. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6249. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6250. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6251. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6252. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6253. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6254. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6255. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6256. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6257. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6258. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6259. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6260. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6261. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6262. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6263. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6264. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6265. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6266. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6267. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6268. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6269. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6270. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6271. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6272. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6273. }
  6274. static void tg3_timer(unsigned long __opaque)
  6275. {
  6276. struct tg3 *tp = (struct tg3 *) __opaque;
  6277. if (tp->irq_sync)
  6278. goto restart_timer;
  6279. spin_lock(&tp->lock);
  6280. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6281. /* All of this garbage is because when using non-tagged
  6282. * IRQ status the mailbox/status_block protocol the chip
  6283. * uses with the cpu is race prone.
  6284. */
  6285. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6286. tw32(GRC_LOCAL_CTRL,
  6287. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6288. } else {
  6289. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6290. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6291. }
  6292. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6293. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6294. spin_unlock(&tp->lock);
  6295. schedule_work(&tp->reset_task);
  6296. return;
  6297. }
  6298. }
  6299. /* This part only runs once per second. */
  6300. if (!--tp->timer_counter) {
  6301. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6302. tg3_periodic_fetch_stats(tp);
  6303. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6304. u32 mac_stat;
  6305. int phy_event;
  6306. mac_stat = tr32(MAC_STATUS);
  6307. phy_event = 0;
  6308. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6309. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6310. phy_event = 1;
  6311. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6312. phy_event = 1;
  6313. if (phy_event)
  6314. tg3_setup_phy(tp, 0);
  6315. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6316. u32 mac_stat = tr32(MAC_STATUS);
  6317. int need_setup = 0;
  6318. if (netif_carrier_ok(tp->dev) &&
  6319. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6320. need_setup = 1;
  6321. }
  6322. if (! netif_carrier_ok(tp->dev) &&
  6323. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6324. MAC_STATUS_SIGNAL_DET))) {
  6325. need_setup = 1;
  6326. }
  6327. if (need_setup) {
  6328. if (!tp->serdes_counter) {
  6329. tw32_f(MAC_MODE,
  6330. (tp->mac_mode &
  6331. ~MAC_MODE_PORT_MODE_MASK));
  6332. udelay(40);
  6333. tw32_f(MAC_MODE, tp->mac_mode);
  6334. udelay(40);
  6335. }
  6336. tg3_setup_phy(tp, 0);
  6337. }
  6338. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6339. tg3_serdes_parallel_detect(tp);
  6340. tp->timer_counter = tp->timer_multiplier;
  6341. }
  6342. /* Heartbeat is only sent once every 2 seconds.
  6343. *
  6344. * The heartbeat is to tell the ASF firmware that the host
  6345. * driver is still alive. In the event that the OS crashes,
  6346. * ASF needs to reset the hardware to free up the FIFO space
  6347. * that may be filled with rx packets destined for the host.
  6348. * If the FIFO is full, ASF will no longer function properly.
  6349. *
  6350. * Unintended resets have been reported on real time kernels
  6351. * where the timer doesn't run on time. Netpoll will also have
  6352. * same problem.
  6353. *
  6354. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6355. * to check the ring condition when the heartbeat is expiring
  6356. * before doing the reset. This will prevent most unintended
  6357. * resets.
  6358. */
  6359. if (!--tp->asf_counter) {
  6360. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6361. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6362. tg3_wait_for_event_ack(tp);
  6363. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6364. FWCMD_NICDRV_ALIVE3);
  6365. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6366. /* 5 seconds timeout */
  6367. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6368. tg3_generate_fw_event(tp);
  6369. }
  6370. tp->asf_counter = tp->asf_multiplier;
  6371. }
  6372. spin_unlock(&tp->lock);
  6373. restart_timer:
  6374. tp->timer.expires = jiffies + tp->timer_offset;
  6375. add_timer(&tp->timer);
  6376. }
  6377. static int tg3_request_irq(struct tg3 *tp)
  6378. {
  6379. irq_handler_t fn;
  6380. unsigned long flags;
  6381. struct net_device *dev = tp->dev;
  6382. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6383. fn = tg3_msi;
  6384. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6385. fn = tg3_msi_1shot;
  6386. flags = IRQF_SAMPLE_RANDOM;
  6387. } else {
  6388. fn = tg3_interrupt;
  6389. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6390. fn = tg3_interrupt_tagged;
  6391. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6392. }
  6393. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6394. }
  6395. static int tg3_test_interrupt(struct tg3 *tp)
  6396. {
  6397. struct net_device *dev = tp->dev;
  6398. int err, i, intr_ok = 0;
  6399. if (!netif_running(dev))
  6400. return -ENODEV;
  6401. tg3_disable_ints(tp);
  6402. free_irq(tp->pdev->irq, dev);
  6403. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6404. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6405. if (err)
  6406. return err;
  6407. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6408. tg3_enable_ints(tp);
  6409. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6410. HOSTCC_MODE_NOW);
  6411. for (i = 0; i < 5; i++) {
  6412. u32 int_mbox, misc_host_ctrl;
  6413. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6414. TG3_64BIT_REG_LOW);
  6415. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6416. if ((int_mbox != 0) ||
  6417. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6418. intr_ok = 1;
  6419. break;
  6420. }
  6421. msleep(10);
  6422. }
  6423. tg3_disable_ints(tp);
  6424. free_irq(tp->pdev->irq, dev);
  6425. err = tg3_request_irq(tp);
  6426. if (err)
  6427. return err;
  6428. if (intr_ok)
  6429. return 0;
  6430. return -EIO;
  6431. }
  6432. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6433. * successfully restored
  6434. */
  6435. static int tg3_test_msi(struct tg3 *tp)
  6436. {
  6437. struct net_device *dev = tp->dev;
  6438. int err;
  6439. u16 pci_cmd;
  6440. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6441. return 0;
  6442. /* Turn off SERR reporting in case MSI terminates with Master
  6443. * Abort.
  6444. */
  6445. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6446. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6447. pci_cmd & ~PCI_COMMAND_SERR);
  6448. err = tg3_test_interrupt(tp);
  6449. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6450. if (!err)
  6451. return 0;
  6452. /* other failures */
  6453. if (err != -EIO)
  6454. return err;
  6455. /* MSI test failed, go back to INTx mode */
  6456. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6457. "switching to INTx mode. Please report this failure to "
  6458. "the PCI maintainer and include system chipset information.\n",
  6459. tp->dev->name);
  6460. free_irq(tp->pdev->irq, dev);
  6461. pci_disable_msi(tp->pdev);
  6462. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6463. err = tg3_request_irq(tp);
  6464. if (err)
  6465. return err;
  6466. /* Need to reset the chip because the MSI cycle may have terminated
  6467. * with Master Abort.
  6468. */
  6469. tg3_full_lock(tp, 1);
  6470. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6471. err = tg3_init_hw(tp, 1);
  6472. tg3_full_unlock(tp);
  6473. if (err)
  6474. free_irq(tp->pdev->irq, dev);
  6475. return err;
  6476. }
  6477. static int tg3_request_firmware(struct tg3 *tp)
  6478. {
  6479. const __be32 *fw_data;
  6480. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6481. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6482. tp->dev->name, tp->fw_needed);
  6483. return -ENOENT;
  6484. }
  6485. fw_data = (void *)tp->fw->data;
  6486. /* Firmware blob starts with version numbers, followed by
  6487. * start address and _full_ length including BSS sections
  6488. * (which must be longer than the actual data, of course
  6489. */
  6490. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6491. if (tp->fw_len < (tp->fw->size - 12)) {
  6492. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6493. tp->dev->name, tp->fw_len, tp->fw_needed);
  6494. release_firmware(tp->fw);
  6495. tp->fw = NULL;
  6496. return -EINVAL;
  6497. }
  6498. /* We no longer need firmware; we have it. */
  6499. tp->fw_needed = NULL;
  6500. return 0;
  6501. }
  6502. static int tg3_open(struct net_device *dev)
  6503. {
  6504. struct tg3 *tp = netdev_priv(dev);
  6505. int err;
  6506. if (tp->fw_needed) {
  6507. err = tg3_request_firmware(tp);
  6508. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6509. if (err)
  6510. return err;
  6511. } else if (err) {
  6512. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6513. tp->dev->name);
  6514. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6515. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6516. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6517. tp->dev->name);
  6518. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6519. }
  6520. }
  6521. netif_carrier_off(tp->dev);
  6522. err = tg3_set_power_state(tp, PCI_D0);
  6523. if (err)
  6524. return err;
  6525. tg3_full_lock(tp, 0);
  6526. tg3_disable_ints(tp);
  6527. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6528. tg3_full_unlock(tp);
  6529. /* The placement of this call is tied
  6530. * to the setup and use of Host TX descriptors.
  6531. */
  6532. err = tg3_alloc_consistent(tp);
  6533. if (err)
  6534. return err;
  6535. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6536. /* All MSI supporting chips should support tagged
  6537. * status. Assert that this is the case.
  6538. */
  6539. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6540. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6541. "Not using MSI.\n", tp->dev->name);
  6542. } else if (pci_enable_msi(tp->pdev) == 0) {
  6543. u32 msi_mode;
  6544. msi_mode = tr32(MSGINT_MODE);
  6545. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6546. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6547. }
  6548. }
  6549. err = tg3_request_irq(tp);
  6550. if (err) {
  6551. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6552. pci_disable_msi(tp->pdev);
  6553. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6554. }
  6555. tg3_free_consistent(tp);
  6556. return err;
  6557. }
  6558. napi_enable(&tp->napi);
  6559. tg3_full_lock(tp, 0);
  6560. err = tg3_init_hw(tp, 1);
  6561. if (err) {
  6562. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6563. tg3_free_rings(tp);
  6564. } else {
  6565. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6566. tp->timer_offset = HZ;
  6567. else
  6568. tp->timer_offset = HZ / 10;
  6569. BUG_ON(tp->timer_offset > HZ);
  6570. tp->timer_counter = tp->timer_multiplier =
  6571. (HZ / tp->timer_offset);
  6572. tp->asf_counter = tp->asf_multiplier =
  6573. ((HZ / tp->timer_offset) * 2);
  6574. init_timer(&tp->timer);
  6575. tp->timer.expires = jiffies + tp->timer_offset;
  6576. tp->timer.data = (unsigned long) tp;
  6577. tp->timer.function = tg3_timer;
  6578. }
  6579. tg3_full_unlock(tp);
  6580. if (err) {
  6581. napi_disable(&tp->napi);
  6582. free_irq(tp->pdev->irq, dev);
  6583. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6584. pci_disable_msi(tp->pdev);
  6585. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6586. }
  6587. tg3_free_consistent(tp);
  6588. return err;
  6589. }
  6590. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6591. err = tg3_test_msi(tp);
  6592. if (err) {
  6593. tg3_full_lock(tp, 0);
  6594. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6595. pci_disable_msi(tp->pdev);
  6596. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6597. }
  6598. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6599. tg3_free_rings(tp);
  6600. tg3_free_consistent(tp);
  6601. tg3_full_unlock(tp);
  6602. napi_disable(&tp->napi);
  6603. return err;
  6604. }
  6605. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6606. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6607. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6608. tw32(PCIE_TRANSACTION_CFG,
  6609. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6610. }
  6611. }
  6612. }
  6613. tg3_phy_start(tp);
  6614. tg3_full_lock(tp, 0);
  6615. add_timer(&tp->timer);
  6616. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6617. tg3_enable_ints(tp);
  6618. tg3_full_unlock(tp);
  6619. netif_start_queue(dev);
  6620. return 0;
  6621. }
  6622. #if 0
  6623. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6624. {
  6625. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6626. u16 val16;
  6627. int i;
  6628. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6629. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6630. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6631. val16, val32);
  6632. /* MAC block */
  6633. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6634. tr32(MAC_MODE), tr32(MAC_STATUS));
  6635. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6636. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6637. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6638. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6639. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6640. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6641. /* Send data initiator control block */
  6642. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6643. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6644. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6645. tr32(SNDDATAI_STATSCTRL));
  6646. /* Send data completion control block */
  6647. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6648. /* Send BD ring selector block */
  6649. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6650. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6651. /* Send BD initiator control block */
  6652. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6653. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6654. /* Send BD completion control block */
  6655. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6656. /* Receive list placement control block */
  6657. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6658. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6659. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6660. tr32(RCVLPC_STATSCTRL));
  6661. /* Receive data and receive BD initiator control block */
  6662. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6663. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6664. /* Receive data completion control block */
  6665. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6666. tr32(RCVDCC_MODE));
  6667. /* Receive BD initiator control block */
  6668. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6669. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6670. /* Receive BD completion control block */
  6671. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6672. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6673. /* Receive list selector control block */
  6674. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6675. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6676. /* Mbuf cluster free block */
  6677. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6678. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6679. /* Host coalescing control block */
  6680. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6681. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6682. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6683. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6684. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6685. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6686. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6687. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6688. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6689. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6690. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6691. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6692. /* Memory arbiter control block */
  6693. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6694. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6695. /* Buffer manager control block */
  6696. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6697. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6698. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6699. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6700. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6701. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6702. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6703. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6704. /* Read DMA control block */
  6705. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6706. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6707. /* Write DMA control block */
  6708. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6709. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6710. /* DMA completion block */
  6711. printk("DEBUG: DMAC_MODE[%08x]\n",
  6712. tr32(DMAC_MODE));
  6713. /* GRC block */
  6714. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6715. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6716. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6717. tr32(GRC_LOCAL_CTRL));
  6718. /* TG3_BDINFOs */
  6719. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6720. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6721. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6722. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6723. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6724. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6725. tr32(RCVDBDI_STD_BD + 0x0),
  6726. tr32(RCVDBDI_STD_BD + 0x4),
  6727. tr32(RCVDBDI_STD_BD + 0x8),
  6728. tr32(RCVDBDI_STD_BD + 0xc));
  6729. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6730. tr32(RCVDBDI_MINI_BD + 0x0),
  6731. tr32(RCVDBDI_MINI_BD + 0x4),
  6732. tr32(RCVDBDI_MINI_BD + 0x8),
  6733. tr32(RCVDBDI_MINI_BD + 0xc));
  6734. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6735. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6736. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6737. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6738. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6739. val32, val32_2, val32_3, val32_4);
  6740. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6741. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6742. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6743. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6744. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6745. val32, val32_2, val32_3, val32_4);
  6746. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6747. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6748. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6749. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6750. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6751. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6752. val32, val32_2, val32_3, val32_4, val32_5);
  6753. /* SW status block */
  6754. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6755. tp->hw_status->status,
  6756. tp->hw_status->status_tag,
  6757. tp->hw_status->rx_jumbo_consumer,
  6758. tp->hw_status->rx_consumer,
  6759. tp->hw_status->rx_mini_consumer,
  6760. tp->hw_status->idx[0].rx_producer,
  6761. tp->hw_status->idx[0].tx_consumer);
  6762. /* SW statistics block */
  6763. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6764. ((u32 *)tp->hw_stats)[0],
  6765. ((u32 *)tp->hw_stats)[1],
  6766. ((u32 *)tp->hw_stats)[2],
  6767. ((u32 *)tp->hw_stats)[3]);
  6768. /* Mailboxes */
  6769. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6770. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6771. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6772. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6773. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6774. /* NIC side send descriptors. */
  6775. for (i = 0; i < 6; i++) {
  6776. unsigned long txd;
  6777. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6778. + (i * sizeof(struct tg3_tx_buffer_desc));
  6779. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6780. i,
  6781. readl(txd + 0x0), readl(txd + 0x4),
  6782. readl(txd + 0x8), readl(txd + 0xc));
  6783. }
  6784. /* NIC side RX descriptors. */
  6785. for (i = 0; i < 6; i++) {
  6786. unsigned long rxd;
  6787. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6788. + (i * sizeof(struct tg3_rx_buffer_desc));
  6789. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6790. i,
  6791. readl(rxd + 0x0), readl(rxd + 0x4),
  6792. readl(rxd + 0x8), readl(rxd + 0xc));
  6793. rxd += (4 * sizeof(u32));
  6794. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6795. i,
  6796. readl(rxd + 0x0), readl(rxd + 0x4),
  6797. readl(rxd + 0x8), readl(rxd + 0xc));
  6798. }
  6799. for (i = 0; i < 6; i++) {
  6800. unsigned long rxd;
  6801. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6802. + (i * sizeof(struct tg3_rx_buffer_desc));
  6803. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6804. i,
  6805. readl(rxd + 0x0), readl(rxd + 0x4),
  6806. readl(rxd + 0x8), readl(rxd + 0xc));
  6807. rxd += (4 * sizeof(u32));
  6808. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6809. i,
  6810. readl(rxd + 0x0), readl(rxd + 0x4),
  6811. readl(rxd + 0x8), readl(rxd + 0xc));
  6812. }
  6813. }
  6814. #endif
  6815. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6816. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6817. static int tg3_close(struct net_device *dev)
  6818. {
  6819. struct tg3 *tp = netdev_priv(dev);
  6820. napi_disable(&tp->napi);
  6821. cancel_work_sync(&tp->reset_task);
  6822. netif_stop_queue(dev);
  6823. del_timer_sync(&tp->timer);
  6824. tg3_full_lock(tp, 1);
  6825. #if 0
  6826. tg3_dump_state(tp);
  6827. #endif
  6828. tg3_disable_ints(tp);
  6829. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6830. tg3_free_rings(tp);
  6831. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6832. tg3_full_unlock(tp);
  6833. free_irq(tp->pdev->irq, dev);
  6834. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6835. pci_disable_msi(tp->pdev);
  6836. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6837. }
  6838. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6839. sizeof(tp->net_stats_prev));
  6840. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6841. sizeof(tp->estats_prev));
  6842. tg3_free_consistent(tp);
  6843. tg3_set_power_state(tp, PCI_D3hot);
  6844. netif_carrier_off(tp->dev);
  6845. return 0;
  6846. }
  6847. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6848. {
  6849. unsigned long ret;
  6850. #if (BITS_PER_LONG == 32)
  6851. ret = val->low;
  6852. #else
  6853. ret = ((u64)val->high << 32) | ((u64)val->low);
  6854. #endif
  6855. return ret;
  6856. }
  6857. static inline u64 get_estat64(tg3_stat64_t *val)
  6858. {
  6859. return ((u64)val->high << 32) | ((u64)val->low);
  6860. }
  6861. static unsigned long calc_crc_errors(struct tg3 *tp)
  6862. {
  6863. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6864. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6865. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6866. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6867. u32 val;
  6868. spin_lock_bh(&tp->lock);
  6869. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6870. tg3_writephy(tp, MII_TG3_TEST1,
  6871. val | MII_TG3_TEST1_CRC_EN);
  6872. tg3_readphy(tp, 0x14, &val);
  6873. } else
  6874. val = 0;
  6875. spin_unlock_bh(&tp->lock);
  6876. tp->phy_crc_errors += val;
  6877. return tp->phy_crc_errors;
  6878. }
  6879. return get_stat64(&hw_stats->rx_fcs_errors);
  6880. }
  6881. #define ESTAT_ADD(member) \
  6882. estats->member = old_estats->member + \
  6883. get_estat64(&hw_stats->member)
  6884. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6885. {
  6886. struct tg3_ethtool_stats *estats = &tp->estats;
  6887. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6888. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6889. if (!hw_stats)
  6890. return old_estats;
  6891. ESTAT_ADD(rx_octets);
  6892. ESTAT_ADD(rx_fragments);
  6893. ESTAT_ADD(rx_ucast_packets);
  6894. ESTAT_ADD(rx_mcast_packets);
  6895. ESTAT_ADD(rx_bcast_packets);
  6896. ESTAT_ADD(rx_fcs_errors);
  6897. ESTAT_ADD(rx_align_errors);
  6898. ESTAT_ADD(rx_xon_pause_rcvd);
  6899. ESTAT_ADD(rx_xoff_pause_rcvd);
  6900. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6901. ESTAT_ADD(rx_xoff_entered);
  6902. ESTAT_ADD(rx_frame_too_long_errors);
  6903. ESTAT_ADD(rx_jabbers);
  6904. ESTAT_ADD(rx_undersize_packets);
  6905. ESTAT_ADD(rx_in_length_errors);
  6906. ESTAT_ADD(rx_out_length_errors);
  6907. ESTAT_ADD(rx_64_or_less_octet_packets);
  6908. ESTAT_ADD(rx_65_to_127_octet_packets);
  6909. ESTAT_ADD(rx_128_to_255_octet_packets);
  6910. ESTAT_ADD(rx_256_to_511_octet_packets);
  6911. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6912. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6913. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6914. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6915. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6916. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6917. ESTAT_ADD(tx_octets);
  6918. ESTAT_ADD(tx_collisions);
  6919. ESTAT_ADD(tx_xon_sent);
  6920. ESTAT_ADD(tx_xoff_sent);
  6921. ESTAT_ADD(tx_flow_control);
  6922. ESTAT_ADD(tx_mac_errors);
  6923. ESTAT_ADD(tx_single_collisions);
  6924. ESTAT_ADD(tx_mult_collisions);
  6925. ESTAT_ADD(tx_deferred);
  6926. ESTAT_ADD(tx_excessive_collisions);
  6927. ESTAT_ADD(tx_late_collisions);
  6928. ESTAT_ADD(tx_collide_2times);
  6929. ESTAT_ADD(tx_collide_3times);
  6930. ESTAT_ADD(tx_collide_4times);
  6931. ESTAT_ADD(tx_collide_5times);
  6932. ESTAT_ADD(tx_collide_6times);
  6933. ESTAT_ADD(tx_collide_7times);
  6934. ESTAT_ADD(tx_collide_8times);
  6935. ESTAT_ADD(tx_collide_9times);
  6936. ESTAT_ADD(tx_collide_10times);
  6937. ESTAT_ADD(tx_collide_11times);
  6938. ESTAT_ADD(tx_collide_12times);
  6939. ESTAT_ADD(tx_collide_13times);
  6940. ESTAT_ADD(tx_collide_14times);
  6941. ESTAT_ADD(tx_collide_15times);
  6942. ESTAT_ADD(tx_ucast_packets);
  6943. ESTAT_ADD(tx_mcast_packets);
  6944. ESTAT_ADD(tx_bcast_packets);
  6945. ESTAT_ADD(tx_carrier_sense_errors);
  6946. ESTAT_ADD(tx_discards);
  6947. ESTAT_ADD(tx_errors);
  6948. ESTAT_ADD(dma_writeq_full);
  6949. ESTAT_ADD(dma_write_prioq_full);
  6950. ESTAT_ADD(rxbds_empty);
  6951. ESTAT_ADD(rx_discards);
  6952. ESTAT_ADD(rx_errors);
  6953. ESTAT_ADD(rx_threshold_hit);
  6954. ESTAT_ADD(dma_readq_full);
  6955. ESTAT_ADD(dma_read_prioq_full);
  6956. ESTAT_ADD(tx_comp_queue_full);
  6957. ESTAT_ADD(ring_set_send_prod_index);
  6958. ESTAT_ADD(ring_status_update);
  6959. ESTAT_ADD(nic_irqs);
  6960. ESTAT_ADD(nic_avoided_irqs);
  6961. ESTAT_ADD(nic_tx_threshold_hit);
  6962. return estats;
  6963. }
  6964. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6965. {
  6966. struct tg3 *tp = netdev_priv(dev);
  6967. struct net_device_stats *stats = &tp->net_stats;
  6968. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6969. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6970. if (!hw_stats)
  6971. return old_stats;
  6972. stats->rx_packets = old_stats->rx_packets +
  6973. get_stat64(&hw_stats->rx_ucast_packets) +
  6974. get_stat64(&hw_stats->rx_mcast_packets) +
  6975. get_stat64(&hw_stats->rx_bcast_packets);
  6976. stats->tx_packets = old_stats->tx_packets +
  6977. get_stat64(&hw_stats->tx_ucast_packets) +
  6978. get_stat64(&hw_stats->tx_mcast_packets) +
  6979. get_stat64(&hw_stats->tx_bcast_packets);
  6980. stats->rx_bytes = old_stats->rx_bytes +
  6981. get_stat64(&hw_stats->rx_octets);
  6982. stats->tx_bytes = old_stats->tx_bytes +
  6983. get_stat64(&hw_stats->tx_octets);
  6984. stats->rx_errors = old_stats->rx_errors +
  6985. get_stat64(&hw_stats->rx_errors);
  6986. stats->tx_errors = old_stats->tx_errors +
  6987. get_stat64(&hw_stats->tx_errors) +
  6988. get_stat64(&hw_stats->tx_mac_errors) +
  6989. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6990. get_stat64(&hw_stats->tx_discards);
  6991. stats->multicast = old_stats->multicast +
  6992. get_stat64(&hw_stats->rx_mcast_packets);
  6993. stats->collisions = old_stats->collisions +
  6994. get_stat64(&hw_stats->tx_collisions);
  6995. stats->rx_length_errors = old_stats->rx_length_errors +
  6996. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6997. get_stat64(&hw_stats->rx_undersize_packets);
  6998. stats->rx_over_errors = old_stats->rx_over_errors +
  6999. get_stat64(&hw_stats->rxbds_empty);
  7000. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7001. get_stat64(&hw_stats->rx_align_errors);
  7002. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7003. get_stat64(&hw_stats->tx_discards);
  7004. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7005. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7006. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7007. calc_crc_errors(tp);
  7008. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7009. get_stat64(&hw_stats->rx_discards);
  7010. return stats;
  7011. }
  7012. static inline u32 calc_crc(unsigned char *buf, int len)
  7013. {
  7014. u32 reg;
  7015. u32 tmp;
  7016. int j, k;
  7017. reg = 0xffffffff;
  7018. for (j = 0; j < len; j++) {
  7019. reg ^= buf[j];
  7020. for (k = 0; k < 8; k++) {
  7021. tmp = reg & 0x01;
  7022. reg >>= 1;
  7023. if (tmp) {
  7024. reg ^= 0xedb88320;
  7025. }
  7026. }
  7027. }
  7028. return ~reg;
  7029. }
  7030. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7031. {
  7032. /* accept or reject all multicast frames */
  7033. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7034. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7035. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7036. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7037. }
  7038. static void __tg3_set_rx_mode(struct net_device *dev)
  7039. {
  7040. struct tg3 *tp = netdev_priv(dev);
  7041. u32 rx_mode;
  7042. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7043. RX_MODE_KEEP_VLAN_TAG);
  7044. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7045. * flag clear.
  7046. */
  7047. #if TG3_VLAN_TAG_USED
  7048. if (!tp->vlgrp &&
  7049. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7050. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7051. #else
  7052. /* By definition, VLAN is disabled always in this
  7053. * case.
  7054. */
  7055. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7056. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7057. #endif
  7058. if (dev->flags & IFF_PROMISC) {
  7059. /* Promiscuous mode. */
  7060. rx_mode |= RX_MODE_PROMISC;
  7061. } else if (dev->flags & IFF_ALLMULTI) {
  7062. /* Accept all multicast. */
  7063. tg3_set_multi (tp, 1);
  7064. } else if (dev->mc_count < 1) {
  7065. /* Reject all multicast. */
  7066. tg3_set_multi (tp, 0);
  7067. } else {
  7068. /* Accept one or more multicast(s). */
  7069. struct dev_mc_list *mclist;
  7070. unsigned int i;
  7071. u32 mc_filter[4] = { 0, };
  7072. u32 regidx;
  7073. u32 bit;
  7074. u32 crc;
  7075. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7076. i++, mclist = mclist->next) {
  7077. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7078. bit = ~crc & 0x7f;
  7079. regidx = (bit & 0x60) >> 5;
  7080. bit &= 0x1f;
  7081. mc_filter[regidx] |= (1 << bit);
  7082. }
  7083. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7084. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7085. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7086. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7087. }
  7088. if (rx_mode != tp->rx_mode) {
  7089. tp->rx_mode = rx_mode;
  7090. tw32_f(MAC_RX_MODE, rx_mode);
  7091. udelay(10);
  7092. }
  7093. }
  7094. static void tg3_set_rx_mode(struct net_device *dev)
  7095. {
  7096. struct tg3 *tp = netdev_priv(dev);
  7097. if (!netif_running(dev))
  7098. return;
  7099. tg3_full_lock(tp, 0);
  7100. __tg3_set_rx_mode(dev);
  7101. tg3_full_unlock(tp);
  7102. }
  7103. #define TG3_REGDUMP_LEN (32 * 1024)
  7104. static int tg3_get_regs_len(struct net_device *dev)
  7105. {
  7106. return TG3_REGDUMP_LEN;
  7107. }
  7108. static void tg3_get_regs(struct net_device *dev,
  7109. struct ethtool_regs *regs, void *_p)
  7110. {
  7111. u32 *p = _p;
  7112. struct tg3 *tp = netdev_priv(dev);
  7113. u8 *orig_p = _p;
  7114. int i;
  7115. regs->version = 0;
  7116. memset(p, 0, TG3_REGDUMP_LEN);
  7117. if (tp->link_config.phy_is_low_power)
  7118. return;
  7119. tg3_full_lock(tp, 0);
  7120. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7121. #define GET_REG32_LOOP(base,len) \
  7122. do { p = (u32 *)(orig_p + (base)); \
  7123. for (i = 0; i < len; i += 4) \
  7124. __GET_REG32((base) + i); \
  7125. } while (0)
  7126. #define GET_REG32_1(reg) \
  7127. do { p = (u32 *)(orig_p + (reg)); \
  7128. __GET_REG32((reg)); \
  7129. } while (0)
  7130. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7131. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7132. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7133. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7134. GET_REG32_1(SNDDATAC_MODE);
  7135. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7136. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7137. GET_REG32_1(SNDBDC_MODE);
  7138. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7139. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7140. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7141. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7142. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7143. GET_REG32_1(RCVDCC_MODE);
  7144. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7145. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7146. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7147. GET_REG32_1(MBFREE_MODE);
  7148. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7149. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7150. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7151. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7152. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7153. GET_REG32_1(RX_CPU_MODE);
  7154. GET_REG32_1(RX_CPU_STATE);
  7155. GET_REG32_1(RX_CPU_PGMCTR);
  7156. GET_REG32_1(RX_CPU_HWBKPT);
  7157. GET_REG32_1(TX_CPU_MODE);
  7158. GET_REG32_1(TX_CPU_STATE);
  7159. GET_REG32_1(TX_CPU_PGMCTR);
  7160. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7161. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7162. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7163. GET_REG32_1(DMAC_MODE);
  7164. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7165. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7166. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7167. #undef __GET_REG32
  7168. #undef GET_REG32_LOOP
  7169. #undef GET_REG32_1
  7170. tg3_full_unlock(tp);
  7171. }
  7172. static int tg3_get_eeprom_len(struct net_device *dev)
  7173. {
  7174. struct tg3 *tp = netdev_priv(dev);
  7175. return tp->nvram_size;
  7176. }
  7177. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7178. {
  7179. struct tg3 *tp = netdev_priv(dev);
  7180. int ret;
  7181. u8 *pd;
  7182. u32 i, offset, len, b_offset, b_count;
  7183. __be32 val;
  7184. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7185. return -EINVAL;
  7186. if (tp->link_config.phy_is_low_power)
  7187. return -EAGAIN;
  7188. offset = eeprom->offset;
  7189. len = eeprom->len;
  7190. eeprom->len = 0;
  7191. eeprom->magic = TG3_EEPROM_MAGIC;
  7192. if (offset & 3) {
  7193. /* adjustments to start on required 4 byte boundary */
  7194. b_offset = offset & 3;
  7195. b_count = 4 - b_offset;
  7196. if (b_count > len) {
  7197. /* i.e. offset=1 len=2 */
  7198. b_count = len;
  7199. }
  7200. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7201. if (ret)
  7202. return ret;
  7203. memcpy(data, ((char*)&val) + b_offset, b_count);
  7204. len -= b_count;
  7205. offset += b_count;
  7206. eeprom->len += b_count;
  7207. }
  7208. /* read bytes upto the last 4 byte boundary */
  7209. pd = &data[eeprom->len];
  7210. for (i = 0; i < (len - (len & 3)); i += 4) {
  7211. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7212. if (ret) {
  7213. eeprom->len += i;
  7214. return ret;
  7215. }
  7216. memcpy(pd + i, &val, 4);
  7217. }
  7218. eeprom->len += i;
  7219. if (len & 3) {
  7220. /* read last bytes not ending on 4 byte boundary */
  7221. pd = &data[eeprom->len];
  7222. b_count = len & 3;
  7223. b_offset = offset + len - b_count;
  7224. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7225. if (ret)
  7226. return ret;
  7227. memcpy(pd, &val, b_count);
  7228. eeprom->len += b_count;
  7229. }
  7230. return 0;
  7231. }
  7232. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7233. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7234. {
  7235. struct tg3 *tp = netdev_priv(dev);
  7236. int ret;
  7237. u32 offset, len, b_offset, odd_len;
  7238. u8 *buf;
  7239. __be32 start, end;
  7240. if (tp->link_config.phy_is_low_power)
  7241. return -EAGAIN;
  7242. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7243. eeprom->magic != TG3_EEPROM_MAGIC)
  7244. return -EINVAL;
  7245. offset = eeprom->offset;
  7246. len = eeprom->len;
  7247. if ((b_offset = (offset & 3))) {
  7248. /* adjustments to start on required 4 byte boundary */
  7249. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7250. if (ret)
  7251. return ret;
  7252. len += b_offset;
  7253. offset &= ~3;
  7254. if (len < 4)
  7255. len = 4;
  7256. }
  7257. odd_len = 0;
  7258. if (len & 3) {
  7259. /* adjustments to end on required 4 byte boundary */
  7260. odd_len = 1;
  7261. len = (len + 3) & ~3;
  7262. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7263. if (ret)
  7264. return ret;
  7265. }
  7266. buf = data;
  7267. if (b_offset || odd_len) {
  7268. buf = kmalloc(len, GFP_KERNEL);
  7269. if (!buf)
  7270. return -ENOMEM;
  7271. if (b_offset)
  7272. memcpy(buf, &start, 4);
  7273. if (odd_len)
  7274. memcpy(buf+len-4, &end, 4);
  7275. memcpy(buf + b_offset, data, eeprom->len);
  7276. }
  7277. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7278. if (buf != data)
  7279. kfree(buf);
  7280. return ret;
  7281. }
  7282. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7283. {
  7284. struct tg3 *tp = netdev_priv(dev);
  7285. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7286. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7287. return -EAGAIN;
  7288. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7289. }
  7290. cmd->supported = (SUPPORTED_Autoneg);
  7291. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7292. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7293. SUPPORTED_1000baseT_Full);
  7294. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7295. cmd->supported |= (SUPPORTED_100baseT_Half |
  7296. SUPPORTED_100baseT_Full |
  7297. SUPPORTED_10baseT_Half |
  7298. SUPPORTED_10baseT_Full |
  7299. SUPPORTED_TP);
  7300. cmd->port = PORT_TP;
  7301. } else {
  7302. cmd->supported |= SUPPORTED_FIBRE;
  7303. cmd->port = PORT_FIBRE;
  7304. }
  7305. cmd->advertising = tp->link_config.advertising;
  7306. if (netif_running(dev)) {
  7307. cmd->speed = tp->link_config.active_speed;
  7308. cmd->duplex = tp->link_config.active_duplex;
  7309. }
  7310. cmd->phy_address = PHY_ADDR;
  7311. cmd->transceiver = XCVR_INTERNAL;
  7312. cmd->autoneg = tp->link_config.autoneg;
  7313. cmd->maxtxpkt = 0;
  7314. cmd->maxrxpkt = 0;
  7315. return 0;
  7316. }
  7317. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7318. {
  7319. struct tg3 *tp = netdev_priv(dev);
  7320. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7321. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7322. return -EAGAIN;
  7323. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7324. }
  7325. if (cmd->autoneg != AUTONEG_ENABLE &&
  7326. cmd->autoneg != AUTONEG_DISABLE)
  7327. return -EINVAL;
  7328. if (cmd->autoneg == AUTONEG_DISABLE &&
  7329. cmd->duplex != DUPLEX_FULL &&
  7330. cmd->duplex != DUPLEX_HALF)
  7331. return -EINVAL;
  7332. if (cmd->autoneg == AUTONEG_ENABLE) {
  7333. u32 mask = ADVERTISED_Autoneg |
  7334. ADVERTISED_Pause |
  7335. ADVERTISED_Asym_Pause;
  7336. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7337. mask |= ADVERTISED_1000baseT_Half |
  7338. ADVERTISED_1000baseT_Full;
  7339. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7340. mask |= ADVERTISED_100baseT_Half |
  7341. ADVERTISED_100baseT_Full |
  7342. ADVERTISED_10baseT_Half |
  7343. ADVERTISED_10baseT_Full |
  7344. ADVERTISED_TP;
  7345. else
  7346. mask |= ADVERTISED_FIBRE;
  7347. if (cmd->advertising & ~mask)
  7348. return -EINVAL;
  7349. mask &= (ADVERTISED_1000baseT_Half |
  7350. ADVERTISED_1000baseT_Full |
  7351. ADVERTISED_100baseT_Half |
  7352. ADVERTISED_100baseT_Full |
  7353. ADVERTISED_10baseT_Half |
  7354. ADVERTISED_10baseT_Full);
  7355. cmd->advertising &= mask;
  7356. } else {
  7357. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7358. if (cmd->speed != SPEED_1000)
  7359. return -EINVAL;
  7360. if (cmd->duplex != DUPLEX_FULL)
  7361. return -EINVAL;
  7362. } else {
  7363. if (cmd->speed != SPEED_100 &&
  7364. cmd->speed != SPEED_10)
  7365. return -EINVAL;
  7366. }
  7367. }
  7368. tg3_full_lock(tp, 0);
  7369. tp->link_config.autoneg = cmd->autoneg;
  7370. if (cmd->autoneg == AUTONEG_ENABLE) {
  7371. tp->link_config.advertising = (cmd->advertising |
  7372. ADVERTISED_Autoneg);
  7373. tp->link_config.speed = SPEED_INVALID;
  7374. tp->link_config.duplex = DUPLEX_INVALID;
  7375. } else {
  7376. tp->link_config.advertising = 0;
  7377. tp->link_config.speed = cmd->speed;
  7378. tp->link_config.duplex = cmd->duplex;
  7379. }
  7380. tp->link_config.orig_speed = tp->link_config.speed;
  7381. tp->link_config.orig_duplex = tp->link_config.duplex;
  7382. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7383. if (netif_running(dev))
  7384. tg3_setup_phy(tp, 1);
  7385. tg3_full_unlock(tp);
  7386. return 0;
  7387. }
  7388. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7389. {
  7390. struct tg3 *tp = netdev_priv(dev);
  7391. strcpy(info->driver, DRV_MODULE_NAME);
  7392. strcpy(info->version, DRV_MODULE_VERSION);
  7393. strcpy(info->fw_version, tp->fw_ver);
  7394. strcpy(info->bus_info, pci_name(tp->pdev));
  7395. }
  7396. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7397. {
  7398. struct tg3 *tp = netdev_priv(dev);
  7399. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7400. device_can_wakeup(&tp->pdev->dev))
  7401. wol->supported = WAKE_MAGIC;
  7402. else
  7403. wol->supported = 0;
  7404. wol->wolopts = 0;
  7405. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7406. device_can_wakeup(&tp->pdev->dev))
  7407. wol->wolopts = WAKE_MAGIC;
  7408. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7409. }
  7410. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7411. {
  7412. struct tg3 *tp = netdev_priv(dev);
  7413. struct device *dp = &tp->pdev->dev;
  7414. if (wol->wolopts & ~WAKE_MAGIC)
  7415. return -EINVAL;
  7416. if ((wol->wolopts & WAKE_MAGIC) &&
  7417. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7418. return -EINVAL;
  7419. spin_lock_bh(&tp->lock);
  7420. if (wol->wolopts & WAKE_MAGIC) {
  7421. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7422. device_set_wakeup_enable(dp, true);
  7423. } else {
  7424. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7425. device_set_wakeup_enable(dp, false);
  7426. }
  7427. spin_unlock_bh(&tp->lock);
  7428. return 0;
  7429. }
  7430. static u32 tg3_get_msglevel(struct net_device *dev)
  7431. {
  7432. struct tg3 *tp = netdev_priv(dev);
  7433. return tp->msg_enable;
  7434. }
  7435. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7436. {
  7437. struct tg3 *tp = netdev_priv(dev);
  7438. tp->msg_enable = value;
  7439. }
  7440. static int tg3_set_tso(struct net_device *dev, u32 value)
  7441. {
  7442. struct tg3 *tp = netdev_priv(dev);
  7443. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7444. if (value)
  7445. return -EINVAL;
  7446. return 0;
  7447. }
  7448. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7449. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7450. if (value) {
  7451. dev->features |= NETIF_F_TSO6;
  7452. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7453. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7454. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7455. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7456. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7457. dev->features |= NETIF_F_TSO_ECN;
  7458. } else
  7459. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7460. }
  7461. return ethtool_op_set_tso(dev, value);
  7462. }
  7463. static int tg3_nway_reset(struct net_device *dev)
  7464. {
  7465. struct tg3 *tp = netdev_priv(dev);
  7466. int r;
  7467. if (!netif_running(dev))
  7468. return -EAGAIN;
  7469. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7470. return -EINVAL;
  7471. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7472. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7473. return -EAGAIN;
  7474. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7475. } else {
  7476. u32 bmcr;
  7477. spin_lock_bh(&tp->lock);
  7478. r = -EINVAL;
  7479. tg3_readphy(tp, MII_BMCR, &bmcr);
  7480. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7481. ((bmcr & BMCR_ANENABLE) ||
  7482. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7483. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7484. BMCR_ANENABLE);
  7485. r = 0;
  7486. }
  7487. spin_unlock_bh(&tp->lock);
  7488. }
  7489. return r;
  7490. }
  7491. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7492. {
  7493. struct tg3 *tp = netdev_priv(dev);
  7494. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7495. ering->rx_mini_max_pending = 0;
  7496. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7497. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7498. else
  7499. ering->rx_jumbo_max_pending = 0;
  7500. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7501. ering->rx_pending = tp->rx_pending;
  7502. ering->rx_mini_pending = 0;
  7503. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7504. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7505. else
  7506. ering->rx_jumbo_pending = 0;
  7507. ering->tx_pending = tp->tx_pending;
  7508. }
  7509. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7510. {
  7511. struct tg3 *tp = netdev_priv(dev);
  7512. int irq_sync = 0, err = 0;
  7513. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7514. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7515. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7516. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7517. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7518. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7519. return -EINVAL;
  7520. if (netif_running(dev)) {
  7521. tg3_phy_stop(tp);
  7522. tg3_netif_stop(tp);
  7523. irq_sync = 1;
  7524. }
  7525. tg3_full_lock(tp, irq_sync);
  7526. tp->rx_pending = ering->rx_pending;
  7527. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7528. tp->rx_pending > 63)
  7529. tp->rx_pending = 63;
  7530. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7531. tp->tx_pending = ering->tx_pending;
  7532. if (netif_running(dev)) {
  7533. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7534. err = tg3_restart_hw(tp, 1);
  7535. if (!err)
  7536. tg3_netif_start(tp);
  7537. }
  7538. tg3_full_unlock(tp);
  7539. if (irq_sync && !err)
  7540. tg3_phy_start(tp);
  7541. return err;
  7542. }
  7543. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7544. {
  7545. struct tg3 *tp = netdev_priv(dev);
  7546. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7547. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7548. epause->rx_pause = 1;
  7549. else
  7550. epause->rx_pause = 0;
  7551. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7552. epause->tx_pause = 1;
  7553. else
  7554. epause->tx_pause = 0;
  7555. }
  7556. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7557. {
  7558. struct tg3 *tp = netdev_priv(dev);
  7559. int err = 0;
  7560. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7561. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7562. return -EAGAIN;
  7563. if (epause->autoneg) {
  7564. u32 newadv;
  7565. struct phy_device *phydev;
  7566. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7567. if (epause->rx_pause) {
  7568. if (epause->tx_pause)
  7569. newadv = ADVERTISED_Pause;
  7570. else
  7571. newadv = ADVERTISED_Pause |
  7572. ADVERTISED_Asym_Pause;
  7573. } else if (epause->tx_pause) {
  7574. newadv = ADVERTISED_Asym_Pause;
  7575. } else
  7576. newadv = 0;
  7577. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7578. u32 oldadv = phydev->advertising &
  7579. (ADVERTISED_Pause |
  7580. ADVERTISED_Asym_Pause);
  7581. if (oldadv != newadv) {
  7582. phydev->advertising &=
  7583. ~(ADVERTISED_Pause |
  7584. ADVERTISED_Asym_Pause);
  7585. phydev->advertising |= newadv;
  7586. err = phy_start_aneg(phydev);
  7587. }
  7588. } else {
  7589. tp->link_config.advertising &=
  7590. ~(ADVERTISED_Pause |
  7591. ADVERTISED_Asym_Pause);
  7592. tp->link_config.advertising |= newadv;
  7593. }
  7594. } else {
  7595. if (epause->rx_pause)
  7596. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7597. else
  7598. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7599. if (epause->tx_pause)
  7600. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7601. else
  7602. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7603. if (netif_running(dev))
  7604. tg3_setup_flow_control(tp, 0, 0);
  7605. }
  7606. } else {
  7607. int irq_sync = 0;
  7608. if (netif_running(dev)) {
  7609. tg3_netif_stop(tp);
  7610. irq_sync = 1;
  7611. }
  7612. tg3_full_lock(tp, irq_sync);
  7613. if (epause->autoneg)
  7614. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7615. else
  7616. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7617. if (epause->rx_pause)
  7618. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7619. else
  7620. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7621. if (epause->tx_pause)
  7622. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7623. else
  7624. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7625. if (netif_running(dev)) {
  7626. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7627. err = tg3_restart_hw(tp, 1);
  7628. if (!err)
  7629. tg3_netif_start(tp);
  7630. }
  7631. tg3_full_unlock(tp);
  7632. }
  7633. return err;
  7634. }
  7635. static u32 tg3_get_rx_csum(struct net_device *dev)
  7636. {
  7637. struct tg3 *tp = netdev_priv(dev);
  7638. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7639. }
  7640. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7641. {
  7642. struct tg3 *tp = netdev_priv(dev);
  7643. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7644. if (data != 0)
  7645. return -EINVAL;
  7646. return 0;
  7647. }
  7648. spin_lock_bh(&tp->lock);
  7649. if (data)
  7650. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7651. else
  7652. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7653. spin_unlock_bh(&tp->lock);
  7654. return 0;
  7655. }
  7656. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7657. {
  7658. struct tg3 *tp = netdev_priv(dev);
  7659. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7660. if (data != 0)
  7661. return -EINVAL;
  7662. return 0;
  7663. }
  7664. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7665. ethtool_op_set_tx_ipv6_csum(dev, data);
  7666. else
  7667. ethtool_op_set_tx_csum(dev, data);
  7668. return 0;
  7669. }
  7670. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7671. {
  7672. switch (sset) {
  7673. case ETH_SS_TEST:
  7674. return TG3_NUM_TEST;
  7675. case ETH_SS_STATS:
  7676. return TG3_NUM_STATS;
  7677. default:
  7678. return -EOPNOTSUPP;
  7679. }
  7680. }
  7681. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7682. {
  7683. switch (stringset) {
  7684. case ETH_SS_STATS:
  7685. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7686. break;
  7687. case ETH_SS_TEST:
  7688. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7689. break;
  7690. default:
  7691. WARN_ON(1); /* we need a WARN() */
  7692. break;
  7693. }
  7694. }
  7695. static int tg3_phys_id(struct net_device *dev, u32 data)
  7696. {
  7697. struct tg3 *tp = netdev_priv(dev);
  7698. int i;
  7699. if (!netif_running(tp->dev))
  7700. return -EAGAIN;
  7701. if (data == 0)
  7702. data = UINT_MAX / 2;
  7703. for (i = 0; i < (data * 2); i++) {
  7704. if ((i % 2) == 0)
  7705. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7706. LED_CTRL_1000MBPS_ON |
  7707. LED_CTRL_100MBPS_ON |
  7708. LED_CTRL_10MBPS_ON |
  7709. LED_CTRL_TRAFFIC_OVERRIDE |
  7710. LED_CTRL_TRAFFIC_BLINK |
  7711. LED_CTRL_TRAFFIC_LED);
  7712. else
  7713. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7714. LED_CTRL_TRAFFIC_OVERRIDE);
  7715. if (msleep_interruptible(500))
  7716. break;
  7717. }
  7718. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7719. return 0;
  7720. }
  7721. static void tg3_get_ethtool_stats (struct net_device *dev,
  7722. struct ethtool_stats *estats, u64 *tmp_stats)
  7723. {
  7724. struct tg3 *tp = netdev_priv(dev);
  7725. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7726. }
  7727. #define NVRAM_TEST_SIZE 0x100
  7728. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7729. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7730. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7731. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7732. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7733. static int tg3_test_nvram(struct tg3 *tp)
  7734. {
  7735. u32 csum, magic;
  7736. __be32 *buf;
  7737. int i, j, k, err = 0, size;
  7738. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7739. return 0;
  7740. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7741. return -EIO;
  7742. if (magic == TG3_EEPROM_MAGIC)
  7743. size = NVRAM_TEST_SIZE;
  7744. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7745. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7746. TG3_EEPROM_SB_FORMAT_1) {
  7747. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7748. case TG3_EEPROM_SB_REVISION_0:
  7749. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7750. break;
  7751. case TG3_EEPROM_SB_REVISION_2:
  7752. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7753. break;
  7754. case TG3_EEPROM_SB_REVISION_3:
  7755. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7756. break;
  7757. default:
  7758. return 0;
  7759. }
  7760. } else
  7761. return 0;
  7762. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7763. size = NVRAM_SELFBOOT_HW_SIZE;
  7764. else
  7765. return -EIO;
  7766. buf = kmalloc(size, GFP_KERNEL);
  7767. if (buf == NULL)
  7768. return -ENOMEM;
  7769. err = -EIO;
  7770. for (i = 0, j = 0; i < size; i += 4, j++) {
  7771. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7772. if (err)
  7773. break;
  7774. }
  7775. if (i < size)
  7776. goto out;
  7777. /* Selfboot format */
  7778. magic = be32_to_cpu(buf[0]);
  7779. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7780. TG3_EEPROM_MAGIC_FW) {
  7781. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7782. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7783. TG3_EEPROM_SB_REVISION_2) {
  7784. /* For rev 2, the csum doesn't include the MBA. */
  7785. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7786. csum8 += buf8[i];
  7787. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7788. csum8 += buf8[i];
  7789. } else {
  7790. for (i = 0; i < size; i++)
  7791. csum8 += buf8[i];
  7792. }
  7793. if (csum8 == 0) {
  7794. err = 0;
  7795. goto out;
  7796. }
  7797. err = -EIO;
  7798. goto out;
  7799. }
  7800. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7801. TG3_EEPROM_MAGIC_HW) {
  7802. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7803. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7804. u8 *buf8 = (u8 *) buf;
  7805. /* Separate the parity bits and the data bytes. */
  7806. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7807. if ((i == 0) || (i == 8)) {
  7808. int l;
  7809. u8 msk;
  7810. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7811. parity[k++] = buf8[i] & msk;
  7812. i++;
  7813. }
  7814. else if (i == 16) {
  7815. int l;
  7816. u8 msk;
  7817. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7818. parity[k++] = buf8[i] & msk;
  7819. i++;
  7820. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7821. parity[k++] = buf8[i] & msk;
  7822. i++;
  7823. }
  7824. data[j++] = buf8[i];
  7825. }
  7826. err = -EIO;
  7827. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7828. u8 hw8 = hweight8(data[i]);
  7829. if ((hw8 & 0x1) && parity[i])
  7830. goto out;
  7831. else if (!(hw8 & 0x1) && !parity[i])
  7832. goto out;
  7833. }
  7834. err = 0;
  7835. goto out;
  7836. }
  7837. /* Bootstrap checksum at offset 0x10 */
  7838. csum = calc_crc((unsigned char *) buf, 0x10);
  7839. if (csum != be32_to_cpu(buf[0x10/4]))
  7840. goto out;
  7841. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7842. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7843. if (csum != be32_to_cpu(buf[0xfc/4]))
  7844. goto out;
  7845. err = 0;
  7846. out:
  7847. kfree(buf);
  7848. return err;
  7849. }
  7850. #define TG3_SERDES_TIMEOUT_SEC 2
  7851. #define TG3_COPPER_TIMEOUT_SEC 6
  7852. static int tg3_test_link(struct tg3 *tp)
  7853. {
  7854. int i, max;
  7855. if (!netif_running(tp->dev))
  7856. return -ENODEV;
  7857. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7858. max = TG3_SERDES_TIMEOUT_SEC;
  7859. else
  7860. max = TG3_COPPER_TIMEOUT_SEC;
  7861. for (i = 0; i < max; i++) {
  7862. if (netif_carrier_ok(tp->dev))
  7863. return 0;
  7864. if (msleep_interruptible(1000))
  7865. break;
  7866. }
  7867. return -EIO;
  7868. }
  7869. /* Only test the commonly used registers */
  7870. static int tg3_test_registers(struct tg3 *tp)
  7871. {
  7872. int i, is_5705, is_5750;
  7873. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7874. static struct {
  7875. u16 offset;
  7876. u16 flags;
  7877. #define TG3_FL_5705 0x1
  7878. #define TG3_FL_NOT_5705 0x2
  7879. #define TG3_FL_NOT_5788 0x4
  7880. #define TG3_FL_NOT_5750 0x8
  7881. u32 read_mask;
  7882. u32 write_mask;
  7883. } reg_tbl[] = {
  7884. /* MAC Control Registers */
  7885. { MAC_MODE, TG3_FL_NOT_5705,
  7886. 0x00000000, 0x00ef6f8c },
  7887. { MAC_MODE, TG3_FL_5705,
  7888. 0x00000000, 0x01ef6b8c },
  7889. { MAC_STATUS, TG3_FL_NOT_5705,
  7890. 0x03800107, 0x00000000 },
  7891. { MAC_STATUS, TG3_FL_5705,
  7892. 0x03800100, 0x00000000 },
  7893. { MAC_ADDR_0_HIGH, 0x0000,
  7894. 0x00000000, 0x0000ffff },
  7895. { MAC_ADDR_0_LOW, 0x0000,
  7896. 0x00000000, 0xffffffff },
  7897. { MAC_RX_MTU_SIZE, 0x0000,
  7898. 0x00000000, 0x0000ffff },
  7899. { MAC_TX_MODE, 0x0000,
  7900. 0x00000000, 0x00000070 },
  7901. { MAC_TX_LENGTHS, 0x0000,
  7902. 0x00000000, 0x00003fff },
  7903. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7904. 0x00000000, 0x000007fc },
  7905. { MAC_RX_MODE, TG3_FL_5705,
  7906. 0x00000000, 0x000007dc },
  7907. { MAC_HASH_REG_0, 0x0000,
  7908. 0x00000000, 0xffffffff },
  7909. { MAC_HASH_REG_1, 0x0000,
  7910. 0x00000000, 0xffffffff },
  7911. { MAC_HASH_REG_2, 0x0000,
  7912. 0x00000000, 0xffffffff },
  7913. { MAC_HASH_REG_3, 0x0000,
  7914. 0x00000000, 0xffffffff },
  7915. /* Receive Data and Receive BD Initiator Control Registers. */
  7916. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7917. 0x00000000, 0xffffffff },
  7918. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7919. 0x00000000, 0xffffffff },
  7920. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7921. 0x00000000, 0x00000003 },
  7922. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7923. 0x00000000, 0xffffffff },
  7924. { RCVDBDI_STD_BD+0, 0x0000,
  7925. 0x00000000, 0xffffffff },
  7926. { RCVDBDI_STD_BD+4, 0x0000,
  7927. 0x00000000, 0xffffffff },
  7928. { RCVDBDI_STD_BD+8, 0x0000,
  7929. 0x00000000, 0xffff0002 },
  7930. { RCVDBDI_STD_BD+0xc, 0x0000,
  7931. 0x00000000, 0xffffffff },
  7932. /* Receive BD Initiator Control Registers. */
  7933. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7934. 0x00000000, 0xffffffff },
  7935. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7936. 0x00000000, 0x000003ff },
  7937. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7938. 0x00000000, 0xffffffff },
  7939. /* Host Coalescing Control Registers. */
  7940. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7941. 0x00000000, 0x00000004 },
  7942. { HOSTCC_MODE, TG3_FL_5705,
  7943. 0x00000000, 0x000000f6 },
  7944. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7945. 0x00000000, 0xffffffff },
  7946. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7947. 0x00000000, 0x000003ff },
  7948. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7949. 0x00000000, 0xffffffff },
  7950. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7951. 0x00000000, 0x000003ff },
  7952. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7953. 0x00000000, 0xffffffff },
  7954. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7955. 0x00000000, 0x000000ff },
  7956. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7957. 0x00000000, 0xffffffff },
  7958. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7959. 0x00000000, 0x000000ff },
  7960. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7961. 0x00000000, 0xffffffff },
  7962. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7963. 0x00000000, 0xffffffff },
  7964. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7965. 0x00000000, 0xffffffff },
  7966. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7967. 0x00000000, 0x000000ff },
  7968. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7969. 0x00000000, 0xffffffff },
  7970. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7971. 0x00000000, 0x000000ff },
  7972. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7973. 0x00000000, 0xffffffff },
  7974. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7975. 0x00000000, 0xffffffff },
  7976. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7977. 0x00000000, 0xffffffff },
  7978. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7979. 0x00000000, 0xffffffff },
  7980. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7981. 0x00000000, 0xffffffff },
  7982. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7983. 0xffffffff, 0x00000000 },
  7984. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7985. 0xffffffff, 0x00000000 },
  7986. /* Buffer Manager Control Registers. */
  7987. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7988. 0x00000000, 0x007fff80 },
  7989. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7990. 0x00000000, 0x007fffff },
  7991. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7992. 0x00000000, 0x0000003f },
  7993. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7994. 0x00000000, 0x000001ff },
  7995. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7996. 0x00000000, 0x000001ff },
  7997. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7998. 0xffffffff, 0x00000000 },
  7999. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8000. 0xffffffff, 0x00000000 },
  8001. /* Mailbox Registers */
  8002. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8003. 0x00000000, 0x000001ff },
  8004. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8005. 0x00000000, 0x000001ff },
  8006. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8007. 0x00000000, 0x000007ff },
  8008. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8009. 0x00000000, 0x000001ff },
  8010. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8011. };
  8012. is_5705 = is_5750 = 0;
  8013. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8014. is_5705 = 1;
  8015. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8016. is_5750 = 1;
  8017. }
  8018. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8019. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8020. continue;
  8021. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8022. continue;
  8023. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8024. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8025. continue;
  8026. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8027. continue;
  8028. offset = (u32) reg_tbl[i].offset;
  8029. read_mask = reg_tbl[i].read_mask;
  8030. write_mask = reg_tbl[i].write_mask;
  8031. /* Save the original register content */
  8032. save_val = tr32(offset);
  8033. /* Determine the read-only value. */
  8034. read_val = save_val & read_mask;
  8035. /* Write zero to the register, then make sure the read-only bits
  8036. * are not changed and the read/write bits are all zeros.
  8037. */
  8038. tw32(offset, 0);
  8039. val = tr32(offset);
  8040. /* Test the read-only and read/write bits. */
  8041. if (((val & read_mask) != read_val) || (val & write_mask))
  8042. goto out;
  8043. /* Write ones to all the bits defined by RdMask and WrMask, then
  8044. * make sure the read-only bits are not changed and the
  8045. * read/write bits are all ones.
  8046. */
  8047. tw32(offset, read_mask | write_mask);
  8048. val = tr32(offset);
  8049. /* Test the read-only bits. */
  8050. if ((val & read_mask) != read_val)
  8051. goto out;
  8052. /* Test the read/write bits. */
  8053. if ((val & write_mask) != write_mask)
  8054. goto out;
  8055. tw32(offset, save_val);
  8056. }
  8057. return 0;
  8058. out:
  8059. if (netif_msg_hw(tp))
  8060. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8061. offset);
  8062. tw32(offset, save_val);
  8063. return -EIO;
  8064. }
  8065. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8066. {
  8067. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8068. int i;
  8069. u32 j;
  8070. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8071. for (j = 0; j < len; j += 4) {
  8072. u32 val;
  8073. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8074. tg3_read_mem(tp, offset + j, &val);
  8075. if (val != test_pattern[i])
  8076. return -EIO;
  8077. }
  8078. }
  8079. return 0;
  8080. }
  8081. static int tg3_test_memory(struct tg3 *tp)
  8082. {
  8083. static struct mem_entry {
  8084. u32 offset;
  8085. u32 len;
  8086. } mem_tbl_570x[] = {
  8087. { 0x00000000, 0x00b50},
  8088. { 0x00002000, 0x1c000},
  8089. { 0xffffffff, 0x00000}
  8090. }, mem_tbl_5705[] = {
  8091. { 0x00000100, 0x0000c},
  8092. { 0x00000200, 0x00008},
  8093. { 0x00004000, 0x00800},
  8094. { 0x00006000, 0x01000},
  8095. { 0x00008000, 0x02000},
  8096. { 0x00010000, 0x0e000},
  8097. { 0xffffffff, 0x00000}
  8098. }, mem_tbl_5755[] = {
  8099. { 0x00000200, 0x00008},
  8100. { 0x00004000, 0x00800},
  8101. { 0x00006000, 0x00800},
  8102. { 0x00008000, 0x02000},
  8103. { 0x00010000, 0x0c000},
  8104. { 0xffffffff, 0x00000}
  8105. }, mem_tbl_5906[] = {
  8106. { 0x00000200, 0x00008},
  8107. { 0x00004000, 0x00400},
  8108. { 0x00006000, 0x00400},
  8109. { 0x00008000, 0x01000},
  8110. { 0x00010000, 0x01000},
  8111. { 0xffffffff, 0x00000}
  8112. };
  8113. struct mem_entry *mem_tbl;
  8114. int err = 0;
  8115. int i;
  8116. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8117. mem_tbl = mem_tbl_5755;
  8118. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8119. mem_tbl = mem_tbl_5906;
  8120. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8121. mem_tbl = mem_tbl_5705;
  8122. else
  8123. mem_tbl = mem_tbl_570x;
  8124. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8125. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8126. mem_tbl[i].len)) != 0)
  8127. break;
  8128. }
  8129. return err;
  8130. }
  8131. #define TG3_MAC_LOOPBACK 0
  8132. #define TG3_PHY_LOOPBACK 1
  8133. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8134. {
  8135. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8136. u32 desc_idx;
  8137. struct sk_buff *skb, *rx_skb;
  8138. u8 *tx_data;
  8139. dma_addr_t map;
  8140. int num_pkts, tx_len, rx_len, i, err;
  8141. struct tg3_rx_buffer_desc *desc;
  8142. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8143. /* HW errata - mac loopback fails in some cases on 5780.
  8144. * Normal traffic and PHY loopback are not affected by
  8145. * errata.
  8146. */
  8147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8148. return 0;
  8149. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8150. MAC_MODE_PORT_INT_LPBACK;
  8151. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8152. mac_mode |= MAC_MODE_LINK_POLARITY;
  8153. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8154. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8155. else
  8156. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8157. tw32(MAC_MODE, mac_mode);
  8158. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8159. u32 val;
  8160. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8161. tg3_phy_fet_toggle_apd(tp, false);
  8162. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8163. } else
  8164. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8165. tg3_phy_toggle_automdix(tp, 0);
  8166. tg3_writephy(tp, MII_BMCR, val);
  8167. udelay(40);
  8168. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8169. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8170. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8171. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8172. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8173. } else
  8174. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8175. /* reset to prevent losing 1st rx packet intermittently */
  8176. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8177. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8178. udelay(10);
  8179. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8180. }
  8181. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8182. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8183. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8184. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8185. mac_mode |= MAC_MODE_LINK_POLARITY;
  8186. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8187. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8188. }
  8189. tw32(MAC_MODE, mac_mode);
  8190. }
  8191. else
  8192. return -EINVAL;
  8193. err = -EIO;
  8194. tx_len = 1514;
  8195. skb = netdev_alloc_skb(tp->dev, tx_len);
  8196. if (!skb)
  8197. return -ENOMEM;
  8198. tx_data = skb_put(skb, tx_len);
  8199. memcpy(tx_data, tp->dev->dev_addr, 6);
  8200. memset(tx_data + 6, 0x0, 8);
  8201. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8202. for (i = 14; i < tx_len; i++)
  8203. tx_data[i] = (u8) (i & 0xff);
  8204. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8205. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8206. HOSTCC_MODE_NOW);
  8207. udelay(10);
  8208. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8209. num_pkts = 0;
  8210. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8211. tp->tx_prod++;
  8212. num_pkts++;
  8213. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8214. tp->tx_prod);
  8215. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8216. udelay(10);
  8217. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8218. for (i = 0; i < 25; i++) {
  8219. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8220. HOSTCC_MODE_NOW);
  8221. udelay(10);
  8222. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8223. rx_idx = tp->hw_status->idx[0].rx_producer;
  8224. if ((tx_idx == tp->tx_prod) &&
  8225. (rx_idx == (rx_start_idx + num_pkts)))
  8226. break;
  8227. }
  8228. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8229. dev_kfree_skb(skb);
  8230. if (tx_idx != tp->tx_prod)
  8231. goto out;
  8232. if (rx_idx != rx_start_idx + num_pkts)
  8233. goto out;
  8234. desc = &tp->rx_rcb[rx_start_idx];
  8235. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8236. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8237. if (opaque_key != RXD_OPAQUE_RING_STD)
  8238. goto out;
  8239. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8240. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8241. goto out;
  8242. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8243. if (rx_len != tx_len)
  8244. goto out;
  8245. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8246. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8247. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8248. for (i = 14; i < tx_len; i++) {
  8249. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8250. goto out;
  8251. }
  8252. err = 0;
  8253. /* tg3_free_rings will unmap and free the rx_skb */
  8254. out:
  8255. return err;
  8256. }
  8257. #define TG3_MAC_LOOPBACK_FAILED 1
  8258. #define TG3_PHY_LOOPBACK_FAILED 2
  8259. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8260. TG3_PHY_LOOPBACK_FAILED)
  8261. static int tg3_test_loopback(struct tg3 *tp)
  8262. {
  8263. int err = 0;
  8264. u32 cpmuctrl = 0;
  8265. if (!netif_running(tp->dev))
  8266. return TG3_LOOPBACK_FAILED;
  8267. err = tg3_reset_hw(tp, 1);
  8268. if (err)
  8269. return TG3_LOOPBACK_FAILED;
  8270. /* Turn off gphy autopowerdown. */
  8271. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8272. tg3_phy_toggle_apd(tp, false);
  8273. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8274. int i;
  8275. u32 status;
  8276. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8277. /* Wait for up to 40 microseconds to acquire lock. */
  8278. for (i = 0; i < 4; i++) {
  8279. status = tr32(TG3_CPMU_MUTEX_GNT);
  8280. if (status == CPMU_MUTEX_GNT_DRIVER)
  8281. break;
  8282. udelay(10);
  8283. }
  8284. if (status != CPMU_MUTEX_GNT_DRIVER)
  8285. return TG3_LOOPBACK_FAILED;
  8286. /* Turn off link-based power management. */
  8287. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8288. tw32(TG3_CPMU_CTRL,
  8289. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8290. CPMU_CTRL_LINK_AWARE_MODE));
  8291. }
  8292. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8293. err |= TG3_MAC_LOOPBACK_FAILED;
  8294. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8295. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8296. /* Release the mutex */
  8297. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8298. }
  8299. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8300. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8301. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8302. err |= TG3_PHY_LOOPBACK_FAILED;
  8303. }
  8304. /* Re-enable gphy autopowerdown. */
  8305. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8306. tg3_phy_toggle_apd(tp, true);
  8307. return err;
  8308. }
  8309. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8310. u64 *data)
  8311. {
  8312. struct tg3 *tp = netdev_priv(dev);
  8313. if (tp->link_config.phy_is_low_power)
  8314. tg3_set_power_state(tp, PCI_D0);
  8315. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8316. if (tg3_test_nvram(tp) != 0) {
  8317. etest->flags |= ETH_TEST_FL_FAILED;
  8318. data[0] = 1;
  8319. }
  8320. if (tg3_test_link(tp) != 0) {
  8321. etest->flags |= ETH_TEST_FL_FAILED;
  8322. data[1] = 1;
  8323. }
  8324. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8325. int err, err2 = 0, irq_sync = 0;
  8326. if (netif_running(dev)) {
  8327. tg3_phy_stop(tp);
  8328. tg3_netif_stop(tp);
  8329. irq_sync = 1;
  8330. }
  8331. tg3_full_lock(tp, irq_sync);
  8332. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8333. err = tg3_nvram_lock(tp);
  8334. tg3_halt_cpu(tp, RX_CPU_BASE);
  8335. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8336. tg3_halt_cpu(tp, TX_CPU_BASE);
  8337. if (!err)
  8338. tg3_nvram_unlock(tp);
  8339. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8340. tg3_phy_reset(tp);
  8341. if (tg3_test_registers(tp) != 0) {
  8342. etest->flags |= ETH_TEST_FL_FAILED;
  8343. data[2] = 1;
  8344. }
  8345. if (tg3_test_memory(tp) != 0) {
  8346. etest->flags |= ETH_TEST_FL_FAILED;
  8347. data[3] = 1;
  8348. }
  8349. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8350. etest->flags |= ETH_TEST_FL_FAILED;
  8351. tg3_full_unlock(tp);
  8352. if (tg3_test_interrupt(tp) != 0) {
  8353. etest->flags |= ETH_TEST_FL_FAILED;
  8354. data[5] = 1;
  8355. }
  8356. tg3_full_lock(tp, 0);
  8357. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8358. if (netif_running(dev)) {
  8359. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8360. err2 = tg3_restart_hw(tp, 1);
  8361. if (!err2)
  8362. tg3_netif_start(tp);
  8363. }
  8364. tg3_full_unlock(tp);
  8365. if (irq_sync && !err2)
  8366. tg3_phy_start(tp);
  8367. }
  8368. if (tp->link_config.phy_is_low_power)
  8369. tg3_set_power_state(tp, PCI_D3hot);
  8370. }
  8371. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8372. {
  8373. struct mii_ioctl_data *data = if_mii(ifr);
  8374. struct tg3 *tp = netdev_priv(dev);
  8375. int err;
  8376. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8377. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8378. return -EAGAIN;
  8379. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8380. }
  8381. switch(cmd) {
  8382. case SIOCGMIIPHY:
  8383. data->phy_id = PHY_ADDR;
  8384. /* fallthru */
  8385. case SIOCGMIIREG: {
  8386. u32 mii_regval;
  8387. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8388. break; /* We have no PHY */
  8389. if (tp->link_config.phy_is_low_power)
  8390. return -EAGAIN;
  8391. spin_lock_bh(&tp->lock);
  8392. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8393. spin_unlock_bh(&tp->lock);
  8394. data->val_out = mii_regval;
  8395. return err;
  8396. }
  8397. case SIOCSMIIREG:
  8398. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8399. break; /* We have no PHY */
  8400. if (!capable(CAP_NET_ADMIN))
  8401. return -EPERM;
  8402. if (tp->link_config.phy_is_low_power)
  8403. return -EAGAIN;
  8404. spin_lock_bh(&tp->lock);
  8405. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8406. spin_unlock_bh(&tp->lock);
  8407. return err;
  8408. default:
  8409. /* do nothing */
  8410. break;
  8411. }
  8412. return -EOPNOTSUPP;
  8413. }
  8414. #if TG3_VLAN_TAG_USED
  8415. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8416. {
  8417. struct tg3 *tp = netdev_priv(dev);
  8418. if (!netif_running(dev)) {
  8419. tp->vlgrp = grp;
  8420. return;
  8421. }
  8422. tg3_netif_stop(tp);
  8423. tg3_full_lock(tp, 0);
  8424. tp->vlgrp = grp;
  8425. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8426. __tg3_set_rx_mode(dev);
  8427. tg3_netif_start(tp);
  8428. tg3_full_unlock(tp);
  8429. }
  8430. #endif
  8431. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8432. {
  8433. struct tg3 *tp = netdev_priv(dev);
  8434. memcpy(ec, &tp->coal, sizeof(*ec));
  8435. return 0;
  8436. }
  8437. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8438. {
  8439. struct tg3 *tp = netdev_priv(dev);
  8440. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8441. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8442. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8443. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8444. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8445. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8446. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8447. }
  8448. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8449. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8450. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8451. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8452. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8453. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8454. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8455. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8456. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8457. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8458. return -EINVAL;
  8459. /* No rx interrupts will be generated if both are zero */
  8460. if ((ec->rx_coalesce_usecs == 0) &&
  8461. (ec->rx_max_coalesced_frames == 0))
  8462. return -EINVAL;
  8463. /* No tx interrupts will be generated if both are zero */
  8464. if ((ec->tx_coalesce_usecs == 0) &&
  8465. (ec->tx_max_coalesced_frames == 0))
  8466. return -EINVAL;
  8467. /* Only copy relevant parameters, ignore all others. */
  8468. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8469. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8470. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8471. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8472. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8473. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8474. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8475. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8476. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8477. if (netif_running(dev)) {
  8478. tg3_full_lock(tp, 0);
  8479. __tg3_set_coalesce(tp, &tp->coal);
  8480. tg3_full_unlock(tp);
  8481. }
  8482. return 0;
  8483. }
  8484. static const struct ethtool_ops tg3_ethtool_ops = {
  8485. .get_settings = tg3_get_settings,
  8486. .set_settings = tg3_set_settings,
  8487. .get_drvinfo = tg3_get_drvinfo,
  8488. .get_regs_len = tg3_get_regs_len,
  8489. .get_regs = tg3_get_regs,
  8490. .get_wol = tg3_get_wol,
  8491. .set_wol = tg3_set_wol,
  8492. .get_msglevel = tg3_get_msglevel,
  8493. .set_msglevel = tg3_set_msglevel,
  8494. .nway_reset = tg3_nway_reset,
  8495. .get_link = ethtool_op_get_link,
  8496. .get_eeprom_len = tg3_get_eeprom_len,
  8497. .get_eeprom = tg3_get_eeprom,
  8498. .set_eeprom = tg3_set_eeprom,
  8499. .get_ringparam = tg3_get_ringparam,
  8500. .set_ringparam = tg3_set_ringparam,
  8501. .get_pauseparam = tg3_get_pauseparam,
  8502. .set_pauseparam = tg3_set_pauseparam,
  8503. .get_rx_csum = tg3_get_rx_csum,
  8504. .set_rx_csum = tg3_set_rx_csum,
  8505. .set_tx_csum = tg3_set_tx_csum,
  8506. .set_sg = ethtool_op_set_sg,
  8507. .set_tso = tg3_set_tso,
  8508. .self_test = tg3_self_test,
  8509. .get_strings = tg3_get_strings,
  8510. .phys_id = tg3_phys_id,
  8511. .get_ethtool_stats = tg3_get_ethtool_stats,
  8512. .get_coalesce = tg3_get_coalesce,
  8513. .set_coalesce = tg3_set_coalesce,
  8514. .get_sset_count = tg3_get_sset_count,
  8515. };
  8516. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8517. {
  8518. u32 cursize, val, magic;
  8519. tp->nvram_size = EEPROM_CHIP_SIZE;
  8520. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8521. return;
  8522. if ((magic != TG3_EEPROM_MAGIC) &&
  8523. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8524. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8525. return;
  8526. /*
  8527. * Size the chip by reading offsets at increasing powers of two.
  8528. * When we encounter our validation signature, we know the addressing
  8529. * has wrapped around, and thus have our chip size.
  8530. */
  8531. cursize = 0x10;
  8532. while (cursize < tp->nvram_size) {
  8533. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8534. return;
  8535. if (val == magic)
  8536. break;
  8537. cursize <<= 1;
  8538. }
  8539. tp->nvram_size = cursize;
  8540. }
  8541. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8542. {
  8543. u32 val;
  8544. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8545. tg3_nvram_read(tp, 0, &val) != 0)
  8546. return;
  8547. /* Selfboot format */
  8548. if (val != TG3_EEPROM_MAGIC) {
  8549. tg3_get_eeprom_size(tp);
  8550. return;
  8551. }
  8552. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8553. if (val != 0) {
  8554. /* This is confusing. We want to operate on the
  8555. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8556. * call will read from NVRAM and byteswap the data
  8557. * according to the byteswapping settings for all
  8558. * other register accesses. This ensures the data we
  8559. * want will always reside in the lower 16-bits.
  8560. * However, the data in NVRAM is in LE format, which
  8561. * means the data from the NVRAM read will always be
  8562. * opposite the endianness of the CPU. The 16-bit
  8563. * byteswap then brings the data to CPU endianness.
  8564. */
  8565. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8566. return;
  8567. }
  8568. }
  8569. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8570. }
  8571. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8572. {
  8573. u32 nvcfg1;
  8574. nvcfg1 = tr32(NVRAM_CFG1);
  8575. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8576. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8577. } else {
  8578. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8579. tw32(NVRAM_CFG1, nvcfg1);
  8580. }
  8581. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8582. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8583. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8584. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8585. tp->nvram_jedecnum = JEDEC_ATMEL;
  8586. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8587. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8588. break;
  8589. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8590. tp->nvram_jedecnum = JEDEC_ATMEL;
  8591. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8592. break;
  8593. case FLASH_VENDOR_ATMEL_EEPROM:
  8594. tp->nvram_jedecnum = JEDEC_ATMEL;
  8595. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8596. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8597. break;
  8598. case FLASH_VENDOR_ST:
  8599. tp->nvram_jedecnum = JEDEC_ST;
  8600. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8601. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8602. break;
  8603. case FLASH_VENDOR_SAIFUN:
  8604. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8605. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8606. break;
  8607. case FLASH_VENDOR_SST_SMALL:
  8608. case FLASH_VENDOR_SST_LARGE:
  8609. tp->nvram_jedecnum = JEDEC_SST;
  8610. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8611. break;
  8612. }
  8613. } else {
  8614. tp->nvram_jedecnum = JEDEC_ATMEL;
  8615. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8616. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8617. }
  8618. }
  8619. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8620. {
  8621. u32 nvcfg1;
  8622. nvcfg1 = tr32(NVRAM_CFG1);
  8623. /* NVRAM protection for TPM */
  8624. if (nvcfg1 & (1 << 27))
  8625. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8626. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8627. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8628. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8629. tp->nvram_jedecnum = JEDEC_ATMEL;
  8630. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8631. break;
  8632. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8633. tp->nvram_jedecnum = JEDEC_ATMEL;
  8634. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8635. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8636. break;
  8637. case FLASH_5752VENDOR_ST_M45PE10:
  8638. case FLASH_5752VENDOR_ST_M45PE20:
  8639. case FLASH_5752VENDOR_ST_M45PE40:
  8640. tp->nvram_jedecnum = JEDEC_ST;
  8641. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8642. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8643. break;
  8644. }
  8645. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8646. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8647. case FLASH_5752PAGE_SIZE_256:
  8648. tp->nvram_pagesize = 256;
  8649. break;
  8650. case FLASH_5752PAGE_SIZE_512:
  8651. tp->nvram_pagesize = 512;
  8652. break;
  8653. case FLASH_5752PAGE_SIZE_1K:
  8654. tp->nvram_pagesize = 1024;
  8655. break;
  8656. case FLASH_5752PAGE_SIZE_2K:
  8657. tp->nvram_pagesize = 2048;
  8658. break;
  8659. case FLASH_5752PAGE_SIZE_4K:
  8660. tp->nvram_pagesize = 4096;
  8661. break;
  8662. case FLASH_5752PAGE_SIZE_264:
  8663. tp->nvram_pagesize = 264;
  8664. break;
  8665. }
  8666. } else {
  8667. /* For eeprom, set pagesize to maximum eeprom size */
  8668. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8669. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8670. tw32(NVRAM_CFG1, nvcfg1);
  8671. }
  8672. }
  8673. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8674. {
  8675. u32 nvcfg1, protect = 0;
  8676. nvcfg1 = tr32(NVRAM_CFG1);
  8677. /* NVRAM protection for TPM */
  8678. if (nvcfg1 & (1 << 27)) {
  8679. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8680. protect = 1;
  8681. }
  8682. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8683. switch (nvcfg1) {
  8684. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8685. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8686. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8687. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8688. tp->nvram_jedecnum = JEDEC_ATMEL;
  8689. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8690. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8691. tp->nvram_pagesize = 264;
  8692. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8693. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8694. tp->nvram_size = (protect ? 0x3e200 :
  8695. TG3_NVRAM_SIZE_512KB);
  8696. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8697. tp->nvram_size = (protect ? 0x1f200 :
  8698. TG3_NVRAM_SIZE_256KB);
  8699. else
  8700. tp->nvram_size = (protect ? 0x1f200 :
  8701. TG3_NVRAM_SIZE_128KB);
  8702. break;
  8703. case FLASH_5752VENDOR_ST_M45PE10:
  8704. case FLASH_5752VENDOR_ST_M45PE20:
  8705. case FLASH_5752VENDOR_ST_M45PE40:
  8706. tp->nvram_jedecnum = JEDEC_ST;
  8707. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8708. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8709. tp->nvram_pagesize = 256;
  8710. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8711. tp->nvram_size = (protect ?
  8712. TG3_NVRAM_SIZE_64KB :
  8713. TG3_NVRAM_SIZE_128KB);
  8714. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8715. tp->nvram_size = (protect ?
  8716. TG3_NVRAM_SIZE_64KB :
  8717. TG3_NVRAM_SIZE_256KB);
  8718. else
  8719. tp->nvram_size = (protect ?
  8720. TG3_NVRAM_SIZE_128KB :
  8721. TG3_NVRAM_SIZE_512KB);
  8722. break;
  8723. }
  8724. }
  8725. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8726. {
  8727. u32 nvcfg1;
  8728. nvcfg1 = tr32(NVRAM_CFG1);
  8729. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8730. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8731. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8732. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8733. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8734. tp->nvram_jedecnum = JEDEC_ATMEL;
  8735. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8736. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8737. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8738. tw32(NVRAM_CFG1, nvcfg1);
  8739. break;
  8740. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8741. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8742. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8743. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8744. tp->nvram_jedecnum = JEDEC_ATMEL;
  8745. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8746. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8747. tp->nvram_pagesize = 264;
  8748. break;
  8749. case FLASH_5752VENDOR_ST_M45PE10:
  8750. case FLASH_5752VENDOR_ST_M45PE20:
  8751. case FLASH_5752VENDOR_ST_M45PE40:
  8752. tp->nvram_jedecnum = JEDEC_ST;
  8753. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8754. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8755. tp->nvram_pagesize = 256;
  8756. break;
  8757. }
  8758. }
  8759. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8760. {
  8761. u32 nvcfg1, protect = 0;
  8762. nvcfg1 = tr32(NVRAM_CFG1);
  8763. /* NVRAM protection for TPM */
  8764. if (nvcfg1 & (1 << 27)) {
  8765. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8766. protect = 1;
  8767. }
  8768. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8769. switch (nvcfg1) {
  8770. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8771. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8772. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8773. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8774. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8775. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8776. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8777. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8778. tp->nvram_jedecnum = JEDEC_ATMEL;
  8779. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8780. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8781. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8782. tp->nvram_pagesize = 256;
  8783. break;
  8784. case FLASH_5761VENDOR_ST_A_M45PE20:
  8785. case FLASH_5761VENDOR_ST_A_M45PE40:
  8786. case FLASH_5761VENDOR_ST_A_M45PE80:
  8787. case FLASH_5761VENDOR_ST_A_M45PE16:
  8788. case FLASH_5761VENDOR_ST_M_M45PE20:
  8789. case FLASH_5761VENDOR_ST_M_M45PE40:
  8790. case FLASH_5761VENDOR_ST_M_M45PE80:
  8791. case FLASH_5761VENDOR_ST_M_M45PE16:
  8792. tp->nvram_jedecnum = JEDEC_ST;
  8793. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8794. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8795. tp->nvram_pagesize = 256;
  8796. break;
  8797. }
  8798. if (protect) {
  8799. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8800. } else {
  8801. switch (nvcfg1) {
  8802. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8803. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8804. case FLASH_5761VENDOR_ST_A_M45PE16:
  8805. case FLASH_5761VENDOR_ST_M_M45PE16:
  8806. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8807. break;
  8808. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8809. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8810. case FLASH_5761VENDOR_ST_A_M45PE80:
  8811. case FLASH_5761VENDOR_ST_M_M45PE80:
  8812. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8813. break;
  8814. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8815. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8816. case FLASH_5761VENDOR_ST_A_M45PE40:
  8817. case FLASH_5761VENDOR_ST_M_M45PE40:
  8818. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8819. break;
  8820. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8821. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8822. case FLASH_5761VENDOR_ST_A_M45PE20:
  8823. case FLASH_5761VENDOR_ST_M_M45PE20:
  8824. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8825. break;
  8826. }
  8827. }
  8828. }
  8829. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8830. {
  8831. tp->nvram_jedecnum = JEDEC_ATMEL;
  8832. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8833. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8834. }
  8835. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8836. {
  8837. u32 nvcfg1;
  8838. nvcfg1 = tr32(NVRAM_CFG1);
  8839. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8840. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8841. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8842. tp->nvram_jedecnum = JEDEC_ATMEL;
  8843. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8844. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8845. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8846. tw32(NVRAM_CFG1, nvcfg1);
  8847. return;
  8848. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8849. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8850. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8851. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8852. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8853. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8854. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8855. tp->nvram_jedecnum = JEDEC_ATMEL;
  8856. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8857. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8858. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8859. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8860. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8861. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8862. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8863. break;
  8864. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8865. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8866. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8867. break;
  8868. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8869. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8870. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8871. break;
  8872. }
  8873. break;
  8874. case FLASH_5752VENDOR_ST_M45PE10:
  8875. case FLASH_5752VENDOR_ST_M45PE20:
  8876. case FLASH_5752VENDOR_ST_M45PE40:
  8877. tp->nvram_jedecnum = JEDEC_ST;
  8878. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8879. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8880. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8881. case FLASH_5752VENDOR_ST_M45PE10:
  8882. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8883. break;
  8884. case FLASH_5752VENDOR_ST_M45PE20:
  8885. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8886. break;
  8887. case FLASH_5752VENDOR_ST_M45PE40:
  8888. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8889. break;
  8890. }
  8891. break;
  8892. default:
  8893. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  8894. return;
  8895. }
  8896. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8897. case FLASH_5752PAGE_SIZE_256:
  8898. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8899. tp->nvram_pagesize = 256;
  8900. break;
  8901. case FLASH_5752PAGE_SIZE_512:
  8902. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8903. tp->nvram_pagesize = 512;
  8904. break;
  8905. case FLASH_5752PAGE_SIZE_1K:
  8906. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8907. tp->nvram_pagesize = 1024;
  8908. break;
  8909. case FLASH_5752PAGE_SIZE_2K:
  8910. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8911. tp->nvram_pagesize = 2048;
  8912. break;
  8913. case FLASH_5752PAGE_SIZE_4K:
  8914. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8915. tp->nvram_pagesize = 4096;
  8916. break;
  8917. case FLASH_5752PAGE_SIZE_264:
  8918. tp->nvram_pagesize = 264;
  8919. break;
  8920. case FLASH_5752PAGE_SIZE_528:
  8921. tp->nvram_pagesize = 528;
  8922. break;
  8923. }
  8924. }
  8925. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8926. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8927. {
  8928. tw32_f(GRC_EEPROM_ADDR,
  8929. (EEPROM_ADDR_FSM_RESET |
  8930. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8931. EEPROM_ADDR_CLKPERD_SHIFT)));
  8932. msleep(1);
  8933. /* Enable seeprom accesses. */
  8934. tw32_f(GRC_LOCAL_CTRL,
  8935. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8936. udelay(100);
  8937. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8938. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8939. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8940. if (tg3_nvram_lock(tp)) {
  8941. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8942. "tg3_nvram_init failed.\n", tp->dev->name);
  8943. return;
  8944. }
  8945. tg3_enable_nvram_access(tp);
  8946. tp->nvram_size = 0;
  8947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8948. tg3_get_5752_nvram_info(tp);
  8949. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8950. tg3_get_5755_nvram_info(tp);
  8951. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8954. tg3_get_5787_nvram_info(tp);
  8955. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8956. tg3_get_5761_nvram_info(tp);
  8957. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8958. tg3_get_5906_nvram_info(tp);
  8959. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8960. tg3_get_57780_nvram_info(tp);
  8961. else
  8962. tg3_get_nvram_info(tp);
  8963. if (tp->nvram_size == 0)
  8964. tg3_get_nvram_size(tp);
  8965. tg3_disable_nvram_access(tp);
  8966. tg3_nvram_unlock(tp);
  8967. } else {
  8968. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8969. tg3_get_eeprom_size(tp);
  8970. }
  8971. }
  8972. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8973. u32 offset, u32 len, u8 *buf)
  8974. {
  8975. int i, j, rc = 0;
  8976. u32 val;
  8977. for (i = 0; i < len; i += 4) {
  8978. u32 addr;
  8979. __be32 data;
  8980. addr = offset + i;
  8981. memcpy(&data, buf + i, 4);
  8982. /*
  8983. * The SEEPROM interface expects the data to always be opposite
  8984. * the native endian format. We accomplish this by reversing
  8985. * all the operations that would have been performed on the
  8986. * data from a call to tg3_nvram_read_be32().
  8987. */
  8988. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  8989. val = tr32(GRC_EEPROM_ADDR);
  8990. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8991. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8992. EEPROM_ADDR_READ);
  8993. tw32(GRC_EEPROM_ADDR, val |
  8994. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8995. (addr & EEPROM_ADDR_ADDR_MASK) |
  8996. EEPROM_ADDR_START |
  8997. EEPROM_ADDR_WRITE);
  8998. for (j = 0; j < 1000; j++) {
  8999. val = tr32(GRC_EEPROM_ADDR);
  9000. if (val & EEPROM_ADDR_COMPLETE)
  9001. break;
  9002. msleep(1);
  9003. }
  9004. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9005. rc = -EBUSY;
  9006. break;
  9007. }
  9008. }
  9009. return rc;
  9010. }
  9011. /* offset and length are dword aligned */
  9012. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9013. u8 *buf)
  9014. {
  9015. int ret = 0;
  9016. u32 pagesize = tp->nvram_pagesize;
  9017. u32 pagemask = pagesize - 1;
  9018. u32 nvram_cmd;
  9019. u8 *tmp;
  9020. tmp = kmalloc(pagesize, GFP_KERNEL);
  9021. if (tmp == NULL)
  9022. return -ENOMEM;
  9023. while (len) {
  9024. int j;
  9025. u32 phy_addr, page_off, size;
  9026. phy_addr = offset & ~pagemask;
  9027. for (j = 0; j < pagesize; j += 4) {
  9028. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9029. (__be32 *) (tmp + j));
  9030. if (ret)
  9031. break;
  9032. }
  9033. if (ret)
  9034. break;
  9035. page_off = offset & pagemask;
  9036. size = pagesize;
  9037. if (len < size)
  9038. size = len;
  9039. len -= size;
  9040. memcpy(tmp + page_off, buf, size);
  9041. offset = offset + (pagesize - page_off);
  9042. tg3_enable_nvram_access(tp);
  9043. /*
  9044. * Before we can erase the flash page, we need
  9045. * to issue a special "write enable" command.
  9046. */
  9047. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9048. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9049. break;
  9050. /* Erase the target page */
  9051. tw32(NVRAM_ADDR, phy_addr);
  9052. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9053. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9054. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9055. break;
  9056. /* Issue another write enable to start the write. */
  9057. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9058. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9059. break;
  9060. for (j = 0; j < pagesize; j += 4) {
  9061. __be32 data;
  9062. data = *((__be32 *) (tmp + j));
  9063. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9064. tw32(NVRAM_ADDR, phy_addr + j);
  9065. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9066. NVRAM_CMD_WR;
  9067. if (j == 0)
  9068. nvram_cmd |= NVRAM_CMD_FIRST;
  9069. else if (j == (pagesize - 4))
  9070. nvram_cmd |= NVRAM_CMD_LAST;
  9071. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9072. break;
  9073. }
  9074. if (ret)
  9075. break;
  9076. }
  9077. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9078. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9079. kfree(tmp);
  9080. return ret;
  9081. }
  9082. /* offset and length are dword aligned */
  9083. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9084. u8 *buf)
  9085. {
  9086. int i, ret = 0;
  9087. for (i = 0; i < len; i += 4, offset += 4) {
  9088. u32 page_off, phy_addr, nvram_cmd;
  9089. __be32 data;
  9090. memcpy(&data, buf + i, 4);
  9091. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9092. page_off = offset % tp->nvram_pagesize;
  9093. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9094. tw32(NVRAM_ADDR, phy_addr);
  9095. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9096. if ((page_off == 0) || (i == 0))
  9097. nvram_cmd |= NVRAM_CMD_FIRST;
  9098. if (page_off == (tp->nvram_pagesize - 4))
  9099. nvram_cmd |= NVRAM_CMD_LAST;
  9100. if (i == (len - 4))
  9101. nvram_cmd |= NVRAM_CMD_LAST;
  9102. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9103. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9104. (tp->nvram_jedecnum == JEDEC_ST) &&
  9105. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9106. if ((ret = tg3_nvram_exec_cmd(tp,
  9107. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9108. NVRAM_CMD_DONE)))
  9109. break;
  9110. }
  9111. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9112. /* We always do complete word writes to eeprom. */
  9113. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9114. }
  9115. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9116. break;
  9117. }
  9118. return ret;
  9119. }
  9120. /* offset and length are dword aligned */
  9121. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9122. {
  9123. int ret;
  9124. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9125. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9126. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9127. udelay(40);
  9128. }
  9129. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9130. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9131. }
  9132. else {
  9133. u32 grc_mode;
  9134. ret = tg3_nvram_lock(tp);
  9135. if (ret)
  9136. return ret;
  9137. tg3_enable_nvram_access(tp);
  9138. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9139. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9140. tw32(NVRAM_WRITE1, 0x406);
  9141. grc_mode = tr32(GRC_MODE);
  9142. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9143. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9144. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9145. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9146. buf);
  9147. }
  9148. else {
  9149. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9150. buf);
  9151. }
  9152. grc_mode = tr32(GRC_MODE);
  9153. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9154. tg3_disable_nvram_access(tp);
  9155. tg3_nvram_unlock(tp);
  9156. }
  9157. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9158. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9159. udelay(40);
  9160. }
  9161. return ret;
  9162. }
  9163. struct subsys_tbl_ent {
  9164. u16 subsys_vendor, subsys_devid;
  9165. u32 phy_id;
  9166. };
  9167. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9168. /* Broadcom boards. */
  9169. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9170. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9171. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9172. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9173. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9174. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9175. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9176. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9177. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9178. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9179. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9180. /* 3com boards. */
  9181. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9182. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9183. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9184. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9185. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9186. /* DELL boards. */
  9187. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9188. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9189. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9190. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9191. /* Compaq boards. */
  9192. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9193. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9194. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9195. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9196. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9197. /* IBM boards. */
  9198. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9199. };
  9200. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9201. {
  9202. int i;
  9203. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9204. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9205. tp->pdev->subsystem_vendor) &&
  9206. (subsys_id_to_phy_id[i].subsys_devid ==
  9207. tp->pdev->subsystem_device))
  9208. return &subsys_id_to_phy_id[i];
  9209. }
  9210. return NULL;
  9211. }
  9212. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9213. {
  9214. u32 val;
  9215. u16 pmcsr;
  9216. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9217. * so need make sure we're in D0.
  9218. */
  9219. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9220. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9221. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9222. msleep(1);
  9223. /* Make sure register accesses (indirect or otherwise)
  9224. * will function correctly.
  9225. */
  9226. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9227. tp->misc_host_ctrl);
  9228. /* The memory arbiter has to be enabled in order for SRAM accesses
  9229. * to succeed. Normally on powerup the tg3 chip firmware will make
  9230. * sure it is enabled, but other entities such as system netboot
  9231. * code might disable it.
  9232. */
  9233. val = tr32(MEMARB_MODE);
  9234. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9235. tp->phy_id = PHY_ID_INVALID;
  9236. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9237. /* Assume an onboard device and WOL capable by default. */
  9238. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9240. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9241. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9242. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9243. }
  9244. val = tr32(VCPU_CFGSHDW);
  9245. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9246. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9247. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9248. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9249. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9250. goto done;
  9251. }
  9252. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9253. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9254. u32 nic_cfg, led_cfg;
  9255. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9256. int eeprom_phy_serdes = 0;
  9257. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9258. tp->nic_sram_data_cfg = nic_cfg;
  9259. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9260. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9261. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9262. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9263. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9264. (ver > 0) && (ver < 0x100))
  9265. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9267. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9268. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9269. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9270. eeprom_phy_serdes = 1;
  9271. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9272. if (nic_phy_id != 0) {
  9273. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9274. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9275. eeprom_phy_id = (id1 >> 16) << 10;
  9276. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9277. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9278. } else
  9279. eeprom_phy_id = 0;
  9280. tp->phy_id = eeprom_phy_id;
  9281. if (eeprom_phy_serdes) {
  9282. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9283. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9284. else
  9285. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9286. }
  9287. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9288. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9289. SHASTA_EXT_LED_MODE_MASK);
  9290. else
  9291. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9292. switch (led_cfg) {
  9293. default:
  9294. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9295. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9296. break;
  9297. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9298. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9299. break;
  9300. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9301. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9302. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9303. * read on some older 5700/5701 bootcode.
  9304. */
  9305. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9306. ASIC_REV_5700 ||
  9307. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9308. ASIC_REV_5701)
  9309. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9310. break;
  9311. case SHASTA_EXT_LED_SHARED:
  9312. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9313. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9314. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9315. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9316. LED_CTRL_MODE_PHY_2);
  9317. break;
  9318. case SHASTA_EXT_LED_MAC:
  9319. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9320. break;
  9321. case SHASTA_EXT_LED_COMBO:
  9322. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9323. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9324. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9325. LED_CTRL_MODE_PHY_2);
  9326. break;
  9327. }
  9328. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9329. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9330. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9331. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9332. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9333. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9334. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9335. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9336. if ((tp->pdev->subsystem_vendor ==
  9337. PCI_VENDOR_ID_ARIMA) &&
  9338. (tp->pdev->subsystem_device == 0x205a ||
  9339. tp->pdev->subsystem_device == 0x2063))
  9340. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9341. } else {
  9342. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9343. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9344. }
  9345. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9346. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9347. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9348. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9349. }
  9350. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9351. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9352. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9353. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9354. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9355. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9356. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9357. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9358. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9359. if (cfg2 & (1 << 17))
  9360. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9361. /* serdes signal pre-emphasis in register 0x590 set by */
  9362. /* bootcode if bit 18 is set */
  9363. if (cfg2 & (1 << 18))
  9364. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9365. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9366. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9367. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9368. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9369. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9370. u32 cfg3;
  9371. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9372. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9373. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9374. }
  9375. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9376. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9377. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9378. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9379. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9380. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9381. }
  9382. done:
  9383. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9384. device_set_wakeup_enable(&tp->pdev->dev,
  9385. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9386. }
  9387. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9388. {
  9389. int i;
  9390. u32 val;
  9391. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9392. tw32(OTP_CTRL, cmd);
  9393. /* Wait for up to 1 ms for command to execute. */
  9394. for (i = 0; i < 100; i++) {
  9395. val = tr32(OTP_STATUS);
  9396. if (val & OTP_STATUS_CMD_DONE)
  9397. break;
  9398. udelay(10);
  9399. }
  9400. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9401. }
  9402. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9403. * configuration is a 32-bit value that straddles the alignment boundary.
  9404. * We do two 32-bit reads and then shift and merge the results.
  9405. */
  9406. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9407. {
  9408. u32 bhalf_otp, thalf_otp;
  9409. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9410. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9411. return 0;
  9412. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9413. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9414. return 0;
  9415. thalf_otp = tr32(OTP_READ_DATA);
  9416. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9417. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9418. return 0;
  9419. bhalf_otp = tr32(OTP_READ_DATA);
  9420. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9421. }
  9422. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9423. {
  9424. u32 hw_phy_id_1, hw_phy_id_2;
  9425. u32 hw_phy_id, hw_phy_id_masked;
  9426. int err;
  9427. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9428. return tg3_phy_init(tp);
  9429. /* Reading the PHY ID register can conflict with ASF
  9430. * firmware access to the PHY hardware.
  9431. */
  9432. err = 0;
  9433. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9434. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9435. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9436. } else {
  9437. /* Now read the physical PHY_ID from the chip and verify
  9438. * that it is sane. If it doesn't look good, we fall back
  9439. * to either the hard-coded table based PHY_ID and failing
  9440. * that the value found in the eeprom area.
  9441. */
  9442. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9443. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9444. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9445. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9446. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9447. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9448. }
  9449. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9450. tp->phy_id = hw_phy_id;
  9451. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9452. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9453. else
  9454. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9455. } else {
  9456. if (tp->phy_id != PHY_ID_INVALID) {
  9457. /* Do nothing, phy ID already set up in
  9458. * tg3_get_eeprom_hw_cfg().
  9459. */
  9460. } else {
  9461. struct subsys_tbl_ent *p;
  9462. /* No eeprom signature? Try the hardcoded
  9463. * subsys device table.
  9464. */
  9465. p = lookup_by_subsys(tp);
  9466. if (!p)
  9467. return -ENODEV;
  9468. tp->phy_id = p->phy_id;
  9469. if (!tp->phy_id ||
  9470. tp->phy_id == PHY_ID_BCM8002)
  9471. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9472. }
  9473. }
  9474. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9475. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9476. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9477. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9478. tg3_readphy(tp, MII_BMSR, &bmsr);
  9479. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9480. (bmsr & BMSR_LSTATUS))
  9481. goto skip_phy_reset;
  9482. err = tg3_phy_reset(tp);
  9483. if (err)
  9484. return err;
  9485. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9486. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9487. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9488. tg3_ctrl = 0;
  9489. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9490. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9491. MII_TG3_CTRL_ADV_1000_FULL);
  9492. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9493. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9494. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9495. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9496. }
  9497. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9498. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9499. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9500. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9501. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9502. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9503. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9504. tg3_writephy(tp, MII_BMCR,
  9505. BMCR_ANENABLE | BMCR_ANRESTART);
  9506. }
  9507. tg3_phy_set_wirespeed(tp);
  9508. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9509. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9510. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9511. }
  9512. skip_phy_reset:
  9513. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9514. err = tg3_init_5401phy_dsp(tp);
  9515. if (err)
  9516. return err;
  9517. }
  9518. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9519. err = tg3_init_5401phy_dsp(tp);
  9520. }
  9521. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9522. tp->link_config.advertising =
  9523. (ADVERTISED_1000baseT_Half |
  9524. ADVERTISED_1000baseT_Full |
  9525. ADVERTISED_Autoneg |
  9526. ADVERTISED_FIBRE);
  9527. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9528. tp->link_config.advertising &=
  9529. ~(ADVERTISED_1000baseT_Half |
  9530. ADVERTISED_1000baseT_Full);
  9531. return err;
  9532. }
  9533. static void __devinit tg3_read_partno(struct tg3 *tp)
  9534. {
  9535. unsigned char vpd_data[256]; /* in little-endian format */
  9536. unsigned int i;
  9537. u32 magic;
  9538. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9539. tg3_nvram_read(tp, 0x0, &magic))
  9540. goto out_not_found;
  9541. if (magic == TG3_EEPROM_MAGIC) {
  9542. for (i = 0; i < 256; i += 4) {
  9543. u32 tmp;
  9544. /* The data is in little-endian format in NVRAM.
  9545. * Use the big-endian read routines to preserve
  9546. * the byte order as it exists in NVRAM.
  9547. */
  9548. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9549. goto out_not_found;
  9550. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9551. }
  9552. } else {
  9553. int vpd_cap;
  9554. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9555. for (i = 0; i < 256; i += 4) {
  9556. u32 tmp, j = 0;
  9557. __le32 v;
  9558. u16 tmp16;
  9559. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9560. i);
  9561. while (j++ < 100) {
  9562. pci_read_config_word(tp->pdev, vpd_cap +
  9563. PCI_VPD_ADDR, &tmp16);
  9564. if (tmp16 & 0x8000)
  9565. break;
  9566. msleep(1);
  9567. }
  9568. if (!(tmp16 & 0x8000))
  9569. goto out_not_found;
  9570. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9571. &tmp);
  9572. v = cpu_to_le32(tmp);
  9573. memcpy(&vpd_data[i], &v, sizeof(v));
  9574. }
  9575. }
  9576. /* Now parse and find the part number. */
  9577. for (i = 0; i < 254; ) {
  9578. unsigned char val = vpd_data[i];
  9579. unsigned int block_end;
  9580. if (val == 0x82 || val == 0x91) {
  9581. i = (i + 3 +
  9582. (vpd_data[i + 1] +
  9583. (vpd_data[i + 2] << 8)));
  9584. continue;
  9585. }
  9586. if (val != 0x90)
  9587. goto out_not_found;
  9588. block_end = (i + 3 +
  9589. (vpd_data[i + 1] +
  9590. (vpd_data[i + 2] << 8)));
  9591. i += 3;
  9592. if (block_end > 256)
  9593. goto out_not_found;
  9594. while (i < (block_end - 2)) {
  9595. if (vpd_data[i + 0] == 'P' &&
  9596. vpd_data[i + 1] == 'N') {
  9597. int partno_len = vpd_data[i + 2];
  9598. i += 3;
  9599. if (partno_len > 24 || (partno_len + i) > 256)
  9600. goto out_not_found;
  9601. memcpy(tp->board_part_number,
  9602. &vpd_data[i], partno_len);
  9603. /* Success. */
  9604. return;
  9605. }
  9606. i += 3 + vpd_data[i + 2];
  9607. }
  9608. /* Part number not found. */
  9609. goto out_not_found;
  9610. }
  9611. out_not_found:
  9612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9613. strcpy(tp->board_part_number, "BCM95906");
  9614. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9615. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9616. strcpy(tp->board_part_number, "BCM57780");
  9617. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9618. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9619. strcpy(tp->board_part_number, "BCM57760");
  9620. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9621. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9622. strcpy(tp->board_part_number, "BCM57790");
  9623. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9624. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  9625. strcpy(tp->board_part_number, "BCM57788");
  9626. else
  9627. strcpy(tp->board_part_number, "none");
  9628. }
  9629. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9630. {
  9631. u32 val;
  9632. if (tg3_nvram_read(tp, offset, &val) ||
  9633. (val & 0xfc000000) != 0x0c000000 ||
  9634. tg3_nvram_read(tp, offset + 4, &val) ||
  9635. val != 0)
  9636. return 0;
  9637. return 1;
  9638. }
  9639. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9640. {
  9641. u32 val, offset, start, ver_offset;
  9642. int i;
  9643. bool newver = false;
  9644. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9645. tg3_nvram_read(tp, 0x4, &start))
  9646. return;
  9647. offset = tg3_nvram_logical_addr(tp, offset);
  9648. if (tg3_nvram_read(tp, offset, &val))
  9649. return;
  9650. if ((val & 0xfc000000) == 0x0c000000) {
  9651. if (tg3_nvram_read(tp, offset + 4, &val))
  9652. return;
  9653. if (val == 0)
  9654. newver = true;
  9655. }
  9656. if (newver) {
  9657. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9658. return;
  9659. offset = offset + ver_offset - start;
  9660. for (i = 0; i < 16; i += 4) {
  9661. __be32 v;
  9662. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9663. return;
  9664. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9665. }
  9666. } else {
  9667. u32 major, minor;
  9668. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9669. return;
  9670. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9671. TG3_NVM_BCVER_MAJSFT;
  9672. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9673. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9674. }
  9675. }
  9676. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9677. {
  9678. u32 val, major, minor;
  9679. /* Use native endian representation */
  9680. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9681. return;
  9682. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9683. TG3_NVM_HWSB_CFG1_MAJSFT;
  9684. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9685. TG3_NVM_HWSB_CFG1_MINSFT;
  9686. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9687. }
  9688. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9689. {
  9690. u32 offset, major, minor, build;
  9691. tp->fw_ver[0] = 's';
  9692. tp->fw_ver[1] = 'b';
  9693. tp->fw_ver[2] = '\0';
  9694. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9695. return;
  9696. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9697. case TG3_EEPROM_SB_REVISION_0:
  9698. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9699. break;
  9700. case TG3_EEPROM_SB_REVISION_2:
  9701. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9702. break;
  9703. case TG3_EEPROM_SB_REVISION_3:
  9704. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9705. break;
  9706. default:
  9707. return;
  9708. }
  9709. if (tg3_nvram_read(tp, offset, &val))
  9710. return;
  9711. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9712. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9713. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9714. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9715. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9716. if (minor > 99 || build > 26)
  9717. return;
  9718. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9719. if (build > 0) {
  9720. tp->fw_ver[8] = 'a' + build - 1;
  9721. tp->fw_ver[9] = '\0';
  9722. }
  9723. }
  9724. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9725. {
  9726. u32 val, offset, start;
  9727. int i, vlen;
  9728. for (offset = TG3_NVM_DIR_START;
  9729. offset < TG3_NVM_DIR_END;
  9730. offset += TG3_NVM_DIRENT_SIZE) {
  9731. if (tg3_nvram_read(tp, offset, &val))
  9732. return;
  9733. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9734. break;
  9735. }
  9736. if (offset == TG3_NVM_DIR_END)
  9737. return;
  9738. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9739. start = 0x08000000;
  9740. else if (tg3_nvram_read(tp, offset - 4, &start))
  9741. return;
  9742. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9743. !tg3_fw_img_is_valid(tp, offset) ||
  9744. tg3_nvram_read(tp, offset + 8, &val))
  9745. return;
  9746. offset += val - start;
  9747. vlen = strlen(tp->fw_ver);
  9748. tp->fw_ver[vlen++] = ',';
  9749. tp->fw_ver[vlen++] = ' ';
  9750. for (i = 0; i < 4; i++) {
  9751. __be32 v;
  9752. if (tg3_nvram_read_be32(tp, offset, &v))
  9753. return;
  9754. offset += sizeof(v);
  9755. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9756. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9757. break;
  9758. }
  9759. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9760. vlen += sizeof(v);
  9761. }
  9762. }
  9763. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9764. {
  9765. int vlen;
  9766. u32 apedata;
  9767. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9768. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9769. return;
  9770. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9771. if (apedata != APE_SEG_SIG_MAGIC)
  9772. return;
  9773. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9774. if (!(apedata & APE_FW_STATUS_READY))
  9775. return;
  9776. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9777. vlen = strlen(tp->fw_ver);
  9778. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  9779. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  9780. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  9781. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  9782. (apedata & APE_FW_VERSION_BLDMSK));
  9783. }
  9784. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9785. {
  9786. u32 val;
  9787. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  9788. tp->fw_ver[0] = 's';
  9789. tp->fw_ver[1] = 'b';
  9790. tp->fw_ver[2] = '\0';
  9791. return;
  9792. }
  9793. if (tg3_nvram_read(tp, 0, &val))
  9794. return;
  9795. if (val == TG3_EEPROM_MAGIC)
  9796. tg3_read_bc_ver(tp);
  9797. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9798. tg3_read_sb_ver(tp, val);
  9799. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9800. tg3_read_hwsb_ver(tp);
  9801. else
  9802. return;
  9803. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9804. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9805. return;
  9806. tg3_read_mgmtfw_ver(tp);
  9807. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9808. }
  9809. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9810. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9811. {
  9812. static struct pci_device_id write_reorder_chipsets[] = {
  9813. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9814. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9815. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9816. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9817. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9818. PCI_DEVICE_ID_VIA_8385_0) },
  9819. { },
  9820. };
  9821. u32 misc_ctrl_reg;
  9822. u32 pci_state_reg, grc_misc_cfg;
  9823. u32 val;
  9824. u16 pci_cmd;
  9825. int err;
  9826. /* Force memory write invalidate off. If we leave it on,
  9827. * then on 5700_BX chips we have to enable a workaround.
  9828. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9829. * to match the cacheline size. The Broadcom driver have this
  9830. * workaround but turns MWI off all the times so never uses
  9831. * it. This seems to suggest that the workaround is insufficient.
  9832. */
  9833. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9834. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9835. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9836. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9837. * has the register indirect write enable bit set before
  9838. * we try to access any of the MMIO registers. It is also
  9839. * critical that the PCI-X hw workaround situation is decided
  9840. * before that as well.
  9841. */
  9842. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9843. &misc_ctrl_reg);
  9844. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9845. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9847. u32 prod_id_asic_rev;
  9848. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9849. &prod_id_asic_rev);
  9850. tp->pci_chip_rev_id = prod_id_asic_rev;
  9851. }
  9852. /* Wrong chip ID in 5752 A0. This code can be removed later
  9853. * as A0 is not in production.
  9854. */
  9855. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9856. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9857. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9858. * we need to disable memory and use config. cycles
  9859. * only to access all registers. The 5702/03 chips
  9860. * can mistakenly decode the special cycles from the
  9861. * ICH chipsets as memory write cycles, causing corruption
  9862. * of register and memory space. Only certain ICH bridges
  9863. * will drive special cycles with non-zero data during the
  9864. * address phase which can fall within the 5703's address
  9865. * range. This is not an ICH bug as the PCI spec allows
  9866. * non-zero address during special cycles. However, only
  9867. * these ICH bridges are known to drive non-zero addresses
  9868. * during special cycles.
  9869. *
  9870. * Since special cycles do not cross PCI bridges, we only
  9871. * enable this workaround if the 5703 is on the secondary
  9872. * bus of these ICH bridges.
  9873. */
  9874. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9875. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9876. static struct tg3_dev_id {
  9877. u32 vendor;
  9878. u32 device;
  9879. u32 rev;
  9880. } ich_chipsets[] = {
  9881. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9882. PCI_ANY_ID },
  9883. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9884. PCI_ANY_ID },
  9885. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9886. 0xa },
  9887. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9888. PCI_ANY_ID },
  9889. { },
  9890. };
  9891. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9892. struct pci_dev *bridge = NULL;
  9893. while (pci_id->vendor != 0) {
  9894. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9895. bridge);
  9896. if (!bridge) {
  9897. pci_id++;
  9898. continue;
  9899. }
  9900. if (pci_id->rev != PCI_ANY_ID) {
  9901. if (bridge->revision > pci_id->rev)
  9902. continue;
  9903. }
  9904. if (bridge->subordinate &&
  9905. (bridge->subordinate->number ==
  9906. tp->pdev->bus->number)) {
  9907. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9908. pci_dev_put(bridge);
  9909. break;
  9910. }
  9911. }
  9912. }
  9913. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9914. static struct tg3_dev_id {
  9915. u32 vendor;
  9916. u32 device;
  9917. } bridge_chipsets[] = {
  9918. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9919. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9920. { },
  9921. };
  9922. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9923. struct pci_dev *bridge = NULL;
  9924. while (pci_id->vendor != 0) {
  9925. bridge = pci_get_device(pci_id->vendor,
  9926. pci_id->device,
  9927. bridge);
  9928. if (!bridge) {
  9929. pci_id++;
  9930. continue;
  9931. }
  9932. if (bridge->subordinate &&
  9933. (bridge->subordinate->number <=
  9934. tp->pdev->bus->number) &&
  9935. (bridge->subordinate->subordinate >=
  9936. tp->pdev->bus->number)) {
  9937. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9938. pci_dev_put(bridge);
  9939. break;
  9940. }
  9941. }
  9942. }
  9943. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9944. * DMA addresses > 40-bit. This bridge may have other additional
  9945. * 57xx devices behind it in some 4-port NIC designs for example.
  9946. * Any tg3 device found behind the bridge will also need the 40-bit
  9947. * DMA workaround.
  9948. */
  9949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9951. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9952. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9953. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9954. }
  9955. else {
  9956. struct pci_dev *bridge = NULL;
  9957. do {
  9958. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9959. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9960. bridge);
  9961. if (bridge && bridge->subordinate &&
  9962. (bridge->subordinate->number <=
  9963. tp->pdev->bus->number) &&
  9964. (bridge->subordinate->subordinate >=
  9965. tp->pdev->bus->number)) {
  9966. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9967. pci_dev_put(bridge);
  9968. break;
  9969. }
  9970. } while (bridge);
  9971. }
  9972. /* Initialize misc host control in PCI block. */
  9973. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9974. MISC_HOST_CTRL_CHIPREV);
  9975. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9976. tp->misc_host_ctrl);
  9977. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9978. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9979. tp->pdev_peer = tg3_find_peer(tp);
  9980. /* Intentionally exclude ASIC_REV_5906 */
  9981. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9982. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9983. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9984. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  9986. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9987. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  9988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9989. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9991. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9992. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9993. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9994. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9995. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9996. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9997. /* 5700 B0 chips do not support checksumming correctly due
  9998. * to hardware bugs.
  9999. */
  10000. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10001. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10002. else {
  10003. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10004. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10005. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10006. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10007. }
  10008. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10009. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10010. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10011. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10012. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10013. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10014. tp->pdev_peer == tp->pdev))
  10015. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10016. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10018. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10019. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10020. } else {
  10021. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10022. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10023. ASIC_REV_5750 &&
  10024. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10025. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10026. }
  10027. }
  10028. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10029. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10030. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10031. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10032. &pci_state_reg);
  10033. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10034. if (tp->pcie_cap != 0) {
  10035. u16 lnkctl;
  10036. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10037. pcie_set_readrq(tp->pdev, 4096);
  10038. pci_read_config_word(tp->pdev,
  10039. tp->pcie_cap + PCI_EXP_LNKCTL,
  10040. &lnkctl);
  10041. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10043. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10045. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10046. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10047. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10048. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10049. }
  10050. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10051. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10052. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10053. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10054. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10055. if (!tp->pcix_cap) {
  10056. printk(KERN_ERR PFX "Cannot find PCI-X "
  10057. "capability, aborting.\n");
  10058. return -EIO;
  10059. }
  10060. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10061. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10062. }
  10063. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10064. * reordering to the mailbox registers done by the host
  10065. * controller can cause major troubles. We read back from
  10066. * every mailbox register write to force the writes to be
  10067. * posted to the chip in order.
  10068. */
  10069. if (pci_dev_present(write_reorder_chipsets) &&
  10070. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10071. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10072. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10073. &tp->pci_cacheline_sz);
  10074. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10075. &tp->pci_lat_timer);
  10076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10077. tp->pci_lat_timer < 64) {
  10078. tp->pci_lat_timer = 64;
  10079. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10080. tp->pci_lat_timer);
  10081. }
  10082. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10083. /* 5700 BX chips need to have their TX producer index
  10084. * mailboxes written twice to workaround a bug.
  10085. */
  10086. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10087. /* If we are in PCI-X mode, enable register write workaround.
  10088. *
  10089. * The workaround is to use indirect register accesses
  10090. * for all chip writes not to mailbox registers.
  10091. */
  10092. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10093. u32 pm_reg;
  10094. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10095. /* The chip can have it's power management PCI config
  10096. * space registers clobbered due to this bug.
  10097. * So explicitly force the chip into D0 here.
  10098. */
  10099. pci_read_config_dword(tp->pdev,
  10100. tp->pm_cap + PCI_PM_CTRL,
  10101. &pm_reg);
  10102. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10103. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10104. pci_write_config_dword(tp->pdev,
  10105. tp->pm_cap + PCI_PM_CTRL,
  10106. pm_reg);
  10107. /* Also, force SERR#/PERR# in PCI command. */
  10108. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10109. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10110. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10111. }
  10112. }
  10113. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10114. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10115. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10116. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10117. /* Chip-specific fixup from Broadcom driver */
  10118. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10119. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10120. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10121. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10122. }
  10123. /* Default fast path register access methods */
  10124. tp->read32 = tg3_read32;
  10125. tp->write32 = tg3_write32;
  10126. tp->read32_mbox = tg3_read32;
  10127. tp->write32_mbox = tg3_write32;
  10128. tp->write32_tx_mbox = tg3_write32;
  10129. tp->write32_rx_mbox = tg3_write32;
  10130. /* Various workaround register access methods */
  10131. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10132. tp->write32 = tg3_write_indirect_reg32;
  10133. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10134. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10135. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10136. /*
  10137. * Back to back register writes can cause problems on these
  10138. * chips, the workaround is to read back all reg writes
  10139. * except those to mailbox regs.
  10140. *
  10141. * See tg3_write_indirect_reg32().
  10142. */
  10143. tp->write32 = tg3_write_flush_reg32;
  10144. }
  10145. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10146. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10147. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10148. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10149. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10150. }
  10151. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10152. tp->read32 = tg3_read_indirect_reg32;
  10153. tp->write32 = tg3_write_indirect_reg32;
  10154. tp->read32_mbox = tg3_read_indirect_mbox;
  10155. tp->write32_mbox = tg3_write_indirect_mbox;
  10156. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10157. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10158. iounmap(tp->regs);
  10159. tp->regs = NULL;
  10160. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10161. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10162. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10163. }
  10164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10165. tp->read32_mbox = tg3_read32_mbox_5906;
  10166. tp->write32_mbox = tg3_write32_mbox_5906;
  10167. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10168. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10169. }
  10170. if (tp->write32 == tg3_write_indirect_reg32 ||
  10171. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10172. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10174. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10175. /* Get eeprom hw config before calling tg3_set_power_state().
  10176. * In particular, the TG3_FLG2_IS_NIC flag must be
  10177. * determined before calling tg3_set_power_state() so that
  10178. * we know whether or not to switch out of Vaux power.
  10179. * When the flag is set, it means that GPIO1 is used for eeprom
  10180. * write protect and also implies that it is a LOM where GPIOs
  10181. * are not used to switch power.
  10182. */
  10183. tg3_get_eeprom_hw_cfg(tp);
  10184. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10185. /* Allow reads and writes to the
  10186. * APE register and memory space.
  10187. */
  10188. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10189. PCISTATE_ALLOW_APE_SHMEM_WR;
  10190. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10191. pci_state_reg);
  10192. }
  10193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10194. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10195. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10197. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10198. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10199. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10200. * It is also used as eeprom write protect on LOMs.
  10201. */
  10202. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10203. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10204. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10205. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10206. GRC_LCLCTRL_GPIO_OUTPUT1);
  10207. /* Unused GPIO3 must be driven as output on 5752 because there
  10208. * are no pull-up resistors on unused GPIO pins.
  10209. */
  10210. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10211. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10213. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10214. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10215. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10216. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10217. /* Turn off the debug UART. */
  10218. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10219. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10220. /* Keep VMain power. */
  10221. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10222. GRC_LCLCTRL_GPIO_OUTPUT0;
  10223. }
  10224. /* Force the chip into D0. */
  10225. err = tg3_set_power_state(tp, PCI_D0);
  10226. if (err) {
  10227. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10228. pci_name(tp->pdev));
  10229. return err;
  10230. }
  10231. /* Derive initial jumbo mode from MTU assigned in
  10232. * ether_setup() via the alloc_etherdev() call
  10233. */
  10234. if (tp->dev->mtu > ETH_DATA_LEN &&
  10235. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10236. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10237. /* Determine WakeOnLan speed to use. */
  10238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10239. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10240. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10241. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10242. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10243. } else {
  10244. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10245. }
  10246. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10247. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10248. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10249. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10250. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10251. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10252. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10253. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10254. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10255. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10256. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10257. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10258. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10259. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10260. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10261. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10262. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10263. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10264. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10266. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10268. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10269. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10270. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10271. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10272. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10273. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10274. } else
  10275. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10276. }
  10277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10278. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10279. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10280. if (tp->phy_otp == 0)
  10281. tp->phy_otp = TG3_OTP_DEFAULT;
  10282. }
  10283. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10284. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10285. else
  10286. tp->mi_mode = MAC_MI_MODE_BASE;
  10287. tp->coalesce_mode = 0;
  10288. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10289. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10290. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10291. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10293. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10294. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10295. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10296. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10297. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10298. err = tg3_mdio_init(tp);
  10299. if (err)
  10300. return err;
  10301. /* Initialize data/descriptor byte/word swapping. */
  10302. val = tr32(GRC_MODE);
  10303. val &= GRC_MODE_HOST_STACKUP;
  10304. tw32(GRC_MODE, val | tp->grc_mode);
  10305. tg3_switch_clocks(tp);
  10306. /* Clear this out for sanity. */
  10307. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10308. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10309. &pci_state_reg);
  10310. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10311. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10312. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10313. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10314. chiprevid == CHIPREV_ID_5701_B0 ||
  10315. chiprevid == CHIPREV_ID_5701_B2 ||
  10316. chiprevid == CHIPREV_ID_5701_B5) {
  10317. void __iomem *sram_base;
  10318. /* Write some dummy words into the SRAM status block
  10319. * area, see if it reads back correctly. If the return
  10320. * value is bad, force enable the PCIX workaround.
  10321. */
  10322. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10323. writel(0x00000000, sram_base);
  10324. writel(0x00000000, sram_base + 4);
  10325. writel(0xffffffff, sram_base + 4);
  10326. if (readl(sram_base) != 0x00000000)
  10327. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10328. }
  10329. }
  10330. udelay(50);
  10331. tg3_nvram_init(tp);
  10332. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10333. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10334. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10335. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10336. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10337. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10338. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10339. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10340. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10341. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10342. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10343. HOSTCC_MODE_CLRTICK_TXBD);
  10344. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10345. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10346. tp->misc_host_ctrl);
  10347. }
  10348. /* Preserve the APE MAC_MODE bits */
  10349. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10350. tp->mac_mode = tr32(MAC_MODE) |
  10351. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10352. else
  10353. tp->mac_mode = TG3_DEF_MAC_MODE;
  10354. /* these are limited to 10/100 only */
  10355. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10356. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10357. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10358. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10359. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10360. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10361. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10362. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10363. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10364. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10365. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10366. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10367. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10368. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10369. err = tg3_phy_probe(tp);
  10370. if (err) {
  10371. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10372. pci_name(tp->pdev), err);
  10373. /* ... but do not return immediately ... */
  10374. tg3_mdio_fini(tp);
  10375. }
  10376. tg3_read_partno(tp);
  10377. tg3_read_fw_ver(tp);
  10378. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10379. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10380. } else {
  10381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10382. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10383. else
  10384. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10385. }
  10386. /* 5700 {AX,BX} chips have a broken status block link
  10387. * change bit implementation, so we must use the
  10388. * status register in those cases.
  10389. */
  10390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10391. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10392. else
  10393. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10394. /* The led_ctrl is set during tg3_phy_probe, here we might
  10395. * have to force the link status polling mechanism based
  10396. * upon subsystem IDs.
  10397. */
  10398. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10399. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10400. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10401. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10402. TG3_FLAG_USE_LINKCHG_REG);
  10403. }
  10404. /* For all SERDES we poll the MAC status register. */
  10405. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10406. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10407. else
  10408. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10409. tp->rx_offset = NET_IP_ALIGN;
  10410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10411. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10412. tp->rx_offset = 0;
  10413. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10414. /* Increment the rx prod index on the rx std ring by at most
  10415. * 8 for these chips to workaround hw errata.
  10416. */
  10417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10419. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10420. tp->rx_std_max_post = 8;
  10421. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10422. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10423. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10424. return err;
  10425. }
  10426. #ifdef CONFIG_SPARC
  10427. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10428. {
  10429. struct net_device *dev = tp->dev;
  10430. struct pci_dev *pdev = tp->pdev;
  10431. struct device_node *dp = pci_device_to_OF_node(pdev);
  10432. const unsigned char *addr;
  10433. int len;
  10434. addr = of_get_property(dp, "local-mac-address", &len);
  10435. if (addr && len == 6) {
  10436. memcpy(dev->dev_addr, addr, 6);
  10437. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10438. return 0;
  10439. }
  10440. return -ENODEV;
  10441. }
  10442. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10443. {
  10444. struct net_device *dev = tp->dev;
  10445. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10446. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10447. return 0;
  10448. }
  10449. #endif
  10450. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10451. {
  10452. struct net_device *dev = tp->dev;
  10453. u32 hi, lo, mac_offset;
  10454. int addr_ok = 0;
  10455. #ifdef CONFIG_SPARC
  10456. if (!tg3_get_macaddr_sparc(tp))
  10457. return 0;
  10458. #endif
  10459. mac_offset = 0x7c;
  10460. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10461. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10462. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10463. mac_offset = 0xcc;
  10464. if (tg3_nvram_lock(tp))
  10465. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10466. else
  10467. tg3_nvram_unlock(tp);
  10468. }
  10469. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10470. mac_offset = 0x10;
  10471. /* First try to get it from MAC address mailbox. */
  10472. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10473. if ((hi >> 16) == 0x484b) {
  10474. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10475. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10476. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10477. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10478. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10479. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10480. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10481. /* Some old bootcode may report a 0 MAC address in SRAM */
  10482. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10483. }
  10484. if (!addr_ok) {
  10485. /* Next, try NVRAM. */
  10486. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10487. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10488. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10489. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10490. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10491. }
  10492. /* Finally just fetch it out of the MAC control regs. */
  10493. else {
  10494. hi = tr32(MAC_ADDR_0_HIGH);
  10495. lo = tr32(MAC_ADDR_0_LOW);
  10496. dev->dev_addr[5] = lo & 0xff;
  10497. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10498. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10499. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10500. dev->dev_addr[1] = hi & 0xff;
  10501. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10502. }
  10503. }
  10504. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10505. #ifdef CONFIG_SPARC
  10506. if (!tg3_get_default_macaddr_sparc(tp))
  10507. return 0;
  10508. #endif
  10509. return -EINVAL;
  10510. }
  10511. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10512. return 0;
  10513. }
  10514. #define BOUNDARY_SINGLE_CACHELINE 1
  10515. #define BOUNDARY_MULTI_CACHELINE 2
  10516. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10517. {
  10518. int cacheline_size;
  10519. u8 byte;
  10520. int goal;
  10521. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10522. if (byte == 0)
  10523. cacheline_size = 1024;
  10524. else
  10525. cacheline_size = (int) byte * 4;
  10526. /* On 5703 and later chips, the boundary bits have no
  10527. * effect.
  10528. */
  10529. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10530. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10531. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10532. goto out;
  10533. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10534. goal = BOUNDARY_MULTI_CACHELINE;
  10535. #else
  10536. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10537. goal = BOUNDARY_SINGLE_CACHELINE;
  10538. #else
  10539. goal = 0;
  10540. #endif
  10541. #endif
  10542. if (!goal)
  10543. goto out;
  10544. /* PCI controllers on most RISC systems tend to disconnect
  10545. * when a device tries to burst across a cache-line boundary.
  10546. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10547. *
  10548. * Unfortunately, for PCI-E there are only limited
  10549. * write-side controls for this, and thus for reads
  10550. * we will still get the disconnects. We'll also waste
  10551. * these PCI cycles for both read and write for chips
  10552. * other than 5700 and 5701 which do not implement the
  10553. * boundary bits.
  10554. */
  10555. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10556. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10557. switch (cacheline_size) {
  10558. case 16:
  10559. case 32:
  10560. case 64:
  10561. case 128:
  10562. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10563. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10564. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10565. } else {
  10566. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10567. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10568. }
  10569. break;
  10570. case 256:
  10571. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10572. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10573. break;
  10574. default:
  10575. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10576. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10577. break;
  10578. }
  10579. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10580. switch (cacheline_size) {
  10581. case 16:
  10582. case 32:
  10583. case 64:
  10584. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10585. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10586. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10587. break;
  10588. }
  10589. /* fallthrough */
  10590. case 128:
  10591. default:
  10592. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10593. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10594. break;
  10595. }
  10596. } else {
  10597. switch (cacheline_size) {
  10598. case 16:
  10599. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10600. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10601. DMA_RWCTRL_WRITE_BNDRY_16);
  10602. break;
  10603. }
  10604. /* fallthrough */
  10605. case 32:
  10606. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10607. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10608. DMA_RWCTRL_WRITE_BNDRY_32);
  10609. break;
  10610. }
  10611. /* fallthrough */
  10612. case 64:
  10613. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10614. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10615. DMA_RWCTRL_WRITE_BNDRY_64);
  10616. break;
  10617. }
  10618. /* fallthrough */
  10619. case 128:
  10620. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10621. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10622. DMA_RWCTRL_WRITE_BNDRY_128);
  10623. break;
  10624. }
  10625. /* fallthrough */
  10626. case 256:
  10627. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10628. DMA_RWCTRL_WRITE_BNDRY_256);
  10629. break;
  10630. case 512:
  10631. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10632. DMA_RWCTRL_WRITE_BNDRY_512);
  10633. break;
  10634. case 1024:
  10635. default:
  10636. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10637. DMA_RWCTRL_WRITE_BNDRY_1024);
  10638. break;
  10639. }
  10640. }
  10641. out:
  10642. return val;
  10643. }
  10644. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10645. {
  10646. struct tg3_internal_buffer_desc test_desc;
  10647. u32 sram_dma_descs;
  10648. int i, ret;
  10649. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10650. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10651. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10652. tw32(RDMAC_STATUS, 0);
  10653. tw32(WDMAC_STATUS, 0);
  10654. tw32(BUFMGR_MODE, 0);
  10655. tw32(FTQ_RESET, 0);
  10656. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10657. test_desc.addr_lo = buf_dma & 0xffffffff;
  10658. test_desc.nic_mbuf = 0x00002100;
  10659. test_desc.len = size;
  10660. /*
  10661. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10662. * the *second* time the tg3 driver was getting loaded after an
  10663. * initial scan.
  10664. *
  10665. * Broadcom tells me:
  10666. * ...the DMA engine is connected to the GRC block and a DMA
  10667. * reset may affect the GRC block in some unpredictable way...
  10668. * The behavior of resets to individual blocks has not been tested.
  10669. *
  10670. * Broadcom noted the GRC reset will also reset all sub-components.
  10671. */
  10672. if (to_device) {
  10673. test_desc.cqid_sqid = (13 << 8) | 2;
  10674. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10675. udelay(40);
  10676. } else {
  10677. test_desc.cqid_sqid = (16 << 8) | 7;
  10678. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10679. udelay(40);
  10680. }
  10681. test_desc.flags = 0x00000005;
  10682. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10683. u32 val;
  10684. val = *(((u32 *)&test_desc) + i);
  10685. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10686. sram_dma_descs + (i * sizeof(u32)));
  10687. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10688. }
  10689. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10690. if (to_device) {
  10691. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10692. } else {
  10693. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10694. }
  10695. ret = -ENODEV;
  10696. for (i = 0; i < 40; i++) {
  10697. u32 val;
  10698. if (to_device)
  10699. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10700. else
  10701. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10702. if ((val & 0xffff) == sram_dma_descs) {
  10703. ret = 0;
  10704. break;
  10705. }
  10706. udelay(100);
  10707. }
  10708. return ret;
  10709. }
  10710. #define TEST_BUFFER_SIZE 0x2000
  10711. static int __devinit tg3_test_dma(struct tg3 *tp)
  10712. {
  10713. dma_addr_t buf_dma;
  10714. u32 *buf, saved_dma_rwctrl;
  10715. int ret;
  10716. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10717. if (!buf) {
  10718. ret = -ENOMEM;
  10719. goto out_nofree;
  10720. }
  10721. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10722. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10723. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10724. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10725. /* DMA read watermark not used on PCIE */
  10726. tp->dma_rwctrl |= 0x00180000;
  10727. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10728. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10730. tp->dma_rwctrl |= 0x003f0000;
  10731. else
  10732. tp->dma_rwctrl |= 0x003f000f;
  10733. } else {
  10734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10735. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10736. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10737. u32 read_water = 0x7;
  10738. /* If the 5704 is behind the EPB bridge, we can
  10739. * do the less restrictive ONE_DMA workaround for
  10740. * better performance.
  10741. */
  10742. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10743. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10744. tp->dma_rwctrl |= 0x8000;
  10745. else if (ccval == 0x6 || ccval == 0x7)
  10746. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10748. read_water = 4;
  10749. /* Set bit 23 to enable PCIX hw bug fix */
  10750. tp->dma_rwctrl |=
  10751. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10752. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10753. (1 << 23);
  10754. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10755. /* 5780 always in PCIX mode */
  10756. tp->dma_rwctrl |= 0x00144000;
  10757. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10758. /* 5714 always in PCIX mode */
  10759. tp->dma_rwctrl |= 0x00148000;
  10760. } else {
  10761. tp->dma_rwctrl |= 0x001b000f;
  10762. }
  10763. }
  10764. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10765. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10766. tp->dma_rwctrl &= 0xfffffff0;
  10767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10769. /* Remove this if it causes problems for some boards. */
  10770. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10771. /* On 5700/5701 chips, we need to set this bit.
  10772. * Otherwise the chip will issue cacheline transactions
  10773. * to streamable DMA memory with not all the byte
  10774. * enables turned on. This is an error on several
  10775. * RISC PCI controllers, in particular sparc64.
  10776. *
  10777. * On 5703/5704 chips, this bit has been reassigned
  10778. * a different meaning. In particular, it is used
  10779. * on those chips to enable a PCI-X workaround.
  10780. */
  10781. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10782. }
  10783. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10784. #if 0
  10785. /* Unneeded, already done by tg3_get_invariants. */
  10786. tg3_switch_clocks(tp);
  10787. #endif
  10788. ret = 0;
  10789. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10790. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10791. goto out;
  10792. /* It is best to perform DMA test with maximum write burst size
  10793. * to expose the 5700/5701 write DMA bug.
  10794. */
  10795. saved_dma_rwctrl = tp->dma_rwctrl;
  10796. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10797. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10798. while (1) {
  10799. u32 *p = buf, i;
  10800. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10801. p[i] = i;
  10802. /* Send the buffer to the chip. */
  10803. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10804. if (ret) {
  10805. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10806. break;
  10807. }
  10808. #if 0
  10809. /* validate data reached card RAM correctly. */
  10810. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10811. u32 val;
  10812. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10813. if (le32_to_cpu(val) != p[i]) {
  10814. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10815. /* ret = -ENODEV here? */
  10816. }
  10817. p[i] = 0;
  10818. }
  10819. #endif
  10820. /* Now read it back. */
  10821. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10822. if (ret) {
  10823. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10824. break;
  10825. }
  10826. /* Verify it. */
  10827. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10828. if (p[i] == i)
  10829. continue;
  10830. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10831. DMA_RWCTRL_WRITE_BNDRY_16) {
  10832. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10833. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10834. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10835. break;
  10836. } else {
  10837. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10838. ret = -ENODEV;
  10839. goto out;
  10840. }
  10841. }
  10842. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10843. /* Success. */
  10844. ret = 0;
  10845. break;
  10846. }
  10847. }
  10848. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10849. DMA_RWCTRL_WRITE_BNDRY_16) {
  10850. static struct pci_device_id dma_wait_state_chipsets[] = {
  10851. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10852. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10853. { },
  10854. };
  10855. /* DMA test passed without adjusting DMA boundary,
  10856. * now look for chipsets that are known to expose the
  10857. * DMA bug without failing the test.
  10858. */
  10859. if (pci_dev_present(dma_wait_state_chipsets)) {
  10860. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10861. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10862. }
  10863. else
  10864. /* Safe to use the calculated DMA boundary. */
  10865. tp->dma_rwctrl = saved_dma_rwctrl;
  10866. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10867. }
  10868. out:
  10869. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10870. out_nofree:
  10871. return ret;
  10872. }
  10873. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10874. {
  10875. tp->link_config.advertising =
  10876. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10877. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10878. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10879. ADVERTISED_Autoneg | ADVERTISED_MII);
  10880. tp->link_config.speed = SPEED_INVALID;
  10881. tp->link_config.duplex = DUPLEX_INVALID;
  10882. tp->link_config.autoneg = AUTONEG_ENABLE;
  10883. tp->link_config.active_speed = SPEED_INVALID;
  10884. tp->link_config.active_duplex = DUPLEX_INVALID;
  10885. tp->link_config.phy_is_low_power = 0;
  10886. tp->link_config.orig_speed = SPEED_INVALID;
  10887. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10888. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10889. }
  10890. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10891. {
  10892. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10893. tp->bufmgr_config.mbuf_read_dma_low_water =
  10894. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10895. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10896. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10897. tp->bufmgr_config.mbuf_high_water =
  10898. DEFAULT_MB_HIGH_WATER_5705;
  10899. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10900. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10901. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10902. tp->bufmgr_config.mbuf_high_water =
  10903. DEFAULT_MB_HIGH_WATER_5906;
  10904. }
  10905. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10906. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10907. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10908. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10909. tp->bufmgr_config.mbuf_high_water_jumbo =
  10910. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10911. } else {
  10912. tp->bufmgr_config.mbuf_read_dma_low_water =
  10913. DEFAULT_MB_RDMA_LOW_WATER;
  10914. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10915. DEFAULT_MB_MACRX_LOW_WATER;
  10916. tp->bufmgr_config.mbuf_high_water =
  10917. DEFAULT_MB_HIGH_WATER;
  10918. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10919. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10920. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10921. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10922. tp->bufmgr_config.mbuf_high_water_jumbo =
  10923. DEFAULT_MB_HIGH_WATER_JUMBO;
  10924. }
  10925. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10926. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10927. }
  10928. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10929. {
  10930. switch (tp->phy_id & PHY_ID_MASK) {
  10931. case PHY_ID_BCM5400: return "5400";
  10932. case PHY_ID_BCM5401: return "5401";
  10933. case PHY_ID_BCM5411: return "5411";
  10934. case PHY_ID_BCM5701: return "5701";
  10935. case PHY_ID_BCM5703: return "5703";
  10936. case PHY_ID_BCM5704: return "5704";
  10937. case PHY_ID_BCM5705: return "5705";
  10938. case PHY_ID_BCM5750: return "5750";
  10939. case PHY_ID_BCM5752: return "5752";
  10940. case PHY_ID_BCM5714: return "5714";
  10941. case PHY_ID_BCM5780: return "5780";
  10942. case PHY_ID_BCM5755: return "5755";
  10943. case PHY_ID_BCM5787: return "5787";
  10944. case PHY_ID_BCM5784: return "5784";
  10945. case PHY_ID_BCM5756: return "5722/5756";
  10946. case PHY_ID_BCM5906: return "5906";
  10947. case PHY_ID_BCM5761: return "5761";
  10948. case PHY_ID_BCM8002: return "8002/serdes";
  10949. case 0: return "serdes";
  10950. default: return "unknown";
  10951. }
  10952. }
  10953. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10954. {
  10955. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10956. strcpy(str, "PCI Express");
  10957. return str;
  10958. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10959. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10960. strcpy(str, "PCIX:");
  10961. if ((clock_ctrl == 7) ||
  10962. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10963. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10964. strcat(str, "133MHz");
  10965. else if (clock_ctrl == 0)
  10966. strcat(str, "33MHz");
  10967. else if (clock_ctrl == 2)
  10968. strcat(str, "50MHz");
  10969. else if (clock_ctrl == 4)
  10970. strcat(str, "66MHz");
  10971. else if (clock_ctrl == 6)
  10972. strcat(str, "100MHz");
  10973. } else {
  10974. strcpy(str, "PCI:");
  10975. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10976. strcat(str, "66MHz");
  10977. else
  10978. strcat(str, "33MHz");
  10979. }
  10980. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10981. strcat(str, ":32-bit");
  10982. else
  10983. strcat(str, ":64-bit");
  10984. return str;
  10985. }
  10986. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10987. {
  10988. struct pci_dev *peer;
  10989. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10990. for (func = 0; func < 8; func++) {
  10991. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10992. if (peer && peer != tp->pdev)
  10993. break;
  10994. pci_dev_put(peer);
  10995. }
  10996. /* 5704 can be configured in single-port mode, set peer to
  10997. * tp->pdev in that case.
  10998. */
  10999. if (!peer) {
  11000. peer = tp->pdev;
  11001. return peer;
  11002. }
  11003. /*
  11004. * We don't need to keep the refcount elevated; there's no way
  11005. * to remove one half of this device without removing the other
  11006. */
  11007. pci_dev_put(peer);
  11008. return peer;
  11009. }
  11010. static void __devinit tg3_init_coal(struct tg3 *tp)
  11011. {
  11012. struct ethtool_coalesce *ec = &tp->coal;
  11013. memset(ec, 0, sizeof(*ec));
  11014. ec->cmd = ETHTOOL_GCOALESCE;
  11015. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11016. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11017. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11018. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11019. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11020. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11021. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11022. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11023. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11024. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11025. HOSTCC_MODE_CLRTICK_TXBD)) {
  11026. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11027. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11028. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11029. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11030. }
  11031. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11032. ec->rx_coalesce_usecs_irq = 0;
  11033. ec->tx_coalesce_usecs_irq = 0;
  11034. ec->stats_block_coalesce_usecs = 0;
  11035. }
  11036. }
  11037. static const struct net_device_ops tg3_netdev_ops = {
  11038. .ndo_open = tg3_open,
  11039. .ndo_stop = tg3_close,
  11040. .ndo_start_xmit = tg3_start_xmit,
  11041. .ndo_get_stats = tg3_get_stats,
  11042. .ndo_validate_addr = eth_validate_addr,
  11043. .ndo_set_multicast_list = tg3_set_rx_mode,
  11044. .ndo_set_mac_address = tg3_set_mac_addr,
  11045. .ndo_do_ioctl = tg3_ioctl,
  11046. .ndo_tx_timeout = tg3_tx_timeout,
  11047. .ndo_change_mtu = tg3_change_mtu,
  11048. #if TG3_VLAN_TAG_USED
  11049. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11050. #endif
  11051. #ifdef CONFIG_NET_POLL_CONTROLLER
  11052. .ndo_poll_controller = tg3_poll_controller,
  11053. #endif
  11054. };
  11055. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11056. .ndo_open = tg3_open,
  11057. .ndo_stop = tg3_close,
  11058. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11059. .ndo_get_stats = tg3_get_stats,
  11060. .ndo_validate_addr = eth_validate_addr,
  11061. .ndo_set_multicast_list = tg3_set_rx_mode,
  11062. .ndo_set_mac_address = tg3_set_mac_addr,
  11063. .ndo_do_ioctl = tg3_ioctl,
  11064. .ndo_tx_timeout = tg3_tx_timeout,
  11065. .ndo_change_mtu = tg3_change_mtu,
  11066. #if TG3_VLAN_TAG_USED
  11067. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11068. #endif
  11069. #ifdef CONFIG_NET_POLL_CONTROLLER
  11070. .ndo_poll_controller = tg3_poll_controller,
  11071. #endif
  11072. };
  11073. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11074. const struct pci_device_id *ent)
  11075. {
  11076. static int tg3_version_printed = 0;
  11077. struct net_device *dev;
  11078. struct tg3 *tp;
  11079. int err, pm_cap;
  11080. char str[40];
  11081. u64 dma_mask, persist_dma_mask;
  11082. if (tg3_version_printed++ == 0)
  11083. printk(KERN_INFO "%s", version);
  11084. err = pci_enable_device(pdev);
  11085. if (err) {
  11086. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11087. "aborting.\n");
  11088. return err;
  11089. }
  11090. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11091. if (err) {
  11092. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11093. "aborting.\n");
  11094. goto err_out_disable_pdev;
  11095. }
  11096. pci_set_master(pdev);
  11097. /* Find power-management capability. */
  11098. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11099. if (pm_cap == 0) {
  11100. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11101. "aborting.\n");
  11102. err = -EIO;
  11103. goto err_out_free_res;
  11104. }
  11105. dev = alloc_etherdev(sizeof(*tp));
  11106. if (!dev) {
  11107. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11108. err = -ENOMEM;
  11109. goto err_out_free_res;
  11110. }
  11111. SET_NETDEV_DEV(dev, &pdev->dev);
  11112. #if TG3_VLAN_TAG_USED
  11113. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11114. #endif
  11115. tp = netdev_priv(dev);
  11116. tp->pdev = pdev;
  11117. tp->dev = dev;
  11118. tp->pm_cap = pm_cap;
  11119. tp->rx_mode = TG3_DEF_RX_MODE;
  11120. tp->tx_mode = TG3_DEF_TX_MODE;
  11121. if (tg3_debug > 0)
  11122. tp->msg_enable = tg3_debug;
  11123. else
  11124. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11125. /* The word/byte swap controls here control register access byte
  11126. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11127. * setting below.
  11128. */
  11129. tp->misc_host_ctrl =
  11130. MISC_HOST_CTRL_MASK_PCI_INT |
  11131. MISC_HOST_CTRL_WORD_SWAP |
  11132. MISC_HOST_CTRL_INDIR_ACCESS |
  11133. MISC_HOST_CTRL_PCISTATE_RW;
  11134. /* The NONFRM (non-frame) byte/word swap controls take effect
  11135. * on descriptor entries, anything which isn't packet data.
  11136. *
  11137. * The StrongARM chips on the board (one for tx, one for rx)
  11138. * are running in big-endian mode.
  11139. */
  11140. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11141. GRC_MODE_WSWAP_NONFRM_DATA);
  11142. #ifdef __BIG_ENDIAN
  11143. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11144. #endif
  11145. spin_lock_init(&tp->lock);
  11146. spin_lock_init(&tp->indirect_lock);
  11147. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11148. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11149. if (!tp->regs) {
  11150. printk(KERN_ERR PFX "Cannot map device registers, "
  11151. "aborting.\n");
  11152. err = -ENOMEM;
  11153. goto err_out_free_dev;
  11154. }
  11155. tg3_init_link_config(tp);
  11156. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11157. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11158. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11159. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11160. dev->ethtool_ops = &tg3_ethtool_ops;
  11161. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11162. dev->irq = pdev->irq;
  11163. err = tg3_get_invariants(tp);
  11164. if (err) {
  11165. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11166. "aborting.\n");
  11167. goto err_out_iounmap;
  11168. }
  11169. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11171. dev->netdev_ops = &tg3_netdev_ops;
  11172. else
  11173. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11174. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11175. * device behind the EPB cannot support DMA addresses > 40-bit.
  11176. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11177. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11178. * do DMA address check in tg3_start_xmit().
  11179. */
  11180. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11181. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11182. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11183. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11184. #ifdef CONFIG_HIGHMEM
  11185. dma_mask = DMA_BIT_MASK(64);
  11186. #endif
  11187. } else
  11188. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11189. /* Configure DMA attributes. */
  11190. if (dma_mask > DMA_BIT_MASK(32)) {
  11191. err = pci_set_dma_mask(pdev, dma_mask);
  11192. if (!err) {
  11193. dev->features |= NETIF_F_HIGHDMA;
  11194. err = pci_set_consistent_dma_mask(pdev,
  11195. persist_dma_mask);
  11196. if (err < 0) {
  11197. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11198. "DMA for consistent allocations\n");
  11199. goto err_out_iounmap;
  11200. }
  11201. }
  11202. }
  11203. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11204. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11205. if (err) {
  11206. printk(KERN_ERR PFX "No usable DMA configuration, "
  11207. "aborting.\n");
  11208. goto err_out_iounmap;
  11209. }
  11210. }
  11211. tg3_init_bufmgr_config(tp);
  11212. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11213. tp->fw_needed = FIRMWARE_TG3;
  11214. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11215. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11216. }
  11217. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11218. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11219. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11221. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11222. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11223. } else {
  11224. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11226. tp->fw_needed = FIRMWARE_TG3TSO5;
  11227. else
  11228. tp->fw_needed = FIRMWARE_TG3TSO;
  11229. }
  11230. /* TSO is on by default on chips that support hardware TSO.
  11231. * Firmware TSO on older chips gives lower performance, so it
  11232. * is off by default, but can be enabled using ethtool.
  11233. */
  11234. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11235. if (dev->features & NETIF_F_IP_CSUM)
  11236. dev->features |= NETIF_F_TSO;
  11237. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11238. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11239. dev->features |= NETIF_F_TSO6;
  11240. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11241. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11242. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11243. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11245. dev->features |= NETIF_F_TSO_ECN;
  11246. }
  11247. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11248. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11249. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11250. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11251. tp->rx_pending = 63;
  11252. }
  11253. err = tg3_get_device_address(tp);
  11254. if (err) {
  11255. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11256. "aborting.\n");
  11257. goto err_out_fw;
  11258. }
  11259. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11260. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11261. if (!tp->aperegs) {
  11262. printk(KERN_ERR PFX "Cannot map APE registers, "
  11263. "aborting.\n");
  11264. err = -ENOMEM;
  11265. goto err_out_fw;
  11266. }
  11267. tg3_ape_lock_init(tp);
  11268. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11269. tg3_read_dash_ver(tp);
  11270. }
  11271. /*
  11272. * Reset chip in case UNDI or EFI driver did not shutdown
  11273. * DMA self test will enable WDMAC and we'll see (spurious)
  11274. * pending DMA on the PCI bus at that point.
  11275. */
  11276. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11277. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11278. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11279. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11280. }
  11281. err = tg3_test_dma(tp);
  11282. if (err) {
  11283. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11284. goto err_out_apeunmap;
  11285. }
  11286. /* flow control autonegotiation is default behavior */
  11287. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11288. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11289. tg3_init_coal(tp);
  11290. pci_set_drvdata(pdev, dev);
  11291. err = register_netdev(dev);
  11292. if (err) {
  11293. printk(KERN_ERR PFX "Cannot register net device, "
  11294. "aborting.\n");
  11295. goto err_out_apeunmap;
  11296. }
  11297. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11298. dev->name,
  11299. tp->board_part_number,
  11300. tp->pci_chip_rev_id,
  11301. tg3_bus_string(tp, str),
  11302. dev->dev_addr);
  11303. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11304. printk(KERN_INFO
  11305. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11306. tp->dev->name,
  11307. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11308. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11309. else
  11310. printk(KERN_INFO
  11311. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11312. tp->dev->name, tg3_phy_string(tp),
  11313. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11314. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11315. "10/100/1000Base-T")),
  11316. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11317. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11318. dev->name,
  11319. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11320. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11321. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11322. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11323. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11324. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11325. dev->name, tp->dma_rwctrl,
  11326. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11327. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11328. return 0;
  11329. err_out_apeunmap:
  11330. if (tp->aperegs) {
  11331. iounmap(tp->aperegs);
  11332. tp->aperegs = NULL;
  11333. }
  11334. err_out_fw:
  11335. if (tp->fw)
  11336. release_firmware(tp->fw);
  11337. err_out_iounmap:
  11338. if (tp->regs) {
  11339. iounmap(tp->regs);
  11340. tp->regs = NULL;
  11341. }
  11342. err_out_free_dev:
  11343. free_netdev(dev);
  11344. err_out_free_res:
  11345. pci_release_regions(pdev);
  11346. err_out_disable_pdev:
  11347. pci_disable_device(pdev);
  11348. pci_set_drvdata(pdev, NULL);
  11349. return err;
  11350. }
  11351. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11352. {
  11353. struct net_device *dev = pci_get_drvdata(pdev);
  11354. if (dev) {
  11355. struct tg3 *tp = netdev_priv(dev);
  11356. if (tp->fw)
  11357. release_firmware(tp->fw);
  11358. flush_scheduled_work();
  11359. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11360. tg3_phy_fini(tp);
  11361. tg3_mdio_fini(tp);
  11362. }
  11363. unregister_netdev(dev);
  11364. if (tp->aperegs) {
  11365. iounmap(tp->aperegs);
  11366. tp->aperegs = NULL;
  11367. }
  11368. if (tp->regs) {
  11369. iounmap(tp->regs);
  11370. tp->regs = NULL;
  11371. }
  11372. free_netdev(dev);
  11373. pci_release_regions(pdev);
  11374. pci_disable_device(pdev);
  11375. pci_set_drvdata(pdev, NULL);
  11376. }
  11377. }
  11378. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11379. {
  11380. struct net_device *dev = pci_get_drvdata(pdev);
  11381. struct tg3 *tp = netdev_priv(dev);
  11382. pci_power_t target_state;
  11383. int err;
  11384. /* PCI register 4 needs to be saved whether netif_running() or not.
  11385. * MSI address and data need to be saved if using MSI and
  11386. * netif_running().
  11387. */
  11388. pci_save_state(pdev);
  11389. if (!netif_running(dev))
  11390. return 0;
  11391. flush_scheduled_work();
  11392. tg3_phy_stop(tp);
  11393. tg3_netif_stop(tp);
  11394. del_timer_sync(&tp->timer);
  11395. tg3_full_lock(tp, 1);
  11396. tg3_disable_ints(tp);
  11397. tg3_full_unlock(tp);
  11398. netif_device_detach(dev);
  11399. tg3_full_lock(tp, 0);
  11400. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11401. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11402. tg3_full_unlock(tp);
  11403. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11404. err = tg3_set_power_state(tp, target_state);
  11405. if (err) {
  11406. int err2;
  11407. tg3_full_lock(tp, 0);
  11408. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11409. err2 = tg3_restart_hw(tp, 1);
  11410. if (err2)
  11411. goto out;
  11412. tp->timer.expires = jiffies + tp->timer_offset;
  11413. add_timer(&tp->timer);
  11414. netif_device_attach(dev);
  11415. tg3_netif_start(tp);
  11416. out:
  11417. tg3_full_unlock(tp);
  11418. if (!err2)
  11419. tg3_phy_start(tp);
  11420. }
  11421. return err;
  11422. }
  11423. static int tg3_resume(struct pci_dev *pdev)
  11424. {
  11425. struct net_device *dev = pci_get_drvdata(pdev);
  11426. struct tg3 *tp = netdev_priv(dev);
  11427. int err;
  11428. pci_restore_state(tp->pdev);
  11429. if (!netif_running(dev))
  11430. return 0;
  11431. err = tg3_set_power_state(tp, PCI_D0);
  11432. if (err)
  11433. return err;
  11434. netif_device_attach(dev);
  11435. tg3_full_lock(tp, 0);
  11436. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11437. err = tg3_restart_hw(tp, 1);
  11438. if (err)
  11439. goto out;
  11440. tp->timer.expires = jiffies + tp->timer_offset;
  11441. add_timer(&tp->timer);
  11442. tg3_netif_start(tp);
  11443. out:
  11444. tg3_full_unlock(tp);
  11445. if (!err)
  11446. tg3_phy_start(tp);
  11447. return err;
  11448. }
  11449. static struct pci_driver tg3_driver = {
  11450. .name = DRV_MODULE_NAME,
  11451. .id_table = tg3_pci_tbl,
  11452. .probe = tg3_init_one,
  11453. .remove = __devexit_p(tg3_remove_one),
  11454. .suspend = tg3_suspend,
  11455. .resume = tg3_resume
  11456. };
  11457. static int __init tg3_init(void)
  11458. {
  11459. return pci_register_driver(&tg3_driver);
  11460. }
  11461. static void __exit tg3_cleanup(void)
  11462. {
  11463. pci_unregister_driver(&tg3_driver);
  11464. }
  11465. module_init(tg3_init);
  11466. module_exit(tg3_cleanup);