apic_32.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/cpu.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmi.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/desc.h>
  34. #include <asm/arch_hooks.h>
  35. #include <asm/hpet.h>
  36. #include <asm/i8253.h>
  37. #include <asm/nmi.h>
  38. #include <mach_apic.h>
  39. #include <mach_apicdef.h>
  40. #include <mach_ipi.h>
  41. /*
  42. * Sanity check
  43. */
  44. #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
  45. # error SPURIOUS_APIC_VECTOR definition error
  46. #endif
  47. unsigned long mp_lapic_addr;
  48. /*
  49. * Knob to control our willingness to enable the local APIC.
  50. *
  51. * +1=force-enable
  52. */
  53. static int force_enable_local_apic;
  54. int disable_apic;
  55. /* Local APIC timer verification ok */
  56. static int local_apic_timer_verify_ok;
  57. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  58. static int local_apic_timer_disabled;
  59. /* Local APIC timer works in C2 */
  60. int local_apic_timer_c2_ok;
  61. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  62. int first_system_vector = 0xfe;
  63. char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
  64. /*
  65. * Debug level, exported for io_apic.c
  66. */
  67. unsigned int apic_verbosity;
  68. int pic_mode;
  69. /* Have we found an MP table */
  70. int smp_found_config;
  71. static struct resource lapic_resource = {
  72. .name = "Local APIC",
  73. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  74. };
  75. static unsigned int calibration_result;
  76. static int lapic_next_event(unsigned long delta,
  77. struct clock_event_device *evt);
  78. static void lapic_timer_setup(enum clock_event_mode mode,
  79. struct clock_event_device *evt);
  80. static void lapic_timer_broadcast(cpumask_t mask);
  81. static void apic_pm_activate(void);
  82. /*
  83. * The local apic timer can be used for any function which is CPU local.
  84. */
  85. static struct clock_event_device lapic_clockevent = {
  86. .name = "lapic",
  87. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  88. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  89. .shift = 32,
  90. .set_mode = lapic_timer_setup,
  91. .set_next_event = lapic_next_event,
  92. .broadcast = lapic_timer_broadcast,
  93. .rating = 100,
  94. .irq = -1,
  95. };
  96. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  97. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  98. static int enabled_via_apicbase;
  99. static unsigned long apic_phys;
  100. /*
  101. * Get the LAPIC version
  102. */
  103. static inline int lapic_get_version(void)
  104. {
  105. return GET_APIC_VERSION(apic_read(APIC_LVR));
  106. }
  107. /*
  108. * Check, if the APIC is integrated or a separate chip
  109. */
  110. static inline int lapic_is_integrated(void)
  111. {
  112. return APIC_INTEGRATED(lapic_get_version());
  113. }
  114. /*
  115. * Check, whether this is a modern or a first generation APIC
  116. */
  117. static int modern_apic(void)
  118. {
  119. /* AMD systems use old APIC versions, so check the CPU */
  120. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  121. boot_cpu_data.x86 >= 0xf)
  122. return 1;
  123. return lapic_get_version() >= 0x14;
  124. }
  125. void apic_wait_icr_idle(void)
  126. {
  127. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  128. cpu_relax();
  129. }
  130. u32 safe_apic_wait_icr_idle(void)
  131. {
  132. u32 send_status;
  133. int timeout;
  134. timeout = 0;
  135. do {
  136. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  137. if (!send_status)
  138. break;
  139. udelay(100);
  140. } while (timeout++ < 1000);
  141. return send_status;
  142. }
  143. /**
  144. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  145. */
  146. void __cpuinit enable_NMI_through_LVT0(void)
  147. {
  148. unsigned int v = APIC_DM_NMI;
  149. /* Level triggered for 82489DX */
  150. if (!lapic_is_integrated())
  151. v |= APIC_LVT_LEVEL_TRIGGER;
  152. apic_write(APIC_LVT0, v);
  153. }
  154. /**
  155. * get_physical_broadcast - Get number of physical broadcast IDs
  156. */
  157. int get_physical_broadcast(void)
  158. {
  159. return modern_apic() ? 0xff : 0xf;
  160. }
  161. /**
  162. * lapic_get_maxlvt - get the maximum number of local vector table entries
  163. */
  164. int lapic_get_maxlvt(void)
  165. {
  166. unsigned int v = apic_read(APIC_LVR);
  167. /* 82489DXs do not report # of LVT entries. */
  168. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  169. }
  170. /*
  171. * Local APIC timer
  172. */
  173. /* Clock divisor is set to 16 */
  174. #define APIC_DIVISOR 16
  175. /*
  176. * This function sets up the local APIC timer, with a timeout of
  177. * 'clocks' APIC bus clock. During calibration we actually call
  178. * this function twice on the boot CPU, once with a bogus timeout
  179. * value, second time for real. The other (noncalibrating) CPUs
  180. * call this function only once, with the real, calibrated value.
  181. */
  182. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  183. {
  184. unsigned int lvtt_value, tmp_value;
  185. lvtt_value = LOCAL_TIMER_VECTOR;
  186. if (!oneshot)
  187. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  188. if (!lapic_is_integrated())
  189. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  190. if (!irqen)
  191. lvtt_value |= APIC_LVT_MASKED;
  192. apic_write(APIC_LVTT, lvtt_value);
  193. /*
  194. * Divide PICLK by 16
  195. */
  196. tmp_value = apic_read(APIC_TDCR);
  197. apic_write(APIC_TDCR,
  198. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  199. APIC_TDR_DIV_16);
  200. if (!oneshot)
  201. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  202. }
  203. /*
  204. * Program the next event, relative to now
  205. */
  206. static int lapic_next_event(unsigned long delta,
  207. struct clock_event_device *evt)
  208. {
  209. apic_write(APIC_TMICT, delta);
  210. return 0;
  211. }
  212. /*
  213. * Setup the lapic timer in periodic or oneshot mode
  214. */
  215. static void lapic_timer_setup(enum clock_event_mode mode,
  216. struct clock_event_device *evt)
  217. {
  218. unsigned long flags;
  219. unsigned int v;
  220. /* Lapic used for broadcast ? */
  221. if (!local_apic_timer_verify_ok)
  222. return;
  223. local_irq_save(flags);
  224. switch (mode) {
  225. case CLOCK_EVT_MODE_PERIODIC:
  226. case CLOCK_EVT_MODE_ONESHOT:
  227. __setup_APIC_LVTT(calibration_result,
  228. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  229. break;
  230. case CLOCK_EVT_MODE_UNUSED:
  231. case CLOCK_EVT_MODE_SHUTDOWN:
  232. v = apic_read(APIC_LVTT);
  233. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  234. apic_write(APIC_LVTT, v);
  235. break;
  236. case CLOCK_EVT_MODE_RESUME:
  237. /* Nothing to do here */
  238. break;
  239. }
  240. local_irq_restore(flags);
  241. }
  242. /*
  243. * Local APIC timer broadcast function
  244. */
  245. static void lapic_timer_broadcast(cpumask_t mask)
  246. {
  247. #ifdef CONFIG_SMP
  248. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  249. #endif
  250. }
  251. /*
  252. * Setup the local APIC timer for this CPU. Copy the initilized values
  253. * of the boot CPU and register the clock event in the framework.
  254. */
  255. static void __devinit setup_APIC_timer(void)
  256. {
  257. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  258. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  259. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  260. clockevents_register_device(levt);
  261. }
  262. /*
  263. * In this functions we calibrate APIC bus clocks to the external timer.
  264. *
  265. * We want to do the calibration only once since we want to have local timer
  266. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  267. * frequency.
  268. *
  269. * This was previously done by reading the PIT/HPET and waiting for a wrap
  270. * around to find out, that a tick has elapsed. I have a box, where the PIT
  271. * readout is broken, so it never gets out of the wait loop again. This was
  272. * also reported by others.
  273. *
  274. * Monitoring the jiffies value is inaccurate and the clockevents
  275. * infrastructure allows us to do a simple substitution of the interrupt
  276. * handler.
  277. *
  278. * The calibration routine also uses the pm_timer when possible, as the PIT
  279. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  280. * back to normal later in the boot process).
  281. */
  282. #define LAPIC_CAL_LOOPS (HZ/10)
  283. static __initdata int lapic_cal_loops = -1;
  284. static __initdata long lapic_cal_t1, lapic_cal_t2;
  285. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  286. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  287. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  288. /*
  289. * Temporary interrupt handler.
  290. */
  291. static void __init lapic_cal_handler(struct clock_event_device *dev)
  292. {
  293. unsigned long long tsc = 0;
  294. long tapic = apic_read(APIC_TMCCT);
  295. unsigned long pm = acpi_pm_read_early();
  296. if (cpu_has_tsc)
  297. rdtscll(tsc);
  298. switch (lapic_cal_loops++) {
  299. case 0:
  300. lapic_cal_t1 = tapic;
  301. lapic_cal_tsc1 = tsc;
  302. lapic_cal_pm1 = pm;
  303. lapic_cal_j1 = jiffies;
  304. break;
  305. case LAPIC_CAL_LOOPS:
  306. lapic_cal_t2 = tapic;
  307. lapic_cal_tsc2 = tsc;
  308. if (pm < lapic_cal_pm1)
  309. pm += ACPI_PM_OVRRUN;
  310. lapic_cal_pm2 = pm;
  311. lapic_cal_j2 = jiffies;
  312. break;
  313. }
  314. }
  315. static int __init calibrate_APIC_clock(void)
  316. {
  317. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  318. const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
  319. const long pm_thresh = pm_100ms/100;
  320. void (*real_handler)(struct clock_event_device *dev);
  321. unsigned long deltaj;
  322. long delta, deltapm;
  323. int pm_referenced = 0;
  324. local_irq_disable();
  325. /* Replace the global interrupt handler */
  326. real_handler = global_clock_event->event_handler;
  327. global_clock_event->event_handler = lapic_cal_handler;
  328. /*
  329. * Setup the APIC counter to 1e9. There is no way the lapic
  330. * can underflow in the 100ms detection time frame
  331. */
  332. __setup_APIC_LVTT(1000000000, 0, 0);
  333. /* Let the interrupts run */
  334. local_irq_enable();
  335. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  336. cpu_relax();
  337. local_irq_disable();
  338. /* Restore the real event handler */
  339. global_clock_event->event_handler = real_handler;
  340. /* Build delta t1-t2 as apic timer counts down */
  341. delta = lapic_cal_t1 - lapic_cal_t2;
  342. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  343. /* Check, if the PM timer is available */
  344. deltapm = lapic_cal_pm2 - lapic_cal_pm1;
  345. apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
  346. if (deltapm) {
  347. unsigned long mult;
  348. u64 res;
  349. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  350. if (deltapm > (pm_100ms - pm_thresh) &&
  351. deltapm < (pm_100ms + pm_thresh)) {
  352. apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
  353. } else {
  354. res = (((u64) deltapm) * mult) >> 22;
  355. do_div(res, 1000000);
  356. printk(KERN_WARNING "APIC calibration not consistent "
  357. "with PM Timer: %ldms instead of 100ms\n",
  358. (long)res);
  359. /* Correct the lapic counter value */
  360. res = (((u64) delta) * pm_100ms);
  361. do_div(res, deltapm);
  362. printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
  363. "%lu (%ld)\n", (unsigned long) res, delta);
  364. delta = (long) res;
  365. }
  366. pm_referenced = 1;
  367. }
  368. /* Calculate the scaled math multiplication factor */
  369. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  370. lapic_clockevent.shift);
  371. lapic_clockevent.max_delta_ns =
  372. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  373. lapic_clockevent.min_delta_ns =
  374. clockevent_delta2ns(0xF, &lapic_clockevent);
  375. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  376. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  377. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  378. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  379. calibration_result);
  380. if (cpu_has_tsc) {
  381. delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  382. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  383. "%ld.%04ld MHz.\n",
  384. (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  385. (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  386. }
  387. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  388. "%u.%04u MHz.\n",
  389. calibration_result / (1000000 / HZ),
  390. calibration_result % (1000000 / HZ));
  391. /*
  392. * Do a sanity check on the APIC calibration result
  393. */
  394. if (calibration_result < (1000000 / HZ)) {
  395. local_irq_enable();
  396. printk(KERN_WARNING
  397. "APIC frequency too slow, disabling apic timer\n");
  398. return -1;
  399. }
  400. local_apic_timer_verify_ok = 1;
  401. /* We trust the pm timer based calibration */
  402. if (!pm_referenced) {
  403. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  404. /*
  405. * Setup the apic timer manually
  406. */
  407. levt->event_handler = lapic_cal_handler;
  408. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  409. lapic_cal_loops = -1;
  410. /* Let the interrupts run */
  411. local_irq_enable();
  412. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  413. cpu_relax();
  414. local_irq_disable();
  415. /* Stop the lapic timer */
  416. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  417. local_irq_enable();
  418. /* Jiffies delta */
  419. deltaj = lapic_cal_j2 - lapic_cal_j1;
  420. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  421. /* Check, if the jiffies result is consistent */
  422. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  423. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  424. else
  425. local_apic_timer_verify_ok = 0;
  426. } else
  427. local_irq_enable();
  428. if (!local_apic_timer_verify_ok) {
  429. printk(KERN_WARNING
  430. "APIC timer disabled due to verification failure.\n");
  431. return -1;
  432. }
  433. return 0;
  434. }
  435. /*
  436. * Setup the boot APIC
  437. *
  438. * Calibrate and verify the result.
  439. */
  440. void __init setup_boot_APIC_clock(void)
  441. {
  442. /*
  443. * The local apic timer can be disabled via the kernel
  444. * commandline or from the CPU detection code. Register the lapic
  445. * timer as a dummy clock event source on SMP systems, so the
  446. * broadcast mechanism is used. On UP systems simply ignore it.
  447. */
  448. if (local_apic_timer_disabled) {
  449. /* No broadcast on UP ! */
  450. if (num_possible_cpus() > 1) {
  451. lapic_clockevent.mult = 1;
  452. setup_APIC_timer();
  453. }
  454. return;
  455. }
  456. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  457. "calibrating APIC timer ...\n");
  458. if (calibrate_APIC_clock()) {
  459. /* No broadcast on UP ! */
  460. if (num_possible_cpus() > 1)
  461. setup_APIC_timer();
  462. return;
  463. }
  464. /*
  465. * If nmi_watchdog is set to IO_APIC, we need the
  466. * PIT/HPET going. Otherwise register lapic as a dummy
  467. * device.
  468. */
  469. if (nmi_watchdog != NMI_IO_APIC)
  470. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  471. else
  472. printk(KERN_WARNING "APIC timer registered as dummy,"
  473. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  474. /* Setup the lapic or request the broadcast */
  475. setup_APIC_timer();
  476. }
  477. void __devinit setup_secondary_APIC_clock(void)
  478. {
  479. setup_APIC_timer();
  480. }
  481. /*
  482. * The guts of the apic timer interrupt
  483. */
  484. static void local_apic_timer_interrupt(void)
  485. {
  486. int cpu = smp_processor_id();
  487. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  488. /*
  489. * Normally we should not be here till LAPIC has been initialized but
  490. * in some cases like kdump, its possible that there is a pending LAPIC
  491. * timer interrupt from previous kernel's context and is delivered in
  492. * new kernel the moment interrupts are enabled.
  493. *
  494. * Interrupts are enabled early and LAPIC is setup much later, hence
  495. * its possible that when we get here evt->event_handler is NULL.
  496. * Check for event_handler being NULL and discard the interrupt as
  497. * spurious.
  498. */
  499. if (!evt->event_handler) {
  500. printk(KERN_WARNING
  501. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  502. /* Switch it off */
  503. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  504. return;
  505. }
  506. /*
  507. * the NMI deadlock-detector uses this.
  508. */
  509. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  510. evt->event_handler(evt);
  511. }
  512. /*
  513. * Local APIC timer interrupt. This is the most natural way for doing
  514. * local interrupts, but local timer interrupts can be emulated by
  515. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  516. *
  517. * [ if a single-CPU system runs an SMP kernel then we call the local
  518. * interrupt as well. Thus we cannot inline the local irq ... ]
  519. */
  520. void smp_apic_timer_interrupt(struct pt_regs *regs)
  521. {
  522. struct pt_regs *old_regs = set_irq_regs(regs);
  523. /*
  524. * NOTE! We'd better ACK the irq immediately,
  525. * because timer handling can be slow.
  526. */
  527. ack_APIC_irq();
  528. /*
  529. * update_process_times() expects us to have done irq_enter().
  530. * Besides, if we don't timer interrupts ignore the global
  531. * interrupt lock, which is the WrongThing (tm) to do.
  532. */
  533. irq_enter();
  534. local_apic_timer_interrupt();
  535. irq_exit();
  536. set_irq_regs(old_regs);
  537. }
  538. int setup_profiling_timer(unsigned int multiplier)
  539. {
  540. return -EINVAL;
  541. }
  542. /*
  543. * Setup extended LVT, AMD specific (K8, family 10h)
  544. *
  545. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  546. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  547. *
  548. * If mask=1, the LVT entry does not generate interrupts while mask=0
  549. * enables the vector. See also the BKDGs.
  550. */
  551. #define APIC_EILVT_LVTOFF_MCE 0
  552. #define APIC_EILVT_LVTOFF_IBS 1
  553. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  554. {
  555. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  556. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  557. apic_write(reg, v);
  558. }
  559. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  560. {
  561. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  562. return APIC_EILVT_LVTOFF_MCE;
  563. }
  564. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  565. {
  566. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  567. return APIC_EILVT_LVTOFF_IBS;
  568. }
  569. /*
  570. * Local APIC start and shutdown
  571. */
  572. /**
  573. * clear_local_APIC - shutdown the local APIC
  574. *
  575. * This is called, when a CPU is disabled and before rebooting, so the state of
  576. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  577. * leftovers during boot.
  578. */
  579. void clear_local_APIC(void)
  580. {
  581. int maxlvt;
  582. u32 v;
  583. /* APIC hasn't been mapped yet */
  584. if (!apic_phys)
  585. return;
  586. maxlvt = lapic_get_maxlvt();
  587. /*
  588. * Masking an LVT entry can trigger a local APIC error
  589. * if the vector is zero. Mask LVTERR first to prevent this.
  590. */
  591. if (maxlvt >= 3) {
  592. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  593. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  594. }
  595. /*
  596. * Careful: we have to set masks only first to deassert
  597. * any level-triggered sources.
  598. */
  599. v = apic_read(APIC_LVTT);
  600. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  601. v = apic_read(APIC_LVT0);
  602. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  603. v = apic_read(APIC_LVT1);
  604. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  605. if (maxlvt >= 4) {
  606. v = apic_read(APIC_LVTPC);
  607. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  608. }
  609. /* lets not touch this if we didn't frob it */
  610. #ifdef CONFIG_X86_MCE_P4THERMAL
  611. if (maxlvt >= 5) {
  612. v = apic_read(APIC_LVTTHMR);
  613. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  614. }
  615. #endif
  616. /*
  617. * Clean APIC state for other OSs:
  618. */
  619. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  620. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  621. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  622. if (maxlvt >= 3)
  623. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  624. if (maxlvt >= 4)
  625. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  626. #ifdef CONFIG_X86_MCE_P4THERMAL
  627. if (maxlvt >= 5)
  628. apic_write(APIC_LVTTHMR, APIC_LVT_MASKED);
  629. #endif
  630. /* Integrated APIC (!82489DX) ? */
  631. if (lapic_is_integrated()) {
  632. if (maxlvt > 3)
  633. /* Clear ESR due to Pentium errata 3AP and 11AP */
  634. apic_write(APIC_ESR, 0);
  635. apic_read(APIC_ESR);
  636. }
  637. }
  638. /**
  639. * disable_local_APIC - clear and disable the local APIC
  640. */
  641. void disable_local_APIC(void)
  642. {
  643. unsigned long value;
  644. clear_local_APIC();
  645. /*
  646. * Disable APIC (implies clearing of registers
  647. * for 82489DX!).
  648. */
  649. value = apic_read(APIC_SPIV);
  650. value &= ~APIC_SPIV_APIC_ENABLED;
  651. apic_write(APIC_SPIV, value);
  652. /*
  653. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  654. * restore the disabled state.
  655. */
  656. if (enabled_via_apicbase) {
  657. unsigned int l, h;
  658. rdmsr(MSR_IA32_APICBASE, l, h);
  659. l &= ~MSR_IA32_APICBASE_ENABLE;
  660. wrmsr(MSR_IA32_APICBASE, l, h);
  661. }
  662. }
  663. /*
  664. * If Linux enabled the LAPIC against the BIOS default disable it down before
  665. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  666. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  667. * for the case where Linux didn't enable the LAPIC.
  668. */
  669. void lapic_shutdown(void)
  670. {
  671. unsigned long flags;
  672. if (!cpu_has_apic)
  673. return;
  674. local_irq_save(flags);
  675. clear_local_APIC();
  676. if (enabled_via_apicbase)
  677. disable_local_APIC();
  678. local_irq_restore(flags);
  679. }
  680. /*
  681. * This is to verify that we're looking at a real local APIC.
  682. * Check these against your board if the CPUs aren't getting
  683. * started for no apparent reason.
  684. */
  685. int __init verify_local_APIC(void)
  686. {
  687. unsigned int reg0, reg1;
  688. /*
  689. * The version register is read-only in a real APIC.
  690. */
  691. reg0 = apic_read(APIC_LVR);
  692. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  693. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  694. reg1 = apic_read(APIC_LVR);
  695. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  696. /*
  697. * The two version reads above should print the same
  698. * numbers. If the second one is different, then we
  699. * poke at a non-APIC.
  700. */
  701. if (reg1 != reg0)
  702. return 0;
  703. /*
  704. * Check if the version looks reasonably.
  705. */
  706. reg1 = GET_APIC_VERSION(reg0);
  707. if (reg1 == 0x00 || reg1 == 0xff)
  708. return 0;
  709. reg1 = lapic_get_maxlvt();
  710. if (reg1 < 0x02 || reg1 == 0xff)
  711. return 0;
  712. /*
  713. * The ID register is read/write in a real APIC.
  714. */
  715. reg0 = apic_read(APIC_ID);
  716. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  717. /*
  718. * The next two are just to see if we have sane values.
  719. * They're only really relevant if we're in Virtual Wire
  720. * compatibility mode, but most boxes are anymore.
  721. */
  722. reg0 = apic_read(APIC_LVT0);
  723. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  724. reg1 = apic_read(APIC_LVT1);
  725. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  726. return 1;
  727. }
  728. /**
  729. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  730. */
  731. void __init sync_Arb_IDs(void)
  732. {
  733. /*
  734. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  735. * needed on AMD.
  736. */
  737. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  738. return;
  739. /*
  740. * Wait for idle.
  741. */
  742. apic_wait_icr_idle();
  743. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  744. apic_write(APIC_ICR,
  745. APIC_DEST_ALLINC | APIC_INT_LEVELTRIG | APIC_DM_INIT);
  746. }
  747. /*
  748. * An initial setup of the virtual wire mode.
  749. */
  750. void __init init_bsp_APIC(void)
  751. {
  752. unsigned long value;
  753. /*
  754. * Don't do the setup now if we have a SMP BIOS as the
  755. * through-I/O-APIC virtual wire mode might be active.
  756. */
  757. if (smp_found_config || !cpu_has_apic)
  758. return;
  759. /*
  760. * Do not trust the local APIC being empty at bootup.
  761. */
  762. clear_local_APIC();
  763. /*
  764. * Enable APIC.
  765. */
  766. value = apic_read(APIC_SPIV);
  767. value &= ~APIC_VECTOR_MASK;
  768. value |= APIC_SPIV_APIC_ENABLED;
  769. /* This bit is reserved on P4/Xeon and should be cleared */
  770. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  771. (boot_cpu_data.x86 == 15))
  772. value &= ~APIC_SPIV_FOCUS_DISABLED;
  773. else
  774. value |= APIC_SPIV_FOCUS_DISABLED;
  775. value |= SPURIOUS_APIC_VECTOR;
  776. apic_write(APIC_SPIV, value);
  777. /*
  778. * Set up the virtual wire mode.
  779. */
  780. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  781. value = APIC_DM_NMI;
  782. if (!lapic_is_integrated()) /* 82489DX */
  783. value |= APIC_LVT_LEVEL_TRIGGER;
  784. apic_write(APIC_LVT1, value);
  785. }
  786. static void __cpuinit lapic_setup_esr(void)
  787. {
  788. unsigned long oldvalue, value, maxlvt;
  789. if (lapic_is_integrated() && !esr_disable) {
  790. /* !82489DX */
  791. maxlvt = lapic_get_maxlvt();
  792. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  793. apic_write(APIC_ESR, 0);
  794. oldvalue = apic_read(APIC_ESR);
  795. /* enables sending errors */
  796. value = ERROR_APIC_VECTOR;
  797. apic_write(APIC_LVTERR, value);
  798. /*
  799. * spec says clear errors after enabling vector.
  800. */
  801. if (maxlvt > 3)
  802. apic_write(APIC_ESR, 0);
  803. value = apic_read(APIC_ESR);
  804. if (value != oldvalue)
  805. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  806. "vector: 0x%08lx after: 0x%08lx\n",
  807. oldvalue, value);
  808. } else {
  809. if (esr_disable)
  810. /*
  811. * Something untraceable is creating bad interrupts on
  812. * secondary quads ... for the moment, just leave the
  813. * ESR disabled - we can't do anything useful with the
  814. * errors anyway - mbligh
  815. */
  816. printk(KERN_INFO "Leaving ESR disabled.\n");
  817. else
  818. printk(KERN_INFO "No ESR for 82489DX.\n");
  819. }
  820. }
  821. /**
  822. * setup_local_APIC - setup the local APIC
  823. */
  824. void __cpuinit setup_local_APIC(void)
  825. {
  826. unsigned long value, integrated;
  827. int i, j;
  828. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  829. if (esr_disable) {
  830. apic_write(APIC_ESR, 0);
  831. apic_write(APIC_ESR, 0);
  832. apic_write(APIC_ESR, 0);
  833. apic_write(APIC_ESR, 0);
  834. }
  835. integrated = lapic_is_integrated();
  836. /*
  837. * Double-check whether this APIC is really registered.
  838. */
  839. if (!apic_id_registered())
  840. WARN_ON_ONCE(1);
  841. /*
  842. * Intel recommends to set DFR, LDR and TPR before enabling
  843. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  844. * document number 292116). So here it goes...
  845. */
  846. init_apic_ldr();
  847. /*
  848. * Set Task Priority to 'accept all'. We never change this
  849. * later on.
  850. */
  851. value = apic_read(APIC_TASKPRI);
  852. value &= ~APIC_TPRI_MASK;
  853. apic_write(APIC_TASKPRI, value);
  854. /*
  855. * After a crash, we no longer service the interrupts and a pending
  856. * interrupt from previous kernel might still have ISR bit set.
  857. *
  858. * Most probably by now CPU has serviced that pending interrupt and
  859. * it might not have done the ack_APIC_irq() because it thought,
  860. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  861. * does not clear the ISR bit and cpu thinks it has already serivced
  862. * the interrupt. Hence a vector might get locked. It was noticed
  863. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  864. */
  865. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  866. value = apic_read(APIC_ISR + i*0x10);
  867. for (j = 31; j >= 0; j--) {
  868. if (value & (1<<j))
  869. ack_APIC_irq();
  870. }
  871. }
  872. /*
  873. * Now that we are all set up, enable the APIC
  874. */
  875. value = apic_read(APIC_SPIV);
  876. value &= ~APIC_VECTOR_MASK;
  877. /*
  878. * Enable APIC
  879. */
  880. value |= APIC_SPIV_APIC_ENABLED;
  881. /*
  882. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  883. * certain networking cards. If high frequency interrupts are
  884. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  885. * entry is masked/unmasked at a high rate as well then sooner or
  886. * later IOAPIC line gets 'stuck', no more interrupts are received
  887. * from the device. If focus CPU is disabled then the hang goes
  888. * away, oh well :-(
  889. *
  890. * [ This bug can be reproduced easily with a level-triggered
  891. * PCI Ne2000 networking cards and PII/PIII processors, dual
  892. * BX chipset. ]
  893. */
  894. /*
  895. * Actually disabling the focus CPU check just makes the hang less
  896. * frequent as it makes the interrupt distributon model be more
  897. * like LRU than MRU (the short-term load is more even across CPUs).
  898. * See also the comment in end_level_ioapic_irq(). --macro
  899. */
  900. /* Enable focus processor (bit==0) */
  901. value &= ~APIC_SPIV_FOCUS_DISABLED;
  902. /*
  903. * Set spurious IRQ vector
  904. */
  905. value |= SPURIOUS_APIC_VECTOR;
  906. apic_write(APIC_SPIV, value);
  907. /*
  908. * Set up LVT0, LVT1:
  909. *
  910. * set up through-local-APIC on the BP's LINT0. This is not
  911. * strictly necessary in pure symmetric-IO mode, but sometimes
  912. * we delegate interrupts to the 8259A.
  913. */
  914. /*
  915. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  916. */
  917. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  918. if (!smp_processor_id() && (pic_mode || !value)) {
  919. value = APIC_DM_EXTINT;
  920. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  921. smp_processor_id());
  922. } else {
  923. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  924. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  925. smp_processor_id());
  926. }
  927. apic_write(APIC_LVT0, value);
  928. /*
  929. * only the BP should see the LINT1 NMI signal, obviously.
  930. */
  931. if (!smp_processor_id())
  932. value = APIC_DM_NMI;
  933. else
  934. value = APIC_DM_NMI | APIC_LVT_MASKED;
  935. if (!integrated) /* 82489DX */
  936. value |= APIC_LVT_LEVEL_TRIGGER;
  937. apic_write(APIC_LVT1, value);
  938. }
  939. void __cpuinit end_local_APIC_setup(void)
  940. {
  941. unsigned long value;
  942. lapic_setup_esr();
  943. /* Disable the local apic timer */
  944. value = apic_read(APIC_LVTT);
  945. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  946. apic_write(APIC_LVTT, value);
  947. setup_apic_nmi_watchdog(NULL);
  948. apic_pm_activate();
  949. }
  950. /*
  951. * Detect and initialize APIC
  952. */
  953. static int __init detect_init_APIC(void)
  954. {
  955. u32 h, l, features;
  956. /* Disabled by kernel option? */
  957. if (disable_apic)
  958. return -1;
  959. switch (boot_cpu_data.x86_vendor) {
  960. case X86_VENDOR_AMD:
  961. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  962. (boot_cpu_data.x86 == 15))
  963. break;
  964. goto no_apic;
  965. case X86_VENDOR_INTEL:
  966. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  967. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  968. break;
  969. goto no_apic;
  970. default:
  971. goto no_apic;
  972. }
  973. if (!cpu_has_apic) {
  974. /*
  975. * Over-ride BIOS and try to enable the local APIC only if
  976. * "lapic" specified.
  977. */
  978. if (!force_enable_local_apic) {
  979. printk(KERN_INFO "Local APIC disabled by BIOS -- "
  980. "you can enable it with \"lapic\"\n");
  981. return -1;
  982. }
  983. /*
  984. * Some BIOSes disable the local APIC in the APIC_BASE
  985. * MSR. This can only be done in software for Intel P6 or later
  986. * and AMD K7 (Model > 1) or later.
  987. */
  988. rdmsr(MSR_IA32_APICBASE, l, h);
  989. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  990. printk(KERN_INFO
  991. "Local APIC disabled by BIOS -- reenabling.\n");
  992. l &= ~MSR_IA32_APICBASE_BASE;
  993. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  994. wrmsr(MSR_IA32_APICBASE, l, h);
  995. enabled_via_apicbase = 1;
  996. }
  997. }
  998. /*
  999. * The APIC feature bit should now be enabled
  1000. * in `cpuid'
  1001. */
  1002. features = cpuid_edx(1);
  1003. if (!(features & (1 << X86_FEATURE_APIC))) {
  1004. printk(KERN_WARNING "Could not enable APIC!\n");
  1005. return -1;
  1006. }
  1007. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1008. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1009. /* The BIOS may have set up the APIC at some other address */
  1010. rdmsr(MSR_IA32_APICBASE, l, h);
  1011. if (l & MSR_IA32_APICBASE_ENABLE)
  1012. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1013. printk(KERN_INFO "Found and enabled local APIC!\n");
  1014. apic_pm_activate();
  1015. return 0;
  1016. no_apic:
  1017. printk(KERN_INFO "No local APIC present or hardware disabled\n");
  1018. return -1;
  1019. }
  1020. /**
  1021. * init_apic_mappings - initialize APIC mappings
  1022. */
  1023. void __init init_apic_mappings(void)
  1024. {
  1025. /*
  1026. * If no local APIC can be found then set up a fake all
  1027. * zeroes page to simulate the local APIC and another
  1028. * one for the IO-APIC.
  1029. */
  1030. if (!smp_found_config && detect_init_APIC()) {
  1031. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1032. apic_phys = __pa(apic_phys);
  1033. } else
  1034. apic_phys = mp_lapic_addr;
  1035. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1036. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  1037. apic_phys);
  1038. /*
  1039. * Fetch the APIC ID of the BSP in case we have a
  1040. * default configuration (or the MP table is broken).
  1041. */
  1042. if (boot_cpu_physical_apicid == -1U)
  1043. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  1044. }
  1045. /*
  1046. * This initializes the IO-APIC and APIC hardware if this is
  1047. * a UP kernel.
  1048. */
  1049. int apic_version[MAX_APICS];
  1050. int __init APIC_init_uniprocessor(void)
  1051. {
  1052. if (!smp_found_config && !cpu_has_apic)
  1053. return -1;
  1054. /*
  1055. * Complain if the BIOS pretends there is one.
  1056. */
  1057. if (!cpu_has_apic &&
  1058. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1059. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1060. boot_cpu_physical_apicid);
  1061. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1062. return -1;
  1063. }
  1064. verify_local_APIC();
  1065. connect_bsp_APIC();
  1066. /*
  1067. * Hack: In case of kdump, after a crash, kernel might be booting
  1068. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1069. * might be zero if read from MP tables. Get it from LAPIC.
  1070. */
  1071. #ifdef CONFIG_CRASH_DUMP
  1072. boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
  1073. #endif
  1074. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1075. setup_local_APIC();
  1076. #ifdef CONFIG_X86_IO_APIC
  1077. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  1078. #endif
  1079. localise_nmi_watchdog();
  1080. end_local_APIC_setup();
  1081. #ifdef CONFIG_X86_IO_APIC
  1082. if (smp_found_config)
  1083. if (!skip_ioapic_setup && nr_ioapics)
  1084. setup_IO_APIC();
  1085. #endif
  1086. setup_boot_clock();
  1087. return 0;
  1088. }
  1089. /*
  1090. * Local APIC interrupts
  1091. */
  1092. /*
  1093. * This interrupt should _never_ happen with our APIC/SMP architecture
  1094. */
  1095. void smp_spurious_interrupt(struct pt_regs *regs)
  1096. {
  1097. unsigned long v;
  1098. irq_enter();
  1099. /*
  1100. * Check if this really is a spurious interrupt and ACK it
  1101. * if it is a vectored one. Just in case...
  1102. * Spurious interrupts should not be ACKed.
  1103. */
  1104. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1105. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1106. ack_APIC_irq();
  1107. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1108. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
  1109. "should never happen.\n", smp_processor_id());
  1110. __get_cpu_var(irq_stat).irq_spurious_count++;
  1111. irq_exit();
  1112. }
  1113. /*
  1114. * This interrupt should never happen with our APIC/SMP architecture
  1115. */
  1116. void smp_error_interrupt(struct pt_regs *regs)
  1117. {
  1118. unsigned long v, v1;
  1119. irq_enter();
  1120. /* First tickle the hardware, only then report what went on. -- REW */
  1121. v = apic_read(APIC_ESR);
  1122. apic_write(APIC_ESR, 0);
  1123. v1 = apic_read(APIC_ESR);
  1124. ack_APIC_irq();
  1125. atomic_inc(&irq_err_count);
  1126. /* Here is what the APIC error bits mean:
  1127. 0: Send CS error
  1128. 1: Receive CS error
  1129. 2: Send accept error
  1130. 3: Receive accept error
  1131. 4: Reserved
  1132. 5: Send illegal vector
  1133. 6: Received illegal vector
  1134. 7: Illegal register address
  1135. */
  1136. printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1137. smp_processor_id(), v , v1);
  1138. irq_exit();
  1139. }
  1140. #ifdef CONFIG_SMP
  1141. void __init smp_intr_init(void)
  1142. {
  1143. /*
  1144. * IRQ0 must be given a fixed assignment and initialized,
  1145. * because it's used before the IO-APIC is set up.
  1146. */
  1147. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1148. /*
  1149. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1150. * IPI, driven by wakeup.
  1151. */
  1152. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1153. /* IPI for invalidation */
  1154. alloc_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1155. /* IPI for generic function call */
  1156. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1157. /* IPI for single call function */
  1158. set_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
  1159. call_function_single_interrupt);
  1160. }
  1161. #endif
  1162. /*
  1163. * Initialize APIC interrupts
  1164. */
  1165. void __init apic_intr_init(void)
  1166. {
  1167. #ifdef CONFIG_SMP
  1168. smp_intr_init();
  1169. #endif
  1170. /* self generated IPI for local APIC timer */
  1171. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  1172. /* IPI vectors for APIC spurious and error interrupts */
  1173. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  1174. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  1175. /* thermal monitor LVT interrupt */
  1176. #ifdef CONFIG_X86_MCE_P4THERMAL
  1177. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  1178. #endif
  1179. }
  1180. /**
  1181. * connect_bsp_APIC - attach the APIC to the interrupt system
  1182. */
  1183. void __init connect_bsp_APIC(void)
  1184. {
  1185. if (pic_mode) {
  1186. /*
  1187. * Do not trust the local APIC being empty at bootup.
  1188. */
  1189. clear_local_APIC();
  1190. /*
  1191. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1192. * local APIC to INT and NMI lines.
  1193. */
  1194. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1195. "enabling APIC mode.\n");
  1196. outb(0x70, 0x22);
  1197. outb(0x01, 0x23);
  1198. }
  1199. enable_apic_mode();
  1200. }
  1201. /**
  1202. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1203. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1204. *
  1205. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1206. * APIC is disabled.
  1207. */
  1208. void disconnect_bsp_APIC(int virt_wire_setup)
  1209. {
  1210. if (pic_mode) {
  1211. /*
  1212. * Put the board back into PIC mode (has an effect only on
  1213. * certain older boards). Note that APIC interrupts, including
  1214. * IPIs, won't work beyond this point! The only exception are
  1215. * INIT IPIs.
  1216. */
  1217. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1218. "entering PIC mode.\n");
  1219. outb(0x70, 0x22);
  1220. outb(0x00, 0x23);
  1221. } else {
  1222. /* Go back to Virtual Wire compatibility mode */
  1223. unsigned long value;
  1224. /* For the spurious interrupt use vector F, and enable it */
  1225. value = apic_read(APIC_SPIV);
  1226. value &= ~APIC_VECTOR_MASK;
  1227. value |= APIC_SPIV_APIC_ENABLED;
  1228. value |= 0xf;
  1229. apic_write(APIC_SPIV, value);
  1230. if (!virt_wire_setup) {
  1231. /*
  1232. * For LVT0 make it edge triggered, active high,
  1233. * external and enabled
  1234. */
  1235. value = apic_read(APIC_LVT0);
  1236. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1237. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1238. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1239. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1240. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1241. apic_write(APIC_LVT0, value);
  1242. } else {
  1243. /* Disable LVT0 */
  1244. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1245. }
  1246. /*
  1247. * For LVT1 make it edge triggered, active high, nmi and
  1248. * enabled
  1249. */
  1250. value = apic_read(APIC_LVT1);
  1251. value &= ~(
  1252. APIC_MODE_MASK | APIC_SEND_PENDING |
  1253. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1254. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1255. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1256. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1257. apic_write(APIC_LVT1, value);
  1258. }
  1259. }
  1260. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  1261. void __cpuinit generic_processor_info(int apicid, int version)
  1262. {
  1263. int cpu;
  1264. cpumask_t tmp_map;
  1265. physid_mask_t phys_cpu;
  1266. /*
  1267. * Validate version
  1268. */
  1269. if (version == 0x0) {
  1270. printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
  1271. "fixing up to 0x10. (tell your hw vendor)\n",
  1272. version);
  1273. version = 0x10;
  1274. }
  1275. apic_version[apicid] = version;
  1276. phys_cpu = apicid_to_cpu_present(apicid);
  1277. physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
  1278. if (num_processors >= NR_CPUS) {
  1279. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1280. " Processor ignored.\n", NR_CPUS);
  1281. return;
  1282. }
  1283. if (num_processors >= maxcpus) {
  1284. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  1285. " Processor ignored.\n", maxcpus);
  1286. return;
  1287. }
  1288. num_processors++;
  1289. cpus_complement(tmp_map, cpu_present_map);
  1290. cpu = first_cpu(tmp_map);
  1291. if (apicid == boot_cpu_physical_apicid)
  1292. /*
  1293. * x86_bios_cpu_apicid is required to have processors listed
  1294. * in same order as logical cpu numbers. Hence the first
  1295. * entry is BSP, and so on.
  1296. */
  1297. cpu = 0;
  1298. if (apicid > max_physical_apicid)
  1299. max_physical_apicid = apicid;
  1300. /*
  1301. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1302. * but we need to work other dependencies like SMP_SUSPEND etc
  1303. * before this can be done without some confusion.
  1304. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1305. * - Ashok Raj <ashok.raj@intel.com>
  1306. */
  1307. if (max_physical_apicid >= 8) {
  1308. switch (boot_cpu_data.x86_vendor) {
  1309. case X86_VENDOR_INTEL:
  1310. if (!APIC_XAPIC(version)) {
  1311. def_to_bigsmp = 0;
  1312. break;
  1313. }
  1314. /* If P4 and above fall through */
  1315. case X86_VENDOR_AMD:
  1316. def_to_bigsmp = 1;
  1317. }
  1318. }
  1319. #ifdef CONFIG_SMP
  1320. /* are we being called early in kernel startup? */
  1321. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1322. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1323. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1324. cpu_to_apicid[cpu] = apicid;
  1325. bios_cpu_apicid[cpu] = apicid;
  1326. } else {
  1327. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1328. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1329. }
  1330. #endif
  1331. cpu_set(cpu, cpu_possible_map);
  1332. cpu_set(cpu, cpu_present_map);
  1333. }
  1334. /*
  1335. * Power management
  1336. */
  1337. #ifdef CONFIG_PM
  1338. static struct {
  1339. int active;
  1340. /* r/w apic fields */
  1341. unsigned int apic_id;
  1342. unsigned int apic_taskpri;
  1343. unsigned int apic_ldr;
  1344. unsigned int apic_dfr;
  1345. unsigned int apic_spiv;
  1346. unsigned int apic_lvtt;
  1347. unsigned int apic_lvtpc;
  1348. unsigned int apic_lvt0;
  1349. unsigned int apic_lvt1;
  1350. unsigned int apic_lvterr;
  1351. unsigned int apic_tmict;
  1352. unsigned int apic_tdcr;
  1353. unsigned int apic_thmr;
  1354. } apic_pm_state;
  1355. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1356. {
  1357. unsigned long flags;
  1358. int maxlvt;
  1359. if (!apic_pm_state.active)
  1360. return 0;
  1361. maxlvt = lapic_get_maxlvt();
  1362. apic_pm_state.apic_id = apic_read(APIC_ID);
  1363. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1364. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1365. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1366. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1367. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1368. if (maxlvt >= 4)
  1369. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1370. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1371. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1372. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1373. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1374. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1375. #ifdef CONFIG_X86_MCE_P4THERMAL
  1376. if (maxlvt >= 5)
  1377. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1378. #endif
  1379. local_irq_save(flags);
  1380. disable_local_APIC();
  1381. local_irq_restore(flags);
  1382. return 0;
  1383. }
  1384. static int lapic_resume(struct sys_device *dev)
  1385. {
  1386. unsigned int l, h;
  1387. unsigned long flags;
  1388. int maxlvt;
  1389. if (!apic_pm_state.active)
  1390. return 0;
  1391. maxlvt = lapic_get_maxlvt();
  1392. local_irq_save(flags);
  1393. /*
  1394. * Make sure the APICBASE points to the right address
  1395. *
  1396. * FIXME! This will be wrong if we ever support suspend on
  1397. * SMP! We'll need to do this as part of the CPU restore!
  1398. */
  1399. rdmsr(MSR_IA32_APICBASE, l, h);
  1400. l &= ~MSR_IA32_APICBASE_BASE;
  1401. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1402. wrmsr(MSR_IA32_APICBASE, l, h);
  1403. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1404. apic_write(APIC_ID, apic_pm_state.apic_id);
  1405. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1406. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1407. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1408. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1409. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1410. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1411. #ifdef CONFIG_X86_MCE_P4THERMAL
  1412. if (maxlvt >= 5)
  1413. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1414. #endif
  1415. if (maxlvt >= 4)
  1416. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1417. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1418. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1419. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1420. apic_write(APIC_ESR, 0);
  1421. apic_read(APIC_ESR);
  1422. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1423. apic_write(APIC_ESR, 0);
  1424. apic_read(APIC_ESR);
  1425. local_irq_restore(flags);
  1426. return 0;
  1427. }
  1428. /*
  1429. * This device has no shutdown method - fully functioning local APICs
  1430. * are needed on every CPU up until machine_halt/restart/poweroff.
  1431. */
  1432. static struct sysdev_class lapic_sysclass = {
  1433. .name = "lapic",
  1434. .resume = lapic_resume,
  1435. .suspend = lapic_suspend,
  1436. };
  1437. static struct sys_device device_lapic = {
  1438. .id = 0,
  1439. .cls = &lapic_sysclass,
  1440. };
  1441. static void __devinit apic_pm_activate(void)
  1442. {
  1443. apic_pm_state.active = 1;
  1444. }
  1445. static int __init init_lapic_sysfs(void)
  1446. {
  1447. int error;
  1448. if (!cpu_has_apic)
  1449. return 0;
  1450. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1451. error = sysdev_class_register(&lapic_sysclass);
  1452. if (!error)
  1453. error = sysdev_register(&device_lapic);
  1454. return error;
  1455. }
  1456. device_initcall(init_lapic_sysfs);
  1457. #else /* CONFIG_PM */
  1458. static void apic_pm_activate(void) { }
  1459. #endif /* CONFIG_PM */
  1460. /*
  1461. * APIC command line parameters
  1462. */
  1463. static int __init parse_lapic(char *arg)
  1464. {
  1465. force_enable_local_apic = 1;
  1466. return 0;
  1467. }
  1468. early_param("lapic", parse_lapic);
  1469. static int __init parse_nolapic(char *arg)
  1470. {
  1471. disable_apic = 1;
  1472. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1473. return 0;
  1474. }
  1475. early_param("nolapic", parse_nolapic);
  1476. static int __init parse_disable_lapic_timer(char *arg)
  1477. {
  1478. local_apic_timer_disabled = 1;
  1479. return 0;
  1480. }
  1481. early_param("nolapic_timer", parse_disable_lapic_timer);
  1482. static int __init parse_lapic_timer_c2_ok(char *arg)
  1483. {
  1484. local_apic_timer_c2_ok = 1;
  1485. return 0;
  1486. }
  1487. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1488. static int __init apic_set_verbosity(char *str)
  1489. {
  1490. if (strcmp("debug", str) == 0)
  1491. apic_verbosity = APIC_DEBUG;
  1492. else if (strcmp("verbose", str) == 0)
  1493. apic_verbosity = APIC_VERBOSE;
  1494. return 1;
  1495. }
  1496. __setup("apic=", apic_set_verbosity);
  1497. static int __init lapic_insert_resource(void)
  1498. {
  1499. if (!apic_phys)
  1500. return -1;
  1501. /* Put local APIC into the resource map. */
  1502. lapic_resource.start = apic_phys;
  1503. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1504. insert_resource(&iomem_resource, &lapic_resource);
  1505. return 0;
  1506. }
  1507. /*
  1508. * need call insert after e820_reserve_resources()
  1509. * that is using request_resource
  1510. */
  1511. late_initcall(lapic_insert_resource);