b44.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138
  1. /* b44.c: Broadcom 4400 device driver.
  2. *
  3. * Copyright (C) 2002 David S. Miller (davem@redhat.com)
  4. * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
  5. *
  6. * Distribute under GPL.
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/types.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/mii.h>
  15. #include <linux/if_ether.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/version.h>
  21. #include <linux/dma-mapping.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/io.h>
  24. #include <asm/irq.h>
  25. #include "b44.h"
  26. #define DRV_MODULE_NAME "b44"
  27. #define PFX DRV_MODULE_NAME ": "
  28. #define DRV_MODULE_VERSION "0.95"
  29. #define DRV_MODULE_RELDATE "Aug 3, 2004"
  30. #define B44_DEF_MSG_ENABLE \
  31. (NETIF_MSG_DRV | \
  32. NETIF_MSG_PROBE | \
  33. NETIF_MSG_LINK | \
  34. NETIF_MSG_TIMER | \
  35. NETIF_MSG_IFDOWN | \
  36. NETIF_MSG_IFUP | \
  37. NETIF_MSG_RX_ERR | \
  38. NETIF_MSG_TX_ERR)
  39. /* length of time before we decide the hardware is borked,
  40. * and dev->tx_timeout() should be called to fix the problem
  41. */
  42. #define B44_TX_TIMEOUT (5 * HZ)
  43. /* hardware minimum and maximum for a single frame's data payload */
  44. #define B44_MIN_MTU 60
  45. #define B44_MAX_MTU 1500
  46. #define B44_RX_RING_SIZE 512
  47. #define B44_DEF_RX_RING_PENDING 200
  48. #define B44_RX_RING_BYTES (sizeof(struct dma_desc) * \
  49. B44_RX_RING_SIZE)
  50. #define B44_TX_RING_SIZE 512
  51. #define B44_DEF_TX_RING_PENDING (B44_TX_RING_SIZE - 1)
  52. #define B44_TX_RING_BYTES (sizeof(struct dma_desc) * \
  53. B44_TX_RING_SIZE)
  54. #define B44_DMA_MASK 0x3fffffff
  55. #define TX_RING_GAP(BP) \
  56. (B44_TX_RING_SIZE - (BP)->tx_pending)
  57. #define TX_BUFFS_AVAIL(BP) \
  58. (((BP)->tx_cons <= (BP)->tx_prod) ? \
  59. (BP)->tx_cons + (BP)->tx_pending - (BP)->tx_prod : \
  60. (BP)->tx_cons - (BP)->tx_prod - TX_RING_GAP(BP))
  61. #define NEXT_TX(N) (((N) + 1) & (B44_TX_RING_SIZE - 1))
  62. #define RX_PKT_BUF_SZ (1536 + bp->rx_offset + 64)
  63. #define TX_PKT_BUF_SZ (B44_MAX_MTU + ETH_HLEN + 8)
  64. /* minimum number of free TX descriptors required to wake up TX process */
  65. #define B44_TX_WAKEUP_THRESH (B44_TX_RING_SIZE / 4)
  66. static char version[] __devinitdata =
  67. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  68. MODULE_AUTHOR("Florian Schirmer, Pekka Pietikainen, David S. Miller");
  69. MODULE_DESCRIPTION("Broadcom 4400 10/100 PCI ethernet driver");
  70. MODULE_LICENSE("GPL");
  71. MODULE_VERSION(DRV_MODULE_VERSION);
  72. static int b44_debug = -1; /* -1 == use B44_DEF_MSG_ENABLE as value */
  73. module_param(b44_debug, int, 0);
  74. MODULE_PARM_DESC(b44_debug, "B44 bitmapped debugging message enable value");
  75. static struct pci_device_id b44_pci_tbl[] = {
  76. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401,
  77. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  78. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B0,
  79. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  80. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B1,
  81. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  82. { } /* terminate list with empty entry */
  83. };
  84. MODULE_DEVICE_TABLE(pci, b44_pci_tbl);
  85. static void b44_halt(struct b44 *);
  86. static void b44_init_rings(struct b44 *);
  87. static void b44_init_hw(struct b44 *);
  88. static int dma_desc_align_mask;
  89. static int dma_desc_sync_size;
  90. static const char b44_gstrings[][ETH_GSTRING_LEN] = {
  91. #define _B44(x...) # x,
  92. B44_STAT_REG_DECLARE
  93. #undef _B44
  94. };
  95. static inline void b44_sync_dma_desc_for_device(struct pci_dev *pdev,
  96. dma_addr_t dma_base,
  97. unsigned long offset,
  98. enum dma_data_direction dir)
  99. {
  100. dma_sync_single_range_for_device(&pdev->dev, dma_base,
  101. offset & dma_desc_align_mask,
  102. dma_desc_sync_size, dir);
  103. }
  104. static inline void b44_sync_dma_desc_for_cpu(struct pci_dev *pdev,
  105. dma_addr_t dma_base,
  106. unsigned long offset,
  107. enum dma_data_direction dir)
  108. {
  109. dma_sync_single_range_for_cpu(&pdev->dev, dma_base,
  110. offset & dma_desc_align_mask,
  111. dma_desc_sync_size, dir);
  112. }
  113. static inline unsigned long br32(const struct b44 *bp, unsigned long reg)
  114. {
  115. return readl(bp->regs + reg);
  116. }
  117. static inline void bw32(const struct b44 *bp,
  118. unsigned long reg, unsigned long val)
  119. {
  120. writel(val, bp->regs + reg);
  121. }
  122. static int b44_wait_bit(struct b44 *bp, unsigned long reg,
  123. u32 bit, unsigned long timeout, const int clear)
  124. {
  125. unsigned long i;
  126. for (i = 0; i < timeout; i++) {
  127. u32 val = br32(bp, reg);
  128. if (clear && !(val & bit))
  129. break;
  130. if (!clear && (val & bit))
  131. break;
  132. udelay(10);
  133. }
  134. if (i == timeout) {
  135. printk(KERN_ERR PFX "%s: BUG! Timeout waiting for bit %08x of register "
  136. "%lx to %s.\n",
  137. bp->dev->name,
  138. bit, reg,
  139. (clear ? "clear" : "set"));
  140. return -ENODEV;
  141. }
  142. return 0;
  143. }
  144. /* Sonics SiliconBackplane support routines. ROFL, you should see all the
  145. * buzz words used on this company's website :-)
  146. *
  147. * All of these routines must be invoked with bp->lock held and
  148. * interrupts disabled.
  149. */
  150. #define SB_PCI_DMA 0x40000000 /* Client Mode PCI memory access space (1 GB) */
  151. #define BCM4400_PCI_CORE_ADDR 0x18002000 /* Address of PCI core on BCM4400 cards */
  152. static u32 ssb_get_core_rev(struct b44 *bp)
  153. {
  154. return (br32(bp, B44_SBIDHIGH) & SBIDHIGH_RC_MASK);
  155. }
  156. static u32 ssb_pci_setup(struct b44 *bp, u32 cores)
  157. {
  158. u32 bar_orig, pci_rev, val;
  159. pci_read_config_dword(bp->pdev, SSB_BAR0_WIN, &bar_orig);
  160. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, BCM4400_PCI_CORE_ADDR);
  161. pci_rev = ssb_get_core_rev(bp);
  162. val = br32(bp, B44_SBINTVEC);
  163. val |= cores;
  164. bw32(bp, B44_SBINTVEC, val);
  165. val = br32(bp, SSB_PCI_TRANS_2);
  166. val |= SSB_PCI_PREF | SSB_PCI_BURST;
  167. bw32(bp, SSB_PCI_TRANS_2, val);
  168. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, bar_orig);
  169. return pci_rev;
  170. }
  171. static void ssb_core_disable(struct b44 *bp)
  172. {
  173. if (br32(bp, B44_SBTMSLOW) & SBTMSLOW_RESET)
  174. return;
  175. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_CLOCK));
  176. b44_wait_bit(bp, B44_SBTMSLOW, SBTMSLOW_REJECT, 100000, 0);
  177. b44_wait_bit(bp, B44_SBTMSHIGH, SBTMSHIGH_BUSY, 100000, 1);
  178. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_FGC | SBTMSLOW_CLOCK |
  179. SBTMSLOW_REJECT | SBTMSLOW_RESET));
  180. br32(bp, B44_SBTMSLOW);
  181. udelay(1);
  182. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_RESET));
  183. br32(bp, B44_SBTMSLOW);
  184. udelay(1);
  185. }
  186. static void ssb_core_reset(struct b44 *bp)
  187. {
  188. u32 val;
  189. ssb_core_disable(bp);
  190. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_RESET | SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  191. br32(bp, B44_SBTMSLOW);
  192. udelay(1);
  193. /* Clear SERR if set, this is a hw bug workaround. */
  194. if (br32(bp, B44_SBTMSHIGH) & SBTMSHIGH_SERR)
  195. bw32(bp, B44_SBTMSHIGH, 0);
  196. val = br32(bp, B44_SBIMSTATE);
  197. if (val & (SBIMSTATE_IBE | SBIMSTATE_TO))
  198. bw32(bp, B44_SBIMSTATE, val & ~(SBIMSTATE_IBE | SBIMSTATE_TO));
  199. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  200. br32(bp, B44_SBTMSLOW);
  201. udelay(1);
  202. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK));
  203. br32(bp, B44_SBTMSLOW);
  204. udelay(1);
  205. }
  206. static int ssb_core_unit(struct b44 *bp)
  207. {
  208. #if 0
  209. u32 val = br32(bp, B44_SBADMATCH0);
  210. u32 base;
  211. type = val & SBADMATCH0_TYPE_MASK;
  212. switch (type) {
  213. case 0:
  214. base = val & SBADMATCH0_BS0_MASK;
  215. break;
  216. case 1:
  217. base = val & SBADMATCH0_BS1_MASK;
  218. break;
  219. case 2:
  220. default:
  221. base = val & SBADMATCH0_BS2_MASK;
  222. break;
  223. };
  224. #endif
  225. return 0;
  226. }
  227. static int ssb_is_core_up(struct b44 *bp)
  228. {
  229. return ((br32(bp, B44_SBTMSLOW) & (SBTMSLOW_RESET | SBTMSLOW_REJECT | SBTMSLOW_CLOCK))
  230. == SBTMSLOW_CLOCK);
  231. }
  232. static void __b44_cam_write(struct b44 *bp, unsigned char *data, int index)
  233. {
  234. u32 val;
  235. val = ((u32) data[2]) << 24;
  236. val |= ((u32) data[3]) << 16;
  237. val |= ((u32) data[4]) << 8;
  238. val |= ((u32) data[5]) << 0;
  239. bw32(bp, B44_CAM_DATA_LO, val);
  240. val = (CAM_DATA_HI_VALID |
  241. (((u32) data[0]) << 8) |
  242. (((u32) data[1]) << 0));
  243. bw32(bp, B44_CAM_DATA_HI, val);
  244. bw32(bp, B44_CAM_CTRL, (CAM_CTRL_WRITE |
  245. (index << CAM_CTRL_INDEX_SHIFT)));
  246. b44_wait_bit(bp, B44_CAM_CTRL, CAM_CTRL_BUSY, 100, 1);
  247. }
  248. static inline void __b44_disable_ints(struct b44 *bp)
  249. {
  250. bw32(bp, B44_IMASK, 0);
  251. }
  252. static void b44_disable_ints(struct b44 *bp)
  253. {
  254. __b44_disable_ints(bp);
  255. /* Flush posted writes. */
  256. br32(bp, B44_IMASK);
  257. }
  258. static void b44_enable_ints(struct b44 *bp)
  259. {
  260. bw32(bp, B44_IMASK, bp->imask);
  261. }
  262. static int b44_readphy(struct b44 *bp, int reg, u32 *val)
  263. {
  264. int err;
  265. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  266. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  267. (MDIO_OP_READ << MDIO_DATA_OP_SHIFT) |
  268. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  269. (reg << MDIO_DATA_RA_SHIFT) |
  270. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT)));
  271. err = b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  272. *val = br32(bp, B44_MDIO_DATA) & MDIO_DATA_DATA;
  273. return err;
  274. }
  275. static int b44_writephy(struct b44 *bp, int reg, u32 val)
  276. {
  277. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  278. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  279. (MDIO_OP_WRITE << MDIO_DATA_OP_SHIFT) |
  280. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  281. (reg << MDIO_DATA_RA_SHIFT) |
  282. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT) |
  283. (val & MDIO_DATA_DATA)));
  284. return b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  285. }
  286. /* miilib interface */
  287. /* FIXME FIXME: phy_id is ignored, bp->phy_addr use is unconditional
  288. * due to code existing before miilib use was added to this driver.
  289. * Someone should remove this artificial driver limitation in
  290. * b44_{read,write}phy. bp->phy_addr itself is fine (and needed).
  291. */
  292. static int b44_mii_read(struct net_device *dev, int phy_id, int location)
  293. {
  294. u32 val;
  295. struct b44 *bp = netdev_priv(dev);
  296. int rc = b44_readphy(bp, location, &val);
  297. if (rc)
  298. return 0xffffffff;
  299. return val;
  300. }
  301. static void b44_mii_write(struct net_device *dev, int phy_id, int location,
  302. int val)
  303. {
  304. struct b44 *bp = netdev_priv(dev);
  305. b44_writephy(bp, location, val);
  306. }
  307. static int b44_phy_reset(struct b44 *bp)
  308. {
  309. u32 val;
  310. int err;
  311. err = b44_writephy(bp, MII_BMCR, BMCR_RESET);
  312. if (err)
  313. return err;
  314. udelay(100);
  315. err = b44_readphy(bp, MII_BMCR, &val);
  316. if (!err) {
  317. if (val & BMCR_RESET) {
  318. printk(KERN_ERR PFX "%s: PHY Reset would not complete.\n",
  319. bp->dev->name);
  320. err = -ENODEV;
  321. }
  322. }
  323. return 0;
  324. }
  325. static void __b44_set_flow_ctrl(struct b44 *bp, u32 pause_flags)
  326. {
  327. u32 val;
  328. bp->flags &= ~(B44_FLAG_TX_PAUSE | B44_FLAG_RX_PAUSE);
  329. bp->flags |= pause_flags;
  330. val = br32(bp, B44_RXCONFIG);
  331. if (pause_flags & B44_FLAG_RX_PAUSE)
  332. val |= RXCONFIG_FLOW;
  333. else
  334. val &= ~RXCONFIG_FLOW;
  335. bw32(bp, B44_RXCONFIG, val);
  336. val = br32(bp, B44_MAC_FLOW);
  337. if (pause_flags & B44_FLAG_TX_PAUSE)
  338. val |= (MAC_FLOW_PAUSE_ENAB |
  339. (0xc0 & MAC_FLOW_RX_HI_WATER));
  340. else
  341. val &= ~MAC_FLOW_PAUSE_ENAB;
  342. bw32(bp, B44_MAC_FLOW, val);
  343. }
  344. static void b44_set_flow_ctrl(struct b44 *bp, u32 local, u32 remote)
  345. {
  346. u32 pause_enab = bp->flags & (B44_FLAG_TX_PAUSE |
  347. B44_FLAG_RX_PAUSE);
  348. if (local & ADVERTISE_PAUSE_CAP) {
  349. if (local & ADVERTISE_PAUSE_ASYM) {
  350. if (remote & LPA_PAUSE_CAP)
  351. pause_enab |= (B44_FLAG_TX_PAUSE |
  352. B44_FLAG_RX_PAUSE);
  353. else if (remote & LPA_PAUSE_ASYM)
  354. pause_enab |= B44_FLAG_RX_PAUSE;
  355. } else {
  356. if (remote & LPA_PAUSE_CAP)
  357. pause_enab |= (B44_FLAG_TX_PAUSE |
  358. B44_FLAG_RX_PAUSE);
  359. }
  360. } else if (local & ADVERTISE_PAUSE_ASYM) {
  361. if ((remote & LPA_PAUSE_CAP) &&
  362. (remote & LPA_PAUSE_ASYM))
  363. pause_enab |= B44_FLAG_TX_PAUSE;
  364. }
  365. __b44_set_flow_ctrl(bp, pause_enab);
  366. }
  367. static int b44_setup_phy(struct b44 *bp)
  368. {
  369. u32 val;
  370. int err;
  371. if ((err = b44_readphy(bp, B44_MII_ALEDCTRL, &val)) != 0)
  372. goto out;
  373. if ((err = b44_writephy(bp, B44_MII_ALEDCTRL,
  374. val & MII_ALEDCTRL_ALLMSK)) != 0)
  375. goto out;
  376. if ((err = b44_readphy(bp, B44_MII_TLEDCTRL, &val)) != 0)
  377. goto out;
  378. if ((err = b44_writephy(bp, B44_MII_TLEDCTRL,
  379. val | MII_TLEDCTRL_ENABLE)) != 0)
  380. goto out;
  381. if (!(bp->flags & B44_FLAG_FORCE_LINK)) {
  382. u32 adv = ADVERTISE_CSMA;
  383. if (bp->flags & B44_FLAG_ADV_10HALF)
  384. adv |= ADVERTISE_10HALF;
  385. if (bp->flags & B44_FLAG_ADV_10FULL)
  386. adv |= ADVERTISE_10FULL;
  387. if (bp->flags & B44_FLAG_ADV_100HALF)
  388. adv |= ADVERTISE_100HALF;
  389. if (bp->flags & B44_FLAG_ADV_100FULL)
  390. adv |= ADVERTISE_100FULL;
  391. if (bp->flags & B44_FLAG_PAUSE_AUTO)
  392. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  393. if ((err = b44_writephy(bp, MII_ADVERTISE, adv)) != 0)
  394. goto out;
  395. if ((err = b44_writephy(bp, MII_BMCR, (BMCR_ANENABLE |
  396. BMCR_ANRESTART))) != 0)
  397. goto out;
  398. } else {
  399. u32 bmcr;
  400. if ((err = b44_readphy(bp, MII_BMCR, &bmcr)) != 0)
  401. goto out;
  402. bmcr &= ~(BMCR_FULLDPLX | BMCR_ANENABLE | BMCR_SPEED100);
  403. if (bp->flags & B44_FLAG_100_BASE_T)
  404. bmcr |= BMCR_SPEED100;
  405. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  406. bmcr |= BMCR_FULLDPLX;
  407. if ((err = b44_writephy(bp, MII_BMCR, bmcr)) != 0)
  408. goto out;
  409. /* Since we will not be negotiating there is no safe way
  410. * to determine if the link partner supports flow control
  411. * or not. So just disable it completely in this case.
  412. */
  413. b44_set_flow_ctrl(bp, 0, 0);
  414. }
  415. out:
  416. return err;
  417. }
  418. static void b44_stats_update(struct b44 *bp)
  419. {
  420. unsigned long reg;
  421. u32 *val;
  422. val = &bp->hw_stats.tx_good_octets;
  423. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL) {
  424. *val++ += br32(bp, reg);
  425. }
  426. /* Pad */
  427. reg += 8*4UL;
  428. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL) {
  429. *val++ += br32(bp, reg);
  430. }
  431. }
  432. static void b44_link_report(struct b44 *bp)
  433. {
  434. if (!netif_carrier_ok(bp->dev)) {
  435. printk(KERN_INFO PFX "%s: Link is down.\n", bp->dev->name);
  436. } else {
  437. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  438. bp->dev->name,
  439. (bp->flags & B44_FLAG_100_BASE_T) ? 100 : 10,
  440. (bp->flags & B44_FLAG_FULL_DUPLEX) ? "full" : "half");
  441. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  442. "%s for RX.\n",
  443. bp->dev->name,
  444. (bp->flags & B44_FLAG_TX_PAUSE) ? "on" : "off",
  445. (bp->flags & B44_FLAG_RX_PAUSE) ? "on" : "off");
  446. }
  447. }
  448. static void b44_check_phy(struct b44 *bp)
  449. {
  450. u32 bmsr, aux;
  451. if (!b44_readphy(bp, MII_BMSR, &bmsr) &&
  452. !b44_readphy(bp, B44_MII_AUXCTRL, &aux) &&
  453. (bmsr != 0xffff)) {
  454. if (aux & MII_AUXCTRL_SPEED)
  455. bp->flags |= B44_FLAG_100_BASE_T;
  456. else
  457. bp->flags &= ~B44_FLAG_100_BASE_T;
  458. if (aux & MII_AUXCTRL_DUPLEX)
  459. bp->flags |= B44_FLAG_FULL_DUPLEX;
  460. else
  461. bp->flags &= ~B44_FLAG_FULL_DUPLEX;
  462. if (!netif_carrier_ok(bp->dev) &&
  463. (bmsr & BMSR_LSTATUS)) {
  464. u32 val = br32(bp, B44_TX_CTRL);
  465. u32 local_adv, remote_adv;
  466. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  467. val |= TX_CTRL_DUPLEX;
  468. else
  469. val &= ~TX_CTRL_DUPLEX;
  470. bw32(bp, B44_TX_CTRL, val);
  471. if (!(bp->flags & B44_FLAG_FORCE_LINK) &&
  472. !b44_readphy(bp, MII_ADVERTISE, &local_adv) &&
  473. !b44_readphy(bp, MII_LPA, &remote_adv))
  474. b44_set_flow_ctrl(bp, local_adv, remote_adv);
  475. /* Link now up */
  476. netif_carrier_on(bp->dev);
  477. b44_link_report(bp);
  478. } else if (netif_carrier_ok(bp->dev) && !(bmsr & BMSR_LSTATUS)) {
  479. /* Link now down */
  480. netif_carrier_off(bp->dev);
  481. b44_link_report(bp);
  482. }
  483. if (bmsr & BMSR_RFAULT)
  484. printk(KERN_WARNING PFX "%s: Remote fault detected in PHY\n",
  485. bp->dev->name);
  486. if (bmsr & BMSR_JCD)
  487. printk(KERN_WARNING PFX "%s: Jabber detected in PHY\n",
  488. bp->dev->name);
  489. }
  490. }
  491. static void b44_timer(unsigned long __opaque)
  492. {
  493. struct b44 *bp = (struct b44 *) __opaque;
  494. spin_lock_irq(&bp->lock);
  495. b44_check_phy(bp);
  496. b44_stats_update(bp);
  497. spin_unlock_irq(&bp->lock);
  498. bp->timer.expires = jiffies + HZ;
  499. add_timer(&bp->timer);
  500. }
  501. static void b44_tx(struct b44 *bp)
  502. {
  503. u32 cur, cons;
  504. cur = br32(bp, B44_DMATX_STAT) & DMATX_STAT_CDMASK;
  505. cur /= sizeof(struct dma_desc);
  506. /* XXX needs updating when NETIF_F_SG is supported */
  507. for (cons = bp->tx_cons; cons != cur; cons = NEXT_TX(cons)) {
  508. struct ring_info *rp = &bp->tx_buffers[cons];
  509. struct sk_buff *skb = rp->skb;
  510. if (unlikely(skb == NULL))
  511. BUG();
  512. pci_unmap_single(bp->pdev,
  513. pci_unmap_addr(rp, mapping),
  514. skb->len,
  515. PCI_DMA_TODEVICE);
  516. rp->skb = NULL;
  517. dev_kfree_skb_irq(skb);
  518. }
  519. bp->tx_cons = cons;
  520. if (netif_queue_stopped(bp->dev) &&
  521. TX_BUFFS_AVAIL(bp) > B44_TX_WAKEUP_THRESH)
  522. netif_wake_queue(bp->dev);
  523. bw32(bp, B44_GPTIMER, 0);
  524. }
  525. /* Works like this. This chip writes a 'struct rx_header" 30 bytes
  526. * before the DMA address you give it. So we allocate 30 more bytes
  527. * for the RX buffer, DMA map all of it, skb_reserve the 30 bytes, then
  528. * point the chip at 30 bytes past where the rx_header will go.
  529. */
  530. static int b44_alloc_rx_skb(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  531. {
  532. struct dma_desc *dp;
  533. struct ring_info *src_map, *map;
  534. struct rx_header *rh;
  535. struct sk_buff *skb;
  536. dma_addr_t mapping;
  537. int dest_idx;
  538. u32 ctrl;
  539. src_map = NULL;
  540. if (src_idx >= 0)
  541. src_map = &bp->rx_buffers[src_idx];
  542. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  543. map = &bp->rx_buffers[dest_idx];
  544. skb = dev_alloc_skb(RX_PKT_BUF_SZ);
  545. if (skb == NULL)
  546. return -ENOMEM;
  547. mapping = pci_map_single(bp->pdev, skb->data,
  548. RX_PKT_BUF_SZ,
  549. PCI_DMA_FROMDEVICE);
  550. /* Hardware bug work-around, the chip is unable to do PCI DMA
  551. to/from anything above 1GB :-( */
  552. if (mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  553. /* Sigh... */
  554. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  555. dev_kfree_skb_any(skb);
  556. skb = __dev_alloc_skb(RX_PKT_BUF_SZ,GFP_DMA);
  557. if (skb == NULL)
  558. return -ENOMEM;
  559. mapping = pci_map_single(bp->pdev, skb->data,
  560. RX_PKT_BUF_SZ,
  561. PCI_DMA_FROMDEVICE);
  562. if (mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  563. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  564. dev_kfree_skb_any(skb);
  565. return -ENOMEM;
  566. }
  567. }
  568. skb->dev = bp->dev;
  569. skb_reserve(skb, bp->rx_offset);
  570. rh = (struct rx_header *)
  571. (skb->data - bp->rx_offset);
  572. rh->len = 0;
  573. rh->flags = 0;
  574. map->skb = skb;
  575. pci_unmap_addr_set(map, mapping, mapping);
  576. if (src_map != NULL)
  577. src_map->skb = NULL;
  578. ctrl = (DESC_CTRL_LEN & (RX_PKT_BUF_SZ - bp->rx_offset));
  579. if (dest_idx == (B44_RX_RING_SIZE - 1))
  580. ctrl |= DESC_CTRL_EOT;
  581. dp = &bp->rx_ring[dest_idx];
  582. dp->ctrl = cpu_to_le32(ctrl);
  583. dp->addr = cpu_to_le32((u32) mapping + bp->rx_offset + bp->dma_offset);
  584. if (bp->flags & B44_FLAG_RX_RING_HACK)
  585. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  586. dest_idx * sizeof(dp),
  587. DMA_BIDIRECTIONAL);
  588. return RX_PKT_BUF_SZ;
  589. }
  590. static void b44_recycle_rx(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  591. {
  592. struct dma_desc *src_desc, *dest_desc;
  593. struct ring_info *src_map, *dest_map;
  594. struct rx_header *rh;
  595. int dest_idx;
  596. u32 ctrl;
  597. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  598. dest_desc = &bp->rx_ring[dest_idx];
  599. dest_map = &bp->rx_buffers[dest_idx];
  600. src_desc = &bp->rx_ring[src_idx];
  601. src_map = &bp->rx_buffers[src_idx];
  602. dest_map->skb = src_map->skb;
  603. rh = (struct rx_header *) src_map->skb->data;
  604. rh->len = 0;
  605. rh->flags = 0;
  606. pci_unmap_addr_set(dest_map, mapping,
  607. pci_unmap_addr(src_map, mapping));
  608. if (bp->flags & B44_FLAG_RX_RING_HACK)
  609. b44_sync_dma_desc_for_cpu(bp->pdev, bp->rx_ring_dma,
  610. src_idx * sizeof(src_desc),
  611. DMA_BIDIRECTIONAL);
  612. ctrl = src_desc->ctrl;
  613. if (dest_idx == (B44_RX_RING_SIZE - 1))
  614. ctrl |= cpu_to_le32(DESC_CTRL_EOT);
  615. else
  616. ctrl &= cpu_to_le32(~DESC_CTRL_EOT);
  617. dest_desc->ctrl = ctrl;
  618. dest_desc->addr = src_desc->addr;
  619. src_map->skb = NULL;
  620. if (bp->flags & B44_FLAG_RX_RING_HACK)
  621. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  622. dest_idx * sizeof(dest_desc),
  623. DMA_BIDIRECTIONAL);
  624. pci_dma_sync_single_for_device(bp->pdev, src_desc->addr,
  625. RX_PKT_BUF_SZ,
  626. PCI_DMA_FROMDEVICE);
  627. }
  628. static int b44_rx(struct b44 *bp, int budget)
  629. {
  630. int received;
  631. u32 cons, prod;
  632. received = 0;
  633. prod = br32(bp, B44_DMARX_STAT) & DMARX_STAT_CDMASK;
  634. prod /= sizeof(struct dma_desc);
  635. cons = bp->rx_cons;
  636. while (cons != prod && budget > 0) {
  637. struct ring_info *rp = &bp->rx_buffers[cons];
  638. struct sk_buff *skb = rp->skb;
  639. dma_addr_t map = pci_unmap_addr(rp, mapping);
  640. struct rx_header *rh;
  641. u16 len;
  642. pci_dma_sync_single_for_cpu(bp->pdev, map,
  643. RX_PKT_BUF_SZ,
  644. PCI_DMA_FROMDEVICE);
  645. rh = (struct rx_header *) skb->data;
  646. len = cpu_to_le16(rh->len);
  647. if ((len > (RX_PKT_BUF_SZ - bp->rx_offset)) ||
  648. (rh->flags & cpu_to_le16(RX_FLAG_ERRORS))) {
  649. drop_it:
  650. b44_recycle_rx(bp, cons, bp->rx_prod);
  651. drop_it_no_recycle:
  652. bp->stats.rx_dropped++;
  653. goto next_pkt;
  654. }
  655. if (len == 0) {
  656. int i = 0;
  657. do {
  658. udelay(2);
  659. barrier();
  660. len = cpu_to_le16(rh->len);
  661. } while (len == 0 && i++ < 5);
  662. if (len == 0)
  663. goto drop_it;
  664. }
  665. /* Omit CRC. */
  666. len -= 4;
  667. if (len > RX_COPY_THRESHOLD) {
  668. int skb_size;
  669. skb_size = b44_alloc_rx_skb(bp, cons, bp->rx_prod);
  670. if (skb_size < 0)
  671. goto drop_it;
  672. pci_unmap_single(bp->pdev, map,
  673. skb_size, PCI_DMA_FROMDEVICE);
  674. /* Leave out rx_header */
  675. skb_put(skb, len+bp->rx_offset);
  676. skb_pull(skb,bp->rx_offset);
  677. } else {
  678. struct sk_buff *copy_skb;
  679. b44_recycle_rx(bp, cons, bp->rx_prod);
  680. copy_skb = dev_alloc_skb(len + 2);
  681. if (copy_skb == NULL)
  682. goto drop_it_no_recycle;
  683. copy_skb->dev = bp->dev;
  684. skb_reserve(copy_skb, 2);
  685. skb_put(copy_skb, len);
  686. /* DMA sync done above, copy just the actual packet */
  687. memcpy(copy_skb->data, skb->data+bp->rx_offset, len);
  688. skb = copy_skb;
  689. }
  690. skb->ip_summed = CHECKSUM_NONE;
  691. skb->protocol = eth_type_trans(skb, bp->dev);
  692. netif_receive_skb(skb);
  693. bp->dev->last_rx = jiffies;
  694. received++;
  695. budget--;
  696. next_pkt:
  697. bp->rx_prod = (bp->rx_prod + 1) &
  698. (B44_RX_RING_SIZE - 1);
  699. cons = (cons + 1) & (B44_RX_RING_SIZE - 1);
  700. }
  701. bp->rx_cons = cons;
  702. bw32(bp, B44_DMARX_PTR, cons * sizeof(struct dma_desc));
  703. return received;
  704. }
  705. static int b44_poll(struct net_device *netdev, int *budget)
  706. {
  707. struct b44 *bp = netdev_priv(netdev);
  708. int done;
  709. spin_lock_irq(&bp->lock);
  710. if (bp->istat & (ISTAT_TX | ISTAT_TO)) {
  711. /* spin_lock(&bp->tx_lock); */
  712. b44_tx(bp);
  713. /* spin_unlock(&bp->tx_lock); */
  714. }
  715. spin_unlock_irq(&bp->lock);
  716. done = 1;
  717. if (bp->istat & ISTAT_RX) {
  718. int orig_budget = *budget;
  719. int work_done;
  720. if (orig_budget > netdev->quota)
  721. orig_budget = netdev->quota;
  722. work_done = b44_rx(bp, orig_budget);
  723. *budget -= work_done;
  724. netdev->quota -= work_done;
  725. if (work_done >= orig_budget)
  726. done = 0;
  727. }
  728. if (bp->istat & ISTAT_ERRORS) {
  729. spin_lock_irq(&bp->lock);
  730. b44_halt(bp);
  731. b44_init_rings(bp);
  732. b44_init_hw(bp);
  733. netif_wake_queue(bp->dev);
  734. spin_unlock_irq(&bp->lock);
  735. done = 1;
  736. }
  737. if (done) {
  738. netif_rx_complete(netdev);
  739. b44_enable_ints(bp);
  740. }
  741. return (done ? 0 : 1);
  742. }
  743. static irqreturn_t b44_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  744. {
  745. struct net_device *dev = dev_id;
  746. struct b44 *bp = netdev_priv(dev);
  747. u32 istat, imask;
  748. int handled = 0;
  749. spin_lock(&bp->lock);
  750. istat = br32(bp, B44_ISTAT);
  751. imask = br32(bp, B44_IMASK);
  752. /* ??? What the fuck is the purpose of the interrupt mask
  753. * ??? register if we have to mask it out by hand anyways?
  754. */
  755. istat &= imask;
  756. if (istat) {
  757. handled = 1;
  758. if (netif_rx_schedule_prep(dev)) {
  759. /* NOTE: These writes are posted by the readback of
  760. * the ISTAT register below.
  761. */
  762. bp->istat = istat;
  763. __b44_disable_ints(bp);
  764. __netif_rx_schedule(dev);
  765. } else {
  766. printk(KERN_ERR PFX "%s: Error, poll already scheduled\n",
  767. dev->name);
  768. }
  769. bw32(bp, B44_ISTAT, istat);
  770. br32(bp, B44_ISTAT);
  771. }
  772. spin_unlock(&bp->lock);
  773. return IRQ_RETVAL(handled);
  774. }
  775. static void b44_tx_timeout(struct net_device *dev)
  776. {
  777. struct b44 *bp = netdev_priv(dev);
  778. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  779. dev->name);
  780. spin_lock_irq(&bp->lock);
  781. b44_halt(bp);
  782. b44_init_rings(bp);
  783. b44_init_hw(bp);
  784. spin_unlock_irq(&bp->lock);
  785. b44_enable_ints(bp);
  786. netif_wake_queue(dev);
  787. }
  788. static int b44_start_xmit(struct sk_buff *skb, struct net_device *dev)
  789. {
  790. struct b44 *bp = netdev_priv(dev);
  791. struct sk_buff *bounce_skb;
  792. int rc = NETDEV_TX_OK;
  793. dma_addr_t mapping;
  794. u32 len, entry, ctrl;
  795. len = skb->len;
  796. spin_lock_irq(&bp->lock);
  797. /* This is a hard error, log it. */
  798. if (unlikely(TX_BUFFS_AVAIL(bp) < 1)) {
  799. netif_stop_queue(dev);
  800. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  801. dev->name);
  802. goto err_out;
  803. }
  804. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  805. if (mapping + len > B44_DMA_MASK) {
  806. /* Chip can't handle DMA to/from >1GB, use bounce buffer */
  807. pci_unmap_single(bp->pdev, mapping, len, PCI_DMA_TODEVICE);
  808. bounce_skb = __dev_alloc_skb(TX_PKT_BUF_SZ,
  809. GFP_ATOMIC|GFP_DMA);
  810. if (!bounce_skb)
  811. goto err_out;
  812. mapping = pci_map_single(bp->pdev, bounce_skb->data,
  813. len, PCI_DMA_TODEVICE);
  814. if (mapping + len > B44_DMA_MASK) {
  815. pci_unmap_single(bp->pdev, mapping,
  816. len, PCI_DMA_TODEVICE);
  817. dev_kfree_skb_any(bounce_skb);
  818. goto err_out;
  819. }
  820. memcpy(skb_put(bounce_skb, len), skb->data, skb->len);
  821. dev_kfree_skb_any(skb);
  822. skb = bounce_skb;
  823. }
  824. entry = bp->tx_prod;
  825. bp->tx_buffers[entry].skb = skb;
  826. pci_unmap_addr_set(&bp->tx_buffers[entry], mapping, mapping);
  827. ctrl = (len & DESC_CTRL_LEN);
  828. ctrl |= DESC_CTRL_IOC | DESC_CTRL_SOF | DESC_CTRL_EOF;
  829. if (entry == (B44_TX_RING_SIZE - 1))
  830. ctrl |= DESC_CTRL_EOT;
  831. bp->tx_ring[entry].ctrl = cpu_to_le32(ctrl);
  832. bp->tx_ring[entry].addr = cpu_to_le32((u32) mapping+bp->dma_offset);
  833. if (bp->flags & B44_FLAG_TX_RING_HACK)
  834. b44_sync_dma_desc_for_device(bp->pdev, bp->tx_ring_dma,
  835. entry * sizeof(bp->tx_ring[0]),
  836. DMA_TO_DEVICE);
  837. entry = NEXT_TX(entry);
  838. bp->tx_prod = entry;
  839. wmb();
  840. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  841. if (bp->flags & B44_FLAG_BUGGY_TXPTR)
  842. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  843. if (bp->flags & B44_FLAG_REORDER_BUG)
  844. br32(bp, B44_DMATX_PTR);
  845. if (TX_BUFFS_AVAIL(bp) < 1)
  846. netif_stop_queue(dev);
  847. dev->trans_start = jiffies;
  848. out_unlock:
  849. spin_unlock_irq(&bp->lock);
  850. return rc;
  851. err_out:
  852. rc = NETDEV_TX_BUSY;
  853. goto out_unlock;
  854. }
  855. static int b44_change_mtu(struct net_device *dev, int new_mtu)
  856. {
  857. struct b44 *bp = netdev_priv(dev);
  858. if (new_mtu < B44_MIN_MTU || new_mtu > B44_MAX_MTU)
  859. return -EINVAL;
  860. if (!netif_running(dev)) {
  861. /* We'll just catch it later when the
  862. * device is up'd.
  863. */
  864. dev->mtu = new_mtu;
  865. return 0;
  866. }
  867. spin_lock_irq(&bp->lock);
  868. b44_halt(bp);
  869. dev->mtu = new_mtu;
  870. b44_init_rings(bp);
  871. b44_init_hw(bp);
  872. spin_unlock_irq(&bp->lock);
  873. b44_enable_ints(bp);
  874. return 0;
  875. }
  876. /* Free up pending packets in all rx/tx rings.
  877. *
  878. * The chip has been shut down and the driver detached from
  879. * the networking, so no interrupts or new tx packets will
  880. * end up in the driver. bp->lock is not held and we are not
  881. * in an interrupt context and thus may sleep.
  882. */
  883. static void b44_free_rings(struct b44 *bp)
  884. {
  885. struct ring_info *rp;
  886. int i;
  887. for (i = 0; i < B44_RX_RING_SIZE; i++) {
  888. rp = &bp->rx_buffers[i];
  889. if (rp->skb == NULL)
  890. continue;
  891. pci_unmap_single(bp->pdev,
  892. pci_unmap_addr(rp, mapping),
  893. RX_PKT_BUF_SZ,
  894. PCI_DMA_FROMDEVICE);
  895. dev_kfree_skb_any(rp->skb);
  896. rp->skb = NULL;
  897. }
  898. /* XXX needs changes once NETIF_F_SG is set... */
  899. for (i = 0; i < B44_TX_RING_SIZE; i++) {
  900. rp = &bp->tx_buffers[i];
  901. if (rp->skb == NULL)
  902. continue;
  903. pci_unmap_single(bp->pdev,
  904. pci_unmap_addr(rp, mapping),
  905. rp->skb->len,
  906. PCI_DMA_TODEVICE);
  907. dev_kfree_skb_any(rp->skb);
  908. rp->skb = NULL;
  909. }
  910. }
  911. /* Initialize tx/rx rings for packet processing.
  912. *
  913. * The chip has been shut down and the driver detached from
  914. * the networking, so no interrupts or new tx packets will
  915. * end up in the driver.
  916. */
  917. static void b44_init_rings(struct b44 *bp)
  918. {
  919. int i;
  920. b44_free_rings(bp);
  921. memset(bp->rx_ring, 0, B44_RX_RING_BYTES);
  922. memset(bp->tx_ring, 0, B44_TX_RING_BYTES);
  923. if (bp->flags & B44_FLAG_RX_RING_HACK)
  924. dma_sync_single_for_device(&bp->pdev->dev, bp->rx_ring_dma,
  925. DMA_TABLE_BYTES,
  926. PCI_DMA_BIDIRECTIONAL);
  927. if (bp->flags & B44_FLAG_TX_RING_HACK)
  928. dma_sync_single_for_device(&bp->pdev->dev, bp->tx_ring_dma,
  929. DMA_TABLE_BYTES,
  930. PCI_DMA_TODEVICE);
  931. for (i = 0; i < bp->rx_pending; i++) {
  932. if (b44_alloc_rx_skb(bp, -1, i) < 0)
  933. break;
  934. }
  935. }
  936. /*
  937. * Must not be invoked with interrupt sources disabled and
  938. * the hardware shutdown down.
  939. */
  940. static void b44_free_consistent(struct b44 *bp)
  941. {
  942. kfree(bp->rx_buffers);
  943. bp->rx_buffers = NULL;
  944. kfree(bp->tx_buffers);
  945. bp->tx_buffers = NULL;
  946. if (bp->rx_ring) {
  947. if (bp->flags & B44_FLAG_RX_RING_HACK) {
  948. dma_unmap_single(&bp->pdev->dev, bp->rx_ring_dma,
  949. DMA_TABLE_BYTES,
  950. DMA_BIDIRECTIONAL);
  951. kfree(bp->rx_ring);
  952. } else
  953. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  954. bp->rx_ring, bp->rx_ring_dma);
  955. bp->rx_ring = NULL;
  956. bp->flags &= ~B44_FLAG_RX_RING_HACK;
  957. }
  958. if (bp->tx_ring) {
  959. if (bp->flags & B44_FLAG_TX_RING_HACK) {
  960. dma_unmap_single(&bp->pdev->dev, bp->tx_ring_dma,
  961. DMA_TABLE_BYTES,
  962. DMA_TO_DEVICE);
  963. kfree(bp->tx_ring);
  964. } else
  965. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  966. bp->tx_ring, bp->tx_ring_dma);
  967. bp->tx_ring = NULL;
  968. bp->flags &= ~B44_FLAG_TX_RING_HACK;
  969. }
  970. }
  971. /*
  972. * Must not be invoked with interrupt sources disabled and
  973. * the hardware shutdown down. Can sleep.
  974. */
  975. static int b44_alloc_consistent(struct b44 *bp)
  976. {
  977. int size;
  978. size = B44_RX_RING_SIZE * sizeof(struct ring_info);
  979. bp->rx_buffers = kzalloc(size, GFP_KERNEL);
  980. if (!bp->rx_buffers)
  981. goto out_err;
  982. size = B44_TX_RING_SIZE * sizeof(struct ring_info);
  983. bp->tx_buffers = kzalloc(size, GFP_KERNEL);
  984. if (!bp->tx_buffers)
  985. goto out_err;
  986. size = DMA_TABLE_BYTES;
  987. bp->rx_ring = pci_alloc_consistent(bp->pdev, size, &bp->rx_ring_dma);
  988. if (!bp->rx_ring) {
  989. /* Allocation may have failed due to pci_alloc_consistent
  990. insisting on use of GFP_DMA, which is more restrictive
  991. than necessary... */
  992. struct dma_desc *rx_ring;
  993. dma_addr_t rx_ring_dma;
  994. rx_ring = kzalloc(size, GFP_KERNEL);
  995. if (!rx_ring)
  996. goto out_err;
  997. rx_ring_dma = dma_map_single(&bp->pdev->dev, rx_ring,
  998. DMA_TABLE_BYTES,
  999. DMA_BIDIRECTIONAL);
  1000. if (rx_ring_dma + size > B44_DMA_MASK) {
  1001. kfree(rx_ring);
  1002. goto out_err;
  1003. }
  1004. bp->rx_ring = rx_ring;
  1005. bp->rx_ring_dma = rx_ring_dma;
  1006. bp->flags |= B44_FLAG_RX_RING_HACK;
  1007. }
  1008. bp->tx_ring = pci_alloc_consistent(bp->pdev, size, &bp->tx_ring_dma);
  1009. if (!bp->tx_ring) {
  1010. /* Allocation may have failed due to pci_alloc_consistent
  1011. insisting on use of GFP_DMA, which is more restrictive
  1012. than necessary... */
  1013. struct dma_desc *tx_ring;
  1014. dma_addr_t tx_ring_dma;
  1015. tx_ring = kzalloc(size, GFP_KERNEL);
  1016. if (!tx_ring)
  1017. goto out_err;
  1018. tx_ring_dma = dma_map_single(&bp->pdev->dev, tx_ring,
  1019. DMA_TABLE_BYTES,
  1020. DMA_TO_DEVICE);
  1021. if (tx_ring_dma + size > B44_DMA_MASK) {
  1022. kfree(tx_ring);
  1023. goto out_err;
  1024. }
  1025. bp->tx_ring = tx_ring;
  1026. bp->tx_ring_dma = tx_ring_dma;
  1027. bp->flags |= B44_FLAG_TX_RING_HACK;
  1028. }
  1029. return 0;
  1030. out_err:
  1031. b44_free_consistent(bp);
  1032. return -ENOMEM;
  1033. }
  1034. /* bp->lock is held. */
  1035. static void b44_clear_stats(struct b44 *bp)
  1036. {
  1037. unsigned long reg;
  1038. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1039. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL)
  1040. br32(bp, reg);
  1041. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL)
  1042. br32(bp, reg);
  1043. }
  1044. /* bp->lock is held. */
  1045. static void b44_chip_reset(struct b44 *bp)
  1046. {
  1047. if (ssb_is_core_up(bp)) {
  1048. bw32(bp, B44_RCV_LAZY, 0);
  1049. bw32(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE);
  1050. b44_wait_bit(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE, 100, 1);
  1051. bw32(bp, B44_DMATX_CTRL, 0);
  1052. bp->tx_prod = bp->tx_cons = 0;
  1053. if (br32(bp, B44_DMARX_STAT) & DMARX_STAT_EMASK) {
  1054. b44_wait_bit(bp, B44_DMARX_STAT, DMARX_STAT_SIDLE,
  1055. 100, 0);
  1056. }
  1057. bw32(bp, B44_DMARX_CTRL, 0);
  1058. bp->rx_prod = bp->rx_cons = 0;
  1059. } else {
  1060. ssb_pci_setup(bp, (bp->core_unit == 0 ?
  1061. SBINTVEC_ENET0 :
  1062. SBINTVEC_ENET1));
  1063. }
  1064. ssb_core_reset(bp);
  1065. b44_clear_stats(bp);
  1066. /* Make PHY accessible. */
  1067. bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE |
  1068. (0x0d & MDIO_CTRL_MAXF_MASK)));
  1069. br32(bp, B44_MDIO_CTRL);
  1070. if (!(br32(bp, B44_DEVCTRL) & DEVCTRL_IPP)) {
  1071. bw32(bp, B44_ENET_CTRL, ENET_CTRL_EPSEL);
  1072. br32(bp, B44_ENET_CTRL);
  1073. bp->flags &= ~B44_FLAG_INTERNAL_PHY;
  1074. } else {
  1075. u32 val = br32(bp, B44_DEVCTRL);
  1076. if (val & DEVCTRL_EPR) {
  1077. bw32(bp, B44_DEVCTRL, (val & ~DEVCTRL_EPR));
  1078. br32(bp, B44_DEVCTRL);
  1079. udelay(100);
  1080. }
  1081. bp->flags |= B44_FLAG_INTERNAL_PHY;
  1082. }
  1083. }
  1084. /* bp->lock is held. */
  1085. static void b44_halt(struct b44 *bp)
  1086. {
  1087. b44_disable_ints(bp);
  1088. b44_chip_reset(bp);
  1089. }
  1090. /* bp->lock is held. */
  1091. static void __b44_set_mac_addr(struct b44 *bp)
  1092. {
  1093. bw32(bp, B44_CAM_CTRL, 0);
  1094. if (!(bp->dev->flags & IFF_PROMISC)) {
  1095. u32 val;
  1096. __b44_cam_write(bp, bp->dev->dev_addr, 0);
  1097. val = br32(bp, B44_CAM_CTRL);
  1098. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1099. }
  1100. }
  1101. static int b44_set_mac_addr(struct net_device *dev, void *p)
  1102. {
  1103. struct b44 *bp = netdev_priv(dev);
  1104. struct sockaddr *addr = p;
  1105. if (netif_running(dev))
  1106. return -EBUSY;
  1107. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1108. spin_lock_irq(&bp->lock);
  1109. __b44_set_mac_addr(bp);
  1110. spin_unlock_irq(&bp->lock);
  1111. return 0;
  1112. }
  1113. /* Called at device open time to get the chip ready for
  1114. * packet processing. Invoked with bp->lock held.
  1115. */
  1116. static void __b44_set_rx_mode(struct net_device *);
  1117. static void b44_init_hw(struct b44 *bp)
  1118. {
  1119. u32 val;
  1120. b44_chip_reset(bp);
  1121. b44_phy_reset(bp);
  1122. b44_setup_phy(bp);
  1123. /* Enable CRC32, set proper LED modes and power on PHY */
  1124. bw32(bp, B44_MAC_CTRL, MAC_CTRL_CRC32_ENAB | MAC_CTRL_PHY_LEDCTRL);
  1125. bw32(bp, B44_RCV_LAZY, (1 << RCV_LAZY_FC_SHIFT));
  1126. /* This sets the MAC address too. */
  1127. __b44_set_rx_mode(bp->dev);
  1128. /* MTU + eth header + possible VLAN tag + struct rx_header */
  1129. bw32(bp, B44_RXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1130. bw32(bp, B44_TXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1131. bw32(bp, B44_TX_WMARK, 56); /* XXX magic */
  1132. bw32(bp, B44_DMATX_CTRL, DMATX_CTRL_ENABLE);
  1133. bw32(bp, B44_DMATX_ADDR, bp->tx_ring_dma + bp->dma_offset);
  1134. bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE |
  1135. (bp->rx_offset << DMARX_CTRL_ROSHIFT)));
  1136. bw32(bp, B44_DMARX_ADDR, bp->rx_ring_dma + bp->dma_offset);
  1137. bw32(bp, B44_DMARX_PTR, bp->rx_pending);
  1138. bp->rx_prod = bp->rx_pending;
  1139. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1140. val = br32(bp, B44_ENET_CTRL);
  1141. bw32(bp, B44_ENET_CTRL, (val | ENET_CTRL_ENABLE));
  1142. }
  1143. static int b44_open(struct net_device *dev)
  1144. {
  1145. struct b44 *bp = netdev_priv(dev);
  1146. int err;
  1147. err = b44_alloc_consistent(bp);
  1148. if (err)
  1149. goto out;
  1150. b44_init_rings(bp);
  1151. b44_init_hw(bp);
  1152. bp->flags |= B44_FLAG_INIT_COMPLETE;
  1153. netif_carrier_off(dev);
  1154. b44_check_phy(bp);
  1155. err = request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev);
  1156. if (unlikely(err < 0)) {
  1157. b44_chip_reset(bp);
  1158. b44_free_rings(bp);
  1159. b44_free_consistent(bp);
  1160. goto out;
  1161. }
  1162. init_timer(&bp->timer);
  1163. bp->timer.expires = jiffies + HZ;
  1164. bp->timer.data = (unsigned long) bp;
  1165. bp->timer.function = b44_timer;
  1166. add_timer(&bp->timer);
  1167. b44_enable_ints(bp);
  1168. out:
  1169. return err;
  1170. }
  1171. #if 0
  1172. /*static*/ void b44_dump_state(struct b44 *bp)
  1173. {
  1174. u32 val32, val32_2, val32_3, val32_4, val32_5;
  1175. u16 val16;
  1176. pci_read_config_word(bp->pdev, PCI_STATUS, &val16);
  1177. printk("DEBUG: PCI status [%04x] \n", val16);
  1178. }
  1179. #endif
  1180. #ifdef CONFIG_NET_POLL_CONTROLLER
  1181. /*
  1182. * Polling receive - used by netconsole and other diagnostic tools
  1183. * to allow network i/o with interrupts disabled.
  1184. */
  1185. static void b44_poll_controller(struct net_device *dev)
  1186. {
  1187. disable_irq(dev->irq);
  1188. b44_interrupt(dev->irq, dev, NULL);
  1189. enable_irq(dev->irq);
  1190. }
  1191. #endif
  1192. static int b44_close(struct net_device *dev)
  1193. {
  1194. struct b44 *bp = netdev_priv(dev);
  1195. netif_stop_queue(dev);
  1196. del_timer_sync(&bp->timer);
  1197. spin_lock_irq(&bp->lock);
  1198. #if 0
  1199. b44_dump_state(bp);
  1200. #endif
  1201. b44_halt(bp);
  1202. b44_free_rings(bp);
  1203. bp->flags &= ~B44_FLAG_INIT_COMPLETE;
  1204. netif_carrier_off(bp->dev);
  1205. spin_unlock_irq(&bp->lock);
  1206. free_irq(dev->irq, dev);
  1207. b44_free_consistent(bp);
  1208. return 0;
  1209. }
  1210. static struct net_device_stats *b44_get_stats(struct net_device *dev)
  1211. {
  1212. struct b44 *bp = netdev_priv(dev);
  1213. struct net_device_stats *nstat = &bp->stats;
  1214. struct b44_hw_stats *hwstat = &bp->hw_stats;
  1215. /* Convert HW stats into netdevice stats. */
  1216. nstat->rx_packets = hwstat->rx_pkts;
  1217. nstat->tx_packets = hwstat->tx_pkts;
  1218. nstat->rx_bytes = hwstat->rx_octets;
  1219. nstat->tx_bytes = hwstat->tx_octets;
  1220. nstat->tx_errors = (hwstat->tx_jabber_pkts +
  1221. hwstat->tx_oversize_pkts +
  1222. hwstat->tx_underruns +
  1223. hwstat->tx_excessive_cols +
  1224. hwstat->tx_late_cols);
  1225. nstat->multicast = hwstat->tx_multicast_pkts;
  1226. nstat->collisions = hwstat->tx_total_cols;
  1227. nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
  1228. hwstat->rx_undersize);
  1229. nstat->rx_over_errors = hwstat->rx_missed_pkts;
  1230. nstat->rx_frame_errors = hwstat->rx_align_errs;
  1231. nstat->rx_crc_errors = hwstat->rx_crc_errs;
  1232. nstat->rx_errors = (hwstat->rx_jabber_pkts +
  1233. hwstat->rx_oversize_pkts +
  1234. hwstat->rx_missed_pkts +
  1235. hwstat->rx_crc_align_errs +
  1236. hwstat->rx_undersize +
  1237. hwstat->rx_crc_errs +
  1238. hwstat->rx_align_errs +
  1239. hwstat->rx_symbol_errs);
  1240. nstat->tx_aborted_errors = hwstat->tx_underruns;
  1241. #if 0
  1242. /* Carrier lost counter seems to be broken for some devices */
  1243. nstat->tx_carrier_errors = hwstat->tx_carrier_lost;
  1244. #endif
  1245. return nstat;
  1246. }
  1247. static int __b44_load_mcast(struct b44 *bp, struct net_device *dev)
  1248. {
  1249. struct dev_mc_list *mclist;
  1250. int i, num_ents;
  1251. num_ents = min_t(int, dev->mc_count, B44_MCAST_TABLE_SIZE);
  1252. mclist = dev->mc_list;
  1253. for (i = 0; mclist && i < num_ents; i++, mclist = mclist->next) {
  1254. __b44_cam_write(bp, mclist->dmi_addr, i + 1);
  1255. }
  1256. return i+1;
  1257. }
  1258. static void __b44_set_rx_mode(struct net_device *dev)
  1259. {
  1260. struct b44 *bp = netdev_priv(dev);
  1261. u32 val;
  1262. val = br32(bp, B44_RXCONFIG);
  1263. val &= ~(RXCONFIG_PROMISC | RXCONFIG_ALLMULTI);
  1264. if (dev->flags & IFF_PROMISC) {
  1265. val |= RXCONFIG_PROMISC;
  1266. bw32(bp, B44_RXCONFIG, val);
  1267. } else {
  1268. unsigned char zero[6] = {0, 0, 0, 0, 0, 0};
  1269. int i = 0;
  1270. __b44_set_mac_addr(bp);
  1271. if (dev->flags & IFF_ALLMULTI)
  1272. val |= RXCONFIG_ALLMULTI;
  1273. else
  1274. i = __b44_load_mcast(bp, dev);
  1275. for (; i < 64; i++) {
  1276. __b44_cam_write(bp, zero, i);
  1277. }
  1278. bw32(bp, B44_RXCONFIG, val);
  1279. val = br32(bp, B44_CAM_CTRL);
  1280. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1281. }
  1282. }
  1283. static void b44_set_rx_mode(struct net_device *dev)
  1284. {
  1285. struct b44 *bp = netdev_priv(dev);
  1286. spin_lock_irq(&bp->lock);
  1287. __b44_set_rx_mode(dev);
  1288. spin_unlock_irq(&bp->lock);
  1289. }
  1290. static u32 b44_get_msglevel(struct net_device *dev)
  1291. {
  1292. struct b44 *bp = netdev_priv(dev);
  1293. return bp->msg_enable;
  1294. }
  1295. static void b44_set_msglevel(struct net_device *dev, u32 value)
  1296. {
  1297. struct b44 *bp = netdev_priv(dev);
  1298. bp->msg_enable = value;
  1299. }
  1300. static void b44_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
  1301. {
  1302. struct b44 *bp = netdev_priv(dev);
  1303. struct pci_dev *pci_dev = bp->pdev;
  1304. strcpy (info->driver, DRV_MODULE_NAME);
  1305. strcpy (info->version, DRV_MODULE_VERSION);
  1306. strcpy (info->bus_info, pci_name(pci_dev));
  1307. }
  1308. static int b44_nway_reset(struct net_device *dev)
  1309. {
  1310. struct b44 *bp = netdev_priv(dev);
  1311. u32 bmcr;
  1312. int r;
  1313. spin_lock_irq(&bp->lock);
  1314. b44_readphy(bp, MII_BMCR, &bmcr);
  1315. b44_readphy(bp, MII_BMCR, &bmcr);
  1316. r = -EINVAL;
  1317. if (bmcr & BMCR_ANENABLE) {
  1318. b44_writephy(bp, MII_BMCR,
  1319. bmcr | BMCR_ANRESTART);
  1320. r = 0;
  1321. }
  1322. spin_unlock_irq(&bp->lock);
  1323. return r;
  1324. }
  1325. static int b44_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1326. {
  1327. struct b44 *bp = netdev_priv(dev);
  1328. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1329. return -EAGAIN;
  1330. cmd->supported = (SUPPORTED_Autoneg);
  1331. cmd->supported |= (SUPPORTED_100baseT_Half |
  1332. SUPPORTED_100baseT_Full |
  1333. SUPPORTED_10baseT_Half |
  1334. SUPPORTED_10baseT_Full |
  1335. SUPPORTED_MII);
  1336. cmd->advertising = 0;
  1337. if (bp->flags & B44_FLAG_ADV_10HALF)
  1338. cmd->advertising |= ADVERTISED_10baseT_Half;
  1339. if (bp->flags & B44_FLAG_ADV_10FULL)
  1340. cmd->advertising |= ADVERTISED_10baseT_Full;
  1341. if (bp->flags & B44_FLAG_ADV_100HALF)
  1342. cmd->advertising |= ADVERTISED_100baseT_Half;
  1343. if (bp->flags & B44_FLAG_ADV_100FULL)
  1344. cmd->advertising |= ADVERTISED_100baseT_Full;
  1345. cmd->advertising |= ADVERTISED_Pause | ADVERTISED_Asym_Pause;
  1346. cmd->speed = (bp->flags & B44_FLAG_100_BASE_T) ?
  1347. SPEED_100 : SPEED_10;
  1348. cmd->duplex = (bp->flags & B44_FLAG_FULL_DUPLEX) ?
  1349. DUPLEX_FULL : DUPLEX_HALF;
  1350. cmd->port = 0;
  1351. cmd->phy_address = bp->phy_addr;
  1352. cmd->transceiver = (bp->flags & B44_FLAG_INTERNAL_PHY) ?
  1353. XCVR_INTERNAL : XCVR_EXTERNAL;
  1354. cmd->autoneg = (bp->flags & B44_FLAG_FORCE_LINK) ?
  1355. AUTONEG_DISABLE : AUTONEG_ENABLE;
  1356. cmd->maxtxpkt = 0;
  1357. cmd->maxrxpkt = 0;
  1358. return 0;
  1359. }
  1360. static int b44_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1361. {
  1362. struct b44 *bp = netdev_priv(dev);
  1363. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1364. return -EAGAIN;
  1365. /* We do not support gigabit. */
  1366. if (cmd->autoneg == AUTONEG_ENABLE) {
  1367. if (cmd->advertising &
  1368. (ADVERTISED_1000baseT_Half |
  1369. ADVERTISED_1000baseT_Full))
  1370. return -EINVAL;
  1371. } else if ((cmd->speed != SPEED_100 &&
  1372. cmd->speed != SPEED_10) ||
  1373. (cmd->duplex != DUPLEX_HALF &&
  1374. cmd->duplex != DUPLEX_FULL)) {
  1375. return -EINVAL;
  1376. }
  1377. spin_lock_irq(&bp->lock);
  1378. if (cmd->autoneg == AUTONEG_ENABLE) {
  1379. bp->flags &= ~B44_FLAG_FORCE_LINK;
  1380. bp->flags &= ~(B44_FLAG_ADV_10HALF |
  1381. B44_FLAG_ADV_10FULL |
  1382. B44_FLAG_ADV_100HALF |
  1383. B44_FLAG_ADV_100FULL);
  1384. if (cmd->advertising & ADVERTISE_10HALF)
  1385. bp->flags |= B44_FLAG_ADV_10HALF;
  1386. if (cmd->advertising & ADVERTISE_10FULL)
  1387. bp->flags |= B44_FLAG_ADV_10FULL;
  1388. if (cmd->advertising & ADVERTISE_100HALF)
  1389. bp->flags |= B44_FLAG_ADV_100HALF;
  1390. if (cmd->advertising & ADVERTISE_100FULL)
  1391. bp->flags |= B44_FLAG_ADV_100FULL;
  1392. } else {
  1393. bp->flags |= B44_FLAG_FORCE_LINK;
  1394. if (cmd->speed == SPEED_100)
  1395. bp->flags |= B44_FLAG_100_BASE_T;
  1396. if (cmd->duplex == DUPLEX_FULL)
  1397. bp->flags |= B44_FLAG_FULL_DUPLEX;
  1398. }
  1399. b44_setup_phy(bp);
  1400. spin_unlock_irq(&bp->lock);
  1401. return 0;
  1402. }
  1403. static void b44_get_ringparam(struct net_device *dev,
  1404. struct ethtool_ringparam *ering)
  1405. {
  1406. struct b44 *bp = netdev_priv(dev);
  1407. ering->rx_max_pending = B44_RX_RING_SIZE - 1;
  1408. ering->rx_pending = bp->rx_pending;
  1409. /* XXX ethtool lacks a tx_max_pending, oops... */
  1410. }
  1411. static int b44_set_ringparam(struct net_device *dev,
  1412. struct ethtool_ringparam *ering)
  1413. {
  1414. struct b44 *bp = netdev_priv(dev);
  1415. if ((ering->rx_pending > B44_RX_RING_SIZE - 1) ||
  1416. (ering->rx_mini_pending != 0) ||
  1417. (ering->rx_jumbo_pending != 0) ||
  1418. (ering->tx_pending > B44_TX_RING_SIZE - 1))
  1419. return -EINVAL;
  1420. spin_lock_irq(&bp->lock);
  1421. bp->rx_pending = ering->rx_pending;
  1422. bp->tx_pending = ering->tx_pending;
  1423. b44_halt(bp);
  1424. b44_init_rings(bp);
  1425. b44_init_hw(bp);
  1426. netif_wake_queue(bp->dev);
  1427. spin_unlock_irq(&bp->lock);
  1428. b44_enable_ints(bp);
  1429. return 0;
  1430. }
  1431. static void b44_get_pauseparam(struct net_device *dev,
  1432. struct ethtool_pauseparam *epause)
  1433. {
  1434. struct b44 *bp = netdev_priv(dev);
  1435. epause->autoneg =
  1436. (bp->flags & B44_FLAG_PAUSE_AUTO) != 0;
  1437. epause->rx_pause =
  1438. (bp->flags & B44_FLAG_RX_PAUSE) != 0;
  1439. epause->tx_pause =
  1440. (bp->flags & B44_FLAG_TX_PAUSE) != 0;
  1441. }
  1442. static int b44_set_pauseparam(struct net_device *dev,
  1443. struct ethtool_pauseparam *epause)
  1444. {
  1445. struct b44 *bp = netdev_priv(dev);
  1446. spin_lock_irq(&bp->lock);
  1447. if (epause->autoneg)
  1448. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1449. else
  1450. bp->flags &= ~B44_FLAG_PAUSE_AUTO;
  1451. if (epause->rx_pause)
  1452. bp->flags |= B44_FLAG_RX_PAUSE;
  1453. else
  1454. bp->flags &= ~B44_FLAG_RX_PAUSE;
  1455. if (epause->tx_pause)
  1456. bp->flags |= B44_FLAG_TX_PAUSE;
  1457. else
  1458. bp->flags &= ~B44_FLAG_TX_PAUSE;
  1459. if (bp->flags & B44_FLAG_PAUSE_AUTO) {
  1460. b44_halt(bp);
  1461. b44_init_rings(bp);
  1462. b44_init_hw(bp);
  1463. } else {
  1464. __b44_set_flow_ctrl(bp, bp->flags);
  1465. }
  1466. spin_unlock_irq(&bp->lock);
  1467. b44_enable_ints(bp);
  1468. return 0;
  1469. }
  1470. static void b44_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1471. {
  1472. switch(stringset) {
  1473. case ETH_SS_STATS:
  1474. memcpy(data, *b44_gstrings, sizeof(b44_gstrings));
  1475. break;
  1476. }
  1477. }
  1478. static int b44_get_stats_count(struct net_device *dev)
  1479. {
  1480. return ARRAY_SIZE(b44_gstrings);
  1481. }
  1482. static void b44_get_ethtool_stats(struct net_device *dev,
  1483. struct ethtool_stats *stats, u64 *data)
  1484. {
  1485. struct b44 *bp = netdev_priv(dev);
  1486. u32 *val = &bp->hw_stats.tx_good_octets;
  1487. u32 i;
  1488. spin_lock_irq(&bp->lock);
  1489. b44_stats_update(bp);
  1490. for (i = 0; i < ARRAY_SIZE(b44_gstrings); i++)
  1491. *data++ = *val++;
  1492. spin_unlock_irq(&bp->lock);
  1493. }
  1494. static struct ethtool_ops b44_ethtool_ops = {
  1495. .get_drvinfo = b44_get_drvinfo,
  1496. .get_settings = b44_get_settings,
  1497. .set_settings = b44_set_settings,
  1498. .nway_reset = b44_nway_reset,
  1499. .get_link = ethtool_op_get_link,
  1500. .get_ringparam = b44_get_ringparam,
  1501. .set_ringparam = b44_set_ringparam,
  1502. .get_pauseparam = b44_get_pauseparam,
  1503. .set_pauseparam = b44_set_pauseparam,
  1504. .get_msglevel = b44_get_msglevel,
  1505. .set_msglevel = b44_set_msglevel,
  1506. .get_strings = b44_get_strings,
  1507. .get_stats_count = b44_get_stats_count,
  1508. .get_ethtool_stats = b44_get_ethtool_stats,
  1509. .get_perm_addr = ethtool_op_get_perm_addr,
  1510. };
  1511. static int b44_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1512. {
  1513. struct mii_ioctl_data *data = if_mii(ifr);
  1514. struct b44 *bp = netdev_priv(dev);
  1515. int err;
  1516. spin_lock_irq(&bp->lock);
  1517. err = generic_mii_ioctl(&bp->mii_if, data, cmd, NULL);
  1518. spin_unlock_irq(&bp->lock);
  1519. return err;
  1520. }
  1521. /* Read 128-bytes of EEPROM. */
  1522. static int b44_read_eeprom(struct b44 *bp, u8 *data)
  1523. {
  1524. long i;
  1525. u16 *ptr = (u16 *) data;
  1526. for (i = 0; i < 128; i += 2)
  1527. ptr[i / 2] = readw(bp->regs + 4096 + i);
  1528. return 0;
  1529. }
  1530. static int __devinit b44_get_invariants(struct b44 *bp)
  1531. {
  1532. u8 eeprom[128];
  1533. int err;
  1534. err = b44_read_eeprom(bp, &eeprom[0]);
  1535. if (err)
  1536. goto out;
  1537. bp->dev->dev_addr[0] = eeprom[79];
  1538. bp->dev->dev_addr[1] = eeprom[78];
  1539. bp->dev->dev_addr[2] = eeprom[81];
  1540. bp->dev->dev_addr[3] = eeprom[80];
  1541. bp->dev->dev_addr[4] = eeprom[83];
  1542. bp->dev->dev_addr[5] = eeprom[82];
  1543. memcpy(bp->dev->perm_addr, bp->dev->dev_addr, bp->dev->addr_len);
  1544. bp->phy_addr = eeprom[90] & 0x1f;
  1545. /* With this, plus the rx_header prepended to the data by the
  1546. * hardware, we'll land the ethernet header on a 2-byte boundary.
  1547. */
  1548. bp->rx_offset = 30;
  1549. bp->imask = IMASK_DEF;
  1550. bp->core_unit = ssb_core_unit(bp);
  1551. bp->dma_offset = SB_PCI_DMA;
  1552. /* XXX - really required?
  1553. bp->flags |= B44_FLAG_BUGGY_TXPTR;
  1554. */
  1555. out:
  1556. return err;
  1557. }
  1558. static int __devinit b44_init_one(struct pci_dev *pdev,
  1559. const struct pci_device_id *ent)
  1560. {
  1561. static int b44_version_printed = 0;
  1562. unsigned long b44reg_base, b44reg_len;
  1563. struct net_device *dev;
  1564. struct b44 *bp;
  1565. int err, i;
  1566. if (b44_version_printed++ == 0)
  1567. printk(KERN_INFO "%s", version);
  1568. err = pci_enable_device(pdev);
  1569. if (err) {
  1570. printk(KERN_ERR PFX "Cannot enable PCI device, "
  1571. "aborting.\n");
  1572. return err;
  1573. }
  1574. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1575. printk(KERN_ERR PFX "Cannot find proper PCI device "
  1576. "base address, aborting.\n");
  1577. err = -ENODEV;
  1578. goto err_out_disable_pdev;
  1579. }
  1580. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  1581. if (err) {
  1582. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  1583. "aborting.\n");
  1584. goto err_out_disable_pdev;
  1585. }
  1586. pci_set_master(pdev);
  1587. err = pci_set_dma_mask(pdev, (u64) B44_DMA_MASK);
  1588. if (err) {
  1589. printk(KERN_ERR PFX "No usable DMA configuration, "
  1590. "aborting.\n");
  1591. goto err_out_free_res;
  1592. }
  1593. err = pci_set_consistent_dma_mask(pdev, (u64) B44_DMA_MASK);
  1594. if (err) {
  1595. printk(KERN_ERR PFX "No usable DMA configuration, "
  1596. "aborting.\n");
  1597. goto err_out_free_res;
  1598. }
  1599. b44reg_base = pci_resource_start(pdev, 0);
  1600. b44reg_len = pci_resource_len(pdev, 0);
  1601. dev = alloc_etherdev(sizeof(*bp));
  1602. if (!dev) {
  1603. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  1604. err = -ENOMEM;
  1605. goto err_out_free_res;
  1606. }
  1607. SET_MODULE_OWNER(dev);
  1608. SET_NETDEV_DEV(dev,&pdev->dev);
  1609. /* No interesting netdevice features in this card... */
  1610. dev->features |= 0;
  1611. bp = netdev_priv(dev);
  1612. bp->pdev = pdev;
  1613. bp->dev = dev;
  1614. bp->msg_enable = netif_msg_init(b44_debug, B44_DEF_MSG_ENABLE);
  1615. spin_lock_init(&bp->lock);
  1616. bp->regs = ioremap(b44reg_base, b44reg_len);
  1617. if (bp->regs == 0UL) {
  1618. printk(KERN_ERR PFX "Cannot map device registers, "
  1619. "aborting.\n");
  1620. err = -ENOMEM;
  1621. goto err_out_free_dev;
  1622. }
  1623. bp->rx_pending = B44_DEF_RX_RING_PENDING;
  1624. bp->tx_pending = B44_DEF_TX_RING_PENDING;
  1625. dev->open = b44_open;
  1626. dev->stop = b44_close;
  1627. dev->hard_start_xmit = b44_start_xmit;
  1628. dev->get_stats = b44_get_stats;
  1629. dev->set_multicast_list = b44_set_rx_mode;
  1630. dev->set_mac_address = b44_set_mac_addr;
  1631. dev->do_ioctl = b44_ioctl;
  1632. dev->tx_timeout = b44_tx_timeout;
  1633. dev->poll = b44_poll;
  1634. dev->weight = 64;
  1635. dev->watchdog_timeo = B44_TX_TIMEOUT;
  1636. #ifdef CONFIG_NET_POLL_CONTROLLER
  1637. dev->poll_controller = b44_poll_controller;
  1638. #endif
  1639. dev->change_mtu = b44_change_mtu;
  1640. dev->irq = pdev->irq;
  1641. SET_ETHTOOL_OPS(dev, &b44_ethtool_ops);
  1642. err = b44_get_invariants(bp);
  1643. if (err) {
  1644. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  1645. "aborting.\n");
  1646. goto err_out_iounmap;
  1647. }
  1648. bp->mii_if.dev = dev;
  1649. bp->mii_if.mdio_read = b44_mii_read;
  1650. bp->mii_if.mdio_write = b44_mii_write;
  1651. bp->mii_if.phy_id = bp->phy_addr;
  1652. bp->mii_if.phy_id_mask = 0x1f;
  1653. bp->mii_if.reg_num_mask = 0x1f;
  1654. /* By default, advertise all speed/duplex settings. */
  1655. bp->flags |= (B44_FLAG_ADV_10HALF | B44_FLAG_ADV_10FULL |
  1656. B44_FLAG_ADV_100HALF | B44_FLAG_ADV_100FULL);
  1657. /* By default, auto-negotiate PAUSE. */
  1658. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1659. err = register_netdev(dev);
  1660. if (err) {
  1661. printk(KERN_ERR PFX "Cannot register net device, "
  1662. "aborting.\n");
  1663. goto err_out_iounmap;
  1664. }
  1665. pci_set_drvdata(pdev, dev);
  1666. pci_save_state(bp->pdev);
  1667. printk(KERN_INFO "%s: Broadcom 4400 10/100BaseT Ethernet ", dev->name);
  1668. for (i = 0; i < 6; i++)
  1669. printk("%2.2x%c", dev->dev_addr[i],
  1670. i == 5 ? '\n' : ':');
  1671. return 0;
  1672. err_out_iounmap:
  1673. iounmap(bp->regs);
  1674. err_out_free_dev:
  1675. free_netdev(dev);
  1676. err_out_free_res:
  1677. pci_release_regions(pdev);
  1678. err_out_disable_pdev:
  1679. pci_disable_device(pdev);
  1680. pci_set_drvdata(pdev, NULL);
  1681. return err;
  1682. }
  1683. static void __devexit b44_remove_one(struct pci_dev *pdev)
  1684. {
  1685. struct net_device *dev = pci_get_drvdata(pdev);
  1686. struct b44 *bp = netdev_priv(dev);
  1687. unregister_netdev(dev);
  1688. iounmap(bp->regs);
  1689. free_netdev(dev);
  1690. pci_release_regions(pdev);
  1691. pci_disable_device(pdev);
  1692. pci_set_drvdata(pdev, NULL);
  1693. }
  1694. static int b44_suspend(struct pci_dev *pdev, pm_message_t state)
  1695. {
  1696. struct net_device *dev = pci_get_drvdata(pdev);
  1697. struct b44 *bp = netdev_priv(dev);
  1698. if (!netif_running(dev))
  1699. return 0;
  1700. del_timer_sync(&bp->timer);
  1701. spin_lock_irq(&bp->lock);
  1702. b44_halt(bp);
  1703. netif_carrier_off(bp->dev);
  1704. netif_device_detach(bp->dev);
  1705. b44_free_rings(bp);
  1706. spin_unlock_irq(&bp->lock);
  1707. free_irq(dev->irq, dev);
  1708. pci_disable_device(pdev);
  1709. return 0;
  1710. }
  1711. static int b44_resume(struct pci_dev *pdev)
  1712. {
  1713. struct net_device *dev = pci_get_drvdata(pdev);
  1714. struct b44 *bp = netdev_priv(dev);
  1715. pci_restore_state(pdev);
  1716. pci_enable_device(pdev);
  1717. pci_set_master(pdev);
  1718. if (!netif_running(dev))
  1719. return 0;
  1720. if (request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev))
  1721. printk(KERN_ERR PFX "%s: request_irq failed\n", dev->name);
  1722. spin_lock_irq(&bp->lock);
  1723. b44_init_rings(bp);
  1724. b44_init_hw(bp);
  1725. netif_device_attach(bp->dev);
  1726. spin_unlock_irq(&bp->lock);
  1727. bp->timer.expires = jiffies + HZ;
  1728. add_timer(&bp->timer);
  1729. b44_enable_ints(bp);
  1730. return 0;
  1731. }
  1732. static struct pci_driver b44_driver = {
  1733. .name = DRV_MODULE_NAME,
  1734. .id_table = b44_pci_tbl,
  1735. .probe = b44_init_one,
  1736. .remove = __devexit_p(b44_remove_one),
  1737. .suspend = b44_suspend,
  1738. .resume = b44_resume,
  1739. };
  1740. static int __init b44_init(void)
  1741. {
  1742. unsigned int dma_desc_align_size = dma_get_cache_alignment();
  1743. /* Setup paramaters for syncing RX/TX DMA descriptors */
  1744. dma_desc_align_mask = ~(dma_desc_align_size - 1);
  1745. dma_desc_sync_size = max(dma_desc_align_size, sizeof(struct dma_desc));
  1746. return pci_module_init(&b44_driver);
  1747. }
  1748. static void __exit b44_cleanup(void)
  1749. {
  1750. pci_unregister_driver(&b44_driver);
  1751. }
  1752. module_init(b44_init);
  1753. module_exit(b44_cleanup);