intel-agp.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include <asm/smp.h>
  11. #include "agp.h"
  12. int intel_agp_enabled;
  13. EXPORT_SYMBOL(intel_agp_enabled);
  14. /*
  15. * If we have Intel graphics, we're not going to have anything other than
  16. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  17. * on the Intel IOMMU support (CONFIG_DMAR).
  18. * Only newer chipsets need to bother with this, of course.
  19. */
  20. #ifdef CONFIG_DMAR
  21. #define USE_PCI_DMA_API 1
  22. #endif
  23. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  24. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  25. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  26. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  27. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  28. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  29. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  30. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  31. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  32. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  33. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  34. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  35. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  36. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  37. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  38. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  39. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  40. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  41. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  42. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  43. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  44. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  45. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  46. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  47. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  48. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  49. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  50. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  51. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  52. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  53. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  54. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  55. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  56. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  57. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  58. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  59. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  60. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  61. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  63. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  64. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  65. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  66. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  67. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100
  68. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG 0x0102
  69. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB 0x0104
  70. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG 0x0106
  71. /* cover 915 and 945 variants */
  72. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  78. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  84. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  89. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  91. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  94. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  95. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  96. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  97. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  98. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  99. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  100. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
  101. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || \
  102. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  103. extern int agp_memory_reserved;
  104. /* Intel 815 register */
  105. #define INTEL_815_APCONT 0x51
  106. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  107. /* Intel i820 registers */
  108. #define INTEL_I820_RDCR 0x51
  109. #define INTEL_I820_ERRSTS 0xc8
  110. /* Intel i840 registers */
  111. #define INTEL_I840_MCHCFG 0x50
  112. #define INTEL_I840_ERRSTS 0xc8
  113. /* Intel i850 registers */
  114. #define INTEL_I850_MCHCFG 0x50
  115. #define INTEL_I850_ERRSTS 0xc8
  116. /* intel 915G registers */
  117. #define I915_GMADDR 0x18
  118. #define I915_MMADDR 0x10
  119. #define I915_PTEADDR 0x1C
  120. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  121. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  122. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  123. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  124. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  125. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  126. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  127. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  128. #define I915_IFPADDR 0x60
  129. /* Intel 965G registers */
  130. #define I965_MSAC 0x62
  131. #define I965_IFPADDR 0x70
  132. /* Intel 7505 registers */
  133. #define INTEL_I7505_APSIZE 0x74
  134. #define INTEL_I7505_NCAPID 0x60
  135. #define INTEL_I7505_NISTAT 0x6c
  136. #define INTEL_I7505_ATTBASE 0x78
  137. #define INTEL_I7505_ERRSTS 0x42
  138. #define INTEL_I7505_AGPCTRL 0x70
  139. #define INTEL_I7505_MCHCFG 0x50
  140. #define SNB_GMCH_CTRL 0x50
  141. #define SNB_GMCH_GMS_STOLEN_MASK 0xF8
  142. #define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
  143. #define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
  144. #define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
  145. #define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
  146. #define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
  147. #define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
  148. #define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
  149. #define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
  150. #define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
  151. #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
  152. #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
  153. #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
  154. #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
  155. #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
  156. #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
  157. #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
  158. #define SNB_GTT_SIZE_0M (0 << 8)
  159. #define SNB_GTT_SIZE_1M (1 << 8)
  160. #define SNB_GTT_SIZE_2M (2 << 8)
  161. #define SNB_GTT_SIZE_MASK (3 << 8)
  162. static const struct aper_size_info_fixed intel_i810_sizes[] =
  163. {
  164. {64, 16384, 4},
  165. /* The 32M mode still requires a 64k gatt */
  166. {32, 8192, 4}
  167. };
  168. #define AGP_DCACHE_MEMORY 1
  169. #define AGP_PHYS_MEMORY 2
  170. #define INTEL_AGP_CACHED_MEMORY 3
  171. static struct gatt_mask intel_i810_masks[] =
  172. {
  173. {.mask = I810_PTE_VALID, .type = 0},
  174. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  175. {.mask = I810_PTE_VALID, .type = 0},
  176. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  177. .type = INTEL_AGP_CACHED_MEMORY}
  178. };
  179. static struct _intel_private {
  180. struct pci_dev *pcidev; /* device one */
  181. u8 __iomem *registers;
  182. u32 __iomem *gtt; /* I915G */
  183. int num_dcache_entries;
  184. /* gtt_entries is the number of gtt entries that are already mapped
  185. * to stolen memory. Stolen memory is larger than the memory mapped
  186. * through gtt_entries, as it includes some reserved space for the BIOS
  187. * popup and for the GTT.
  188. */
  189. int gtt_entries; /* i830+ */
  190. int gtt_total_size;
  191. union {
  192. void __iomem *i9xx_flush_page;
  193. void *i8xx_flush_page;
  194. };
  195. struct page *i8xx_page;
  196. struct resource ifp_resource;
  197. int resource_valid;
  198. } intel_private;
  199. #ifdef USE_PCI_DMA_API
  200. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  201. {
  202. *ret = pci_map_page(intel_private.pcidev, page, 0,
  203. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  204. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  205. return -EINVAL;
  206. return 0;
  207. }
  208. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  209. {
  210. pci_unmap_page(intel_private.pcidev, dma,
  211. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  212. }
  213. static void intel_agp_free_sglist(struct agp_memory *mem)
  214. {
  215. struct sg_table st;
  216. st.sgl = mem->sg_list;
  217. st.orig_nents = st.nents = mem->page_count;
  218. sg_free_table(&st);
  219. mem->sg_list = NULL;
  220. mem->num_sg = 0;
  221. }
  222. static int intel_agp_map_memory(struct agp_memory *mem)
  223. {
  224. struct sg_table st;
  225. struct scatterlist *sg;
  226. int i;
  227. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  228. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  229. return -ENOMEM;
  230. mem->sg_list = sg = st.sgl;
  231. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  232. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  233. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  234. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  235. if (unlikely(!mem->num_sg)) {
  236. intel_agp_free_sglist(mem);
  237. return -ENOMEM;
  238. }
  239. return 0;
  240. }
  241. static void intel_agp_unmap_memory(struct agp_memory *mem)
  242. {
  243. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  244. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  245. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  246. intel_agp_free_sglist(mem);
  247. }
  248. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  249. off_t pg_start, int mask_type)
  250. {
  251. struct scatterlist *sg;
  252. int i, j;
  253. j = pg_start;
  254. WARN_ON(!mem->num_sg);
  255. if (mem->num_sg == mem->page_count) {
  256. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  257. writel(agp_bridge->driver->mask_memory(agp_bridge,
  258. sg_dma_address(sg), mask_type),
  259. intel_private.gtt+j);
  260. j++;
  261. }
  262. } else {
  263. /* sg may merge pages, but we have to separate
  264. * per-page addr for GTT */
  265. unsigned int len, m;
  266. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  267. len = sg_dma_len(sg) / PAGE_SIZE;
  268. for (m = 0; m < len; m++) {
  269. writel(agp_bridge->driver->mask_memory(agp_bridge,
  270. sg_dma_address(sg) + m * PAGE_SIZE,
  271. mask_type),
  272. intel_private.gtt+j);
  273. j++;
  274. }
  275. }
  276. }
  277. readl(intel_private.gtt+j-1);
  278. }
  279. #else
  280. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  281. off_t pg_start, int mask_type)
  282. {
  283. int i, j;
  284. u32 cache_bits = 0;
  285. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  286. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  287. {
  288. cache_bits = I830_PTE_SYSTEM_CACHED;
  289. }
  290. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  291. writel(agp_bridge->driver->mask_memory(agp_bridge,
  292. page_to_phys(mem->pages[i]), mask_type),
  293. intel_private.gtt+j);
  294. }
  295. readl(intel_private.gtt+j-1);
  296. }
  297. #endif
  298. static int intel_i810_fetch_size(void)
  299. {
  300. u32 smram_miscc;
  301. struct aper_size_info_fixed *values;
  302. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  303. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  304. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  305. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  306. return 0;
  307. }
  308. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  309. agp_bridge->previous_size =
  310. agp_bridge->current_size = (void *) (values + 1);
  311. agp_bridge->aperture_size_idx = 1;
  312. return values[1].size;
  313. } else {
  314. agp_bridge->previous_size =
  315. agp_bridge->current_size = (void *) (values);
  316. agp_bridge->aperture_size_idx = 0;
  317. return values[0].size;
  318. }
  319. return 0;
  320. }
  321. static int intel_i810_configure(void)
  322. {
  323. struct aper_size_info_fixed *current_size;
  324. u32 temp;
  325. int i;
  326. current_size = A_SIZE_FIX(agp_bridge->current_size);
  327. if (!intel_private.registers) {
  328. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  329. temp &= 0xfff80000;
  330. intel_private.registers = ioremap(temp, 128 * 4096);
  331. if (!intel_private.registers) {
  332. dev_err(&intel_private.pcidev->dev,
  333. "can't remap memory\n");
  334. return -ENOMEM;
  335. }
  336. }
  337. if ((readl(intel_private.registers+I810_DRAM_CTL)
  338. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  339. /* This will need to be dynamically assigned */
  340. dev_info(&intel_private.pcidev->dev,
  341. "detected 4MB dedicated video ram\n");
  342. intel_private.num_dcache_entries = 1024;
  343. }
  344. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  345. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  346. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  347. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  348. if (agp_bridge->driver->needs_scratch_page) {
  349. for (i = 0; i < current_size->num_entries; i++) {
  350. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  351. }
  352. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  353. }
  354. global_cache_flush();
  355. return 0;
  356. }
  357. static void intel_i810_cleanup(void)
  358. {
  359. writel(0, intel_private.registers+I810_PGETBL_CTL);
  360. readl(intel_private.registers); /* PCI Posting. */
  361. iounmap(intel_private.registers);
  362. }
  363. static void intel_i810_tlbflush(struct agp_memory *mem)
  364. {
  365. return;
  366. }
  367. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  368. {
  369. return;
  370. }
  371. /* Exists to support ARGB cursors */
  372. static struct page *i8xx_alloc_pages(void)
  373. {
  374. struct page *page;
  375. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  376. if (page == NULL)
  377. return NULL;
  378. if (set_pages_uc(page, 4) < 0) {
  379. set_pages_wb(page, 4);
  380. __free_pages(page, 2);
  381. return NULL;
  382. }
  383. get_page(page);
  384. atomic_inc(&agp_bridge->current_memory_agp);
  385. return page;
  386. }
  387. static void i8xx_destroy_pages(struct page *page)
  388. {
  389. if (page == NULL)
  390. return;
  391. set_pages_wb(page, 4);
  392. put_page(page);
  393. __free_pages(page, 2);
  394. atomic_dec(&agp_bridge->current_memory_agp);
  395. }
  396. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  397. int type)
  398. {
  399. if (type < AGP_USER_TYPES)
  400. return type;
  401. else if (type == AGP_USER_CACHED_MEMORY)
  402. return INTEL_AGP_CACHED_MEMORY;
  403. else
  404. return 0;
  405. }
  406. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  407. int type)
  408. {
  409. int i, j, num_entries;
  410. void *temp;
  411. int ret = -EINVAL;
  412. int mask_type;
  413. if (mem->page_count == 0)
  414. goto out;
  415. temp = agp_bridge->current_size;
  416. num_entries = A_SIZE_FIX(temp)->num_entries;
  417. if ((pg_start + mem->page_count) > num_entries)
  418. goto out_err;
  419. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  420. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  421. ret = -EBUSY;
  422. goto out_err;
  423. }
  424. }
  425. if (type != mem->type)
  426. goto out_err;
  427. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  428. switch (mask_type) {
  429. case AGP_DCACHE_MEMORY:
  430. if (!mem->is_flushed)
  431. global_cache_flush();
  432. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  433. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  434. intel_private.registers+I810_PTE_BASE+(i*4));
  435. }
  436. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  437. break;
  438. case AGP_PHYS_MEMORY:
  439. case AGP_NORMAL_MEMORY:
  440. if (!mem->is_flushed)
  441. global_cache_flush();
  442. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  443. writel(agp_bridge->driver->mask_memory(agp_bridge,
  444. page_to_phys(mem->pages[i]), mask_type),
  445. intel_private.registers+I810_PTE_BASE+(j*4));
  446. }
  447. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  448. break;
  449. default:
  450. goto out_err;
  451. }
  452. agp_bridge->driver->tlb_flush(mem);
  453. out:
  454. ret = 0;
  455. out_err:
  456. mem->is_flushed = true;
  457. return ret;
  458. }
  459. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  460. int type)
  461. {
  462. int i;
  463. if (mem->page_count == 0)
  464. return 0;
  465. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  466. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  467. }
  468. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  469. agp_bridge->driver->tlb_flush(mem);
  470. return 0;
  471. }
  472. /*
  473. * The i810/i830 requires a physical address to program its mouse
  474. * pointer into hardware.
  475. * However the Xserver still writes to it through the agp aperture.
  476. */
  477. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  478. {
  479. struct agp_memory *new;
  480. struct page *page;
  481. switch (pg_count) {
  482. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  483. break;
  484. case 4:
  485. /* kludge to get 4 physical pages for ARGB cursor */
  486. page = i8xx_alloc_pages();
  487. break;
  488. default:
  489. return NULL;
  490. }
  491. if (page == NULL)
  492. return NULL;
  493. new = agp_create_memory(pg_count);
  494. if (new == NULL)
  495. return NULL;
  496. new->pages[0] = page;
  497. if (pg_count == 4) {
  498. /* kludge to get 4 physical pages for ARGB cursor */
  499. new->pages[1] = new->pages[0] + 1;
  500. new->pages[2] = new->pages[1] + 1;
  501. new->pages[3] = new->pages[2] + 1;
  502. }
  503. new->page_count = pg_count;
  504. new->num_scratch_pages = pg_count;
  505. new->type = AGP_PHYS_MEMORY;
  506. new->physical = page_to_phys(new->pages[0]);
  507. return new;
  508. }
  509. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  510. {
  511. struct agp_memory *new;
  512. if (type == AGP_DCACHE_MEMORY) {
  513. if (pg_count != intel_private.num_dcache_entries)
  514. return NULL;
  515. new = agp_create_memory(1);
  516. if (new == NULL)
  517. return NULL;
  518. new->type = AGP_DCACHE_MEMORY;
  519. new->page_count = pg_count;
  520. new->num_scratch_pages = 0;
  521. agp_free_page_array(new);
  522. return new;
  523. }
  524. if (type == AGP_PHYS_MEMORY)
  525. return alloc_agpphysmem_i8xx(pg_count, type);
  526. return NULL;
  527. }
  528. static void intel_i810_free_by_type(struct agp_memory *curr)
  529. {
  530. agp_free_key(curr->key);
  531. if (curr->type == AGP_PHYS_MEMORY) {
  532. if (curr->page_count == 4)
  533. i8xx_destroy_pages(curr->pages[0]);
  534. else {
  535. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  536. AGP_PAGE_DESTROY_UNMAP);
  537. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  538. AGP_PAGE_DESTROY_FREE);
  539. }
  540. agp_free_page_array(curr);
  541. }
  542. kfree(curr);
  543. }
  544. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  545. dma_addr_t addr, int type)
  546. {
  547. /* Type checking must be done elsewhere */
  548. return addr | bridge->driver->masks[type].mask;
  549. }
  550. static struct aper_size_info_fixed intel_i830_sizes[] =
  551. {
  552. {128, 32768, 5},
  553. /* The 64M mode still requires a 128k gatt */
  554. {64, 16384, 5},
  555. {256, 65536, 6},
  556. {512, 131072, 7},
  557. };
  558. static void intel_i830_init_gtt_entries(void)
  559. {
  560. u16 gmch_ctrl;
  561. int gtt_entries = 0;
  562. u8 rdct;
  563. int local = 0;
  564. static const int ddt[4] = { 0, 16, 32, 64 };
  565. int size; /* reserved space (in kb) at the top of stolen memory */
  566. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  567. if (IS_I965) {
  568. u32 pgetbl_ctl;
  569. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  570. /* The 965 has a field telling us the size of the GTT,
  571. * which may be larger than what is necessary to map the
  572. * aperture.
  573. */
  574. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  575. case I965_PGETBL_SIZE_128KB:
  576. size = 128;
  577. break;
  578. case I965_PGETBL_SIZE_256KB:
  579. size = 256;
  580. break;
  581. case I965_PGETBL_SIZE_512KB:
  582. size = 512;
  583. break;
  584. case I965_PGETBL_SIZE_1MB:
  585. size = 1024;
  586. break;
  587. case I965_PGETBL_SIZE_2MB:
  588. size = 2048;
  589. break;
  590. case I965_PGETBL_SIZE_1_5MB:
  591. size = 1024 + 512;
  592. break;
  593. default:
  594. dev_info(&intel_private.pcidev->dev,
  595. "unknown page table size, assuming 512KB\n");
  596. size = 512;
  597. }
  598. size += 4; /* add in BIOS popup space */
  599. } else if (IS_G33 && !IS_PINEVIEW) {
  600. /* G33's GTT size defined in gmch_ctrl */
  601. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  602. case G33_PGETBL_SIZE_1M:
  603. size = 1024;
  604. break;
  605. case G33_PGETBL_SIZE_2M:
  606. size = 2048;
  607. break;
  608. default:
  609. dev_info(&agp_bridge->dev->dev,
  610. "unknown page table size 0x%x, assuming 512KB\n",
  611. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  612. size = 512;
  613. }
  614. size += 4;
  615. } else if (IS_G4X || IS_PINEVIEW) {
  616. /* On 4 series hardware, GTT stolen is separate from graphics
  617. * stolen, ignore it in stolen gtt entries counting. However,
  618. * 4KB of the stolen memory doesn't get mapped to the GTT.
  619. */
  620. size = 4;
  621. } else {
  622. /* On previous hardware, the GTT size was just what was
  623. * required to map the aperture.
  624. */
  625. size = agp_bridge->driver->fetch_size() + 4;
  626. }
  627. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  628. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  629. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  630. case I830_GMCH_GMS_STOLEN_512:
  631. gtt_entries = KB(512) - KB(size);
  632. break;
  633. case I830_GMCH_GMS_STOLEN_1024:
  634. gtt_entries = MB(1) - KB(size);
  635. break;
  636. case I830_GMCH_GMS_STOLEN_8192:
  637. gtt_entries = MB(8) - KB(size);
  638. break;
  639. case I830_GMCH_GMS_LOCAL:
  640. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  641. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  642. MB(ddt[I830_RDRAM_DDT(rdct)]);
  643. local = 1;
  644. break;
  645. default:
  646. gtt_entries = 0;
  647. break;
  648. }
  649. } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  650. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) {
  651. /*
  652. * SandyBridge has new memory control reg at 0x50.w
  653. */
  654. u16 snb_gmch_ctl;
  655. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  656. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  657. case SNB_GMCH_GMS_STOLEN_32M:
  658. gtt_entries = MB(32) - KB(size);
  659. break;
  660. case SNB_GMCH_GMS_STOLEN_64M:
  661. gtt_entries = MB(64) - KB(size);
  662. break;
  663. case SNB_GMCH_GMS_STOLEN_96M:
  664. gtt_entries = MB(96) - KB(size);
  665. break;
  666. case SNB_GMCH_GMS_STOLEN_128M:
  667. gtt_entries = MB(128) - KB(size);
  668. break;
  669. case SNB_GMCH_GMS_STOLEN_160M:
  670. gtt_entries = MB(160) - KB(size);
  671. break;
  672. case SNB_GMCH_GMS_STOLEN_192M:
  673. gtt_entries = MB(192) - KB(size);
  674. break;
  675. case SNB_GMCH_GMS_STOLEN_224M:
  676. gtt_entries = MB(224) - KB(size);
  677. break;
  678. case SNB_GMCH_GMS_STOLEN_256M:
  679. gtt_entries = MB(256) - KB(size);
  680. break;
  681. case SNB_GMCH_GMS_STOLEN_288M:
  682. gtt_entries = MB(288) - KB(size);
  683. break;
  684. case SNB_GMCH_GMS_STOLEN_320M:
  685. gtt_entries = MB(320) - KB(size);
  686. break;
  687. case SNB_GMCH_GMS_STOLEN_352M:
  688. gtt_entries = MB(352) - KB(size);
  689. break;
  690. case SNB_GMCH_GMS_STOLEN_384M:
  691. gtt_entries = MB(384) - KB(size);
  692. break;
  693. case SNB_GMCH_GMS_STOLEN_416M:
  694. gtt_entries = MB(416) - KB(size);
  695. break;
  696. case SNB_GMCH_GMS_STOLEN_448M:
  697. gtt_entries = MB(448) - KB(size);
  698. break;
  699. case SNB_GMCH_GMS_STOLEN_480M:
  700. gtt_entries = MB(480) - KB(size);
  701. break;
  702. case SNB_GMCH_GMS_STOLEN_512M:
  703. gtt_entries = MB(512) - KB(size);
  704. break;
  705. }
  706. } else {
  707. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  708. case I855_GMCH_GMS_STOLEN_1M:
  709. gtt_entries = MB(1) - KB(size);
  710. break;
  711. case I855_GMCH_GMS_STOLEN_4M:
  712. gtt_entries = MB(4) - KB(size);
  713. break;
  714. case I855_GMCH_GMS_STOLEN_8M:
  715. gtt_entries = MB(8) - KB(size);
  716. break;
  717. case I855_GMCH_GMS_STOLEN_16M:
  718. gtt_entries = MB(16) - KB(size);
  719. break;
  720. case I855_GMCH_GMS_STOLEN_32M:
  721. gtt_entries = MB(32) - KB(size);
  722. break;
  723. case I915_GMCH_GMS_STOLEN_48M:
  724. /* Check it's really I915G */
  725. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  726. gtt_entries = MB(48) - KB(size);
  727. else
  728. gtt_entries = 0;
  729. break;
  730. case I915_GMCH_GMS_STOLEN_64M:
  731. /* Check it's really I915G */
  732. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  733. gtt_entries = MB(64) - KB(size);
  734. else
  735. gtt_entries = 0;
  736. break;
  737. case G33_GMCH_GMS_STOLEN_128M:
  738. if (IS_G33 || IS_I965 || IS_G4X)
  739. gtt_entries = MB(128) - KB(size);
  740. else
  741. gtt_entries = 0;
  742. break;
  743. case G33_GMCH_GMS_STOLEN_256M:
  744. if (IS_G33 || IS_I965 || IS_G4X)
  745. gtt_entries = MB(256) - KB(size);
  746. else
  747. gtt_entries = 0;
  748. break;
  749. case INTEL_GMCH_GMS_STOLEN_96M:
  750. if (IS_I965 || IS_G4X)
  751. gtt_entries = MB(96) - KB(size);
  752. else
  753. gtt_entries = 0;
  754. break;
  755. case INTEL_GMCH_GMS_STOLEN_160M:
  756. if (IS_I965 || IS_G4X)
  757. gtt_entries = MB(160) - KB(size);
  758. else
  759. gtt_entries = 0;
  760. break;
  761. case INTEL_GMCH_GMS_STOLEN_224M:
  762. if (IS_I965 || IS_G4X)
  763. gtt_entries = MB(224) - KB(size);
  764. else
  765. gtt_entries = 0;
  766. break;
  767. case INTEL_GMCH_GMS_STOLEN_352M:
  768. if (IS_I965 || IS_G4X)
  769. gtt_entries = MB(352) - KB(size);
  770. else
  771. gtt_entries = 0;
  772. break;
  773. default:
  774. gtt_entries = 0;
  775. break;
  776. }
  777. }
  778. if (gtt_entries > 0) {
  779. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  780. gtt_entries / KB(1), local ? "local" : "stolen");
  781. gtt_entries /= KB(4);
  782. } else {
  783. dev_info(&agp_bridge->dev->dev,
  784. "no pre-allocated video memory detected\n");
  785. gtt_entries = 0;
  786. }
  787. intel_private.gtt_entries = gtt_entries;
  788. }
  789. static void intel_i830_fini_flush(void)
  790. {
  791. kunmap(intel_private.i8xx_page);
  792. intel_private.i8xx_flush_page = NULL;
  793. unmap_page_from_agp(intel_private.i8xx_page);
  794. __free_page(intel_private.i8xx_page);
  795. intel_private.i8xx_page = NULL;
  796. }
  797. static void intel_i830_setup_flush(void)
  798. {
  799. /* return if we've already set the flush mechanism up */
  800. if (intel_private.i8xx_page)
  801. return;
  802. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  803. if (!intel_private.i8xx_page)
  804. return;
  805. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  806. if (!intel_private.i8xx_flush_page)
  807. intel_i830_fini_flush();
  808. }
  809. /* The chipset_flush interface needs to get data that has already been
  810. * flushed out of the CPU all the way out to main memory, because the GPU
  811. * doesn't snoop those buffers.
  812. *
  813. * The 8xx series doesn't have the same lovely interface for flushing the
  814. * chipset write buffers that the later chips do. According to the 865
  815. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  816. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  817. * that it'll push whatever was in there out. It appears to work.
  818. */
  819. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  820. {
  821. unsigned int *pg = intel_private.i8xx_flush_page;
  822. memset(pg, 0, 1024);
  823. if (cpu_has_clflush)
  824. clflush_cache_range(pg, 1024);
  825. else if (wbinvd_on_all_cpus() != 0)
  826. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  827. }
  828. /* The intel i830 automatically initializes the agp aperture during POST.
  829. * Use the memory already set aside for in the GTT.
  830. */
  831. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  832. {
  833. int page_order;
  834. struct aper_size_info_fixed *size;
  835. int num_entries;
  836. u32 temp;
  837. size = agp_bridge->current_size;
  838. page_order = size->page_order;
  839. num_entries = size->num_entries;
  840. agp_bridge->gatt_table_real = NULL;
  841. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  842. temp &= 0xfff80000;
  843. intel_private.registers = ioremap(temp, 128 * 4096);
  844. if (!intel_private.registers)
  845. return -ENOMEM;
  846. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  847. global_cache_flush(); /* FIXME: ?? */
  848. /* we have to call this as early as possible after the MMIO base address is known */
  849. intel_i830_init_gtt_entries();
  850. agp_bridge->gatt_table = NULL;
  851. agp_bridge->gatt_bus_addr = temp;
  852. return 0;
  853. }
  854. /* Return the gatt table to a sane state. Use the top of stolen
  855. * memory for the GTT.
  856. */
  857. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  858. {
  859. return 0;
  860. }
  861. static int intel_i830_fetch_size(void)
  862. {
  863. u16 gmch_ctrl;
  864. struct aper_size_info_fixed *values;
  865. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  866. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  867. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  868. /* 855GM/852GM/865G has 128MB aperture size */
  869. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  870. agp_bridge->aperture_size_idx = 0;
  871. return values[0].size;
  872. }
  873. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  874. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  875. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  876. agp_bridge->aperture_size_idx = 0;
  877. return values[0].size;
  878. } else {
  879. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  880. agp_bridge->aperture_size_idx = 1;
  881. return values[1].size;
  882. }
  883. return 0;
  884. }
  885. static int intel_i830_configure(void)
  886. {
  887. struct aper_size_info_fixed *current_size;
  888. u32 temp;
  889. u16 gmch_ctrl;
  890. int i;
  891. current_size = A_SIZE_FIX(agp_bridge->current_size);
  892. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  893. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  894. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  895. gmch_ctrl |= I830_GMCH_ENABLED;
  896. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  897. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  898. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  899. if (agp_bridge->driver->needs_scratch_page) {
  900. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  901. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  902. }
  903. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  904. }
  905. global_cache_flush();
  906. intel_i830_setup_flush();
  907. return 0;
  908. }
  909. static void intel_i830_cleanup(void)
  910. {
  911. iounmap(intel_private.registers);
  912. }
  913. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  914. int type)
  915. {
  916. int i, j, num_entries;
  917. void *temp;
  918. int ret = -EINVAL;
  919. int mask_type;
  920. if (mem->page_count == 0)
  921. goto out;
  922. temp = agp_bridge->current_size;
  923. num_entries = A_SIZE_FIX(temp)->num_entries;
  924. if (pg_start < intel_private.gtt_entries) {
  925. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  926. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  927. pg_start, intel_private.gtt_entries);
  928. dev_info(&intel_private.pcidev->dev,
  929. "trying to insert into local/stolen memory\n");
  930. goto out_err;
  931. }
  932. if ((pg_start + mem->page_count) > num_entries)
  933. goto out_err;
  934. /* The i830 can't check the GTT for entries since its read only,
  935. * depend on the caller to make the correct offset decisions.
  936. */
  937. if (type != mem->type)
  938. goto out_err;
  939. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  940. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  941. mask_type != INTEL_AGP_CACHED_MEMORY)
  942. goto out_err;
  943. if (!mem->is_flushed)
  944. global_cache_flush();
  945. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  946. writel(agp_bridge->driver->mask_memory(agp_bridge,
  947. page_to_phys(mem->pages[i]), mask_type),
  948. intel_private.registers+I810_PTE_BASE+(j*4));
  949. }
  950. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  951. agp_bridge->driver->tlb_flush(mem);
  952. out:
  953. ret = 0;
  954. out_err:
  955. mem->is_flushed = true;
  956. return ret;
  957. }
  958. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  959. int type)
  960. {
  961. int i;
  962. if (mem->page_count == 0)
  963. return 0;
  964. if (pg_start < intel_private.gtt_entries) {
  965. dev_info(&intel_private.pcidev->dev,
  966. "trying to disable local/stolen memory\n");
  967. return -EINVAL;
  968. }
  969. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  970. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  971. }
  972. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  973. agp_bridge->driver->tlb_flush(mem);
  974. return 0;
  975. }
  976. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  977. {
  978. if (type == AGP_PHYS_MEMORY)
  979. return alloc_agpphysmem_i8xx(pg_count, type);
  980. /* always return NULL for other allocation types for now */
  981. return NULL;
  982. }
  983. static int intel_alloc_chipset_flush_resource(void)
  984. {
  985. int ret;
  986. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  987. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  988. pcibios_align_resource, agp_bridge->dev);
  989. return ret;
  990. }
  991. static void intel_i915_setup_chipset_flush(void)
  992. {
  993. int ret;
  994. u32 temp;
  995. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  996. if (!(temp & 0x1)) {
  997. intel_alloc_chipset_flush_resource();
  998. intel_private.resource_valid = 1;
  999. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1000. } else {
  1001. temp &= ~1;
  1002. intel_private.resource_valid = 1;
  1003. intel_private.ifp_resource.start = temp;
  1004. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  1005. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1006. /* some BIOSes reserve this area in a pnp some don't */
  1007. if (ret)
  1008. intel_private.resource_valid = 0;
  1009. }
  1010. }
  1011. static void intel_i965_g33_setup_chipset_flush(void)
  1012. {
  1013. u32 temp_hi, temp_lo;
  1014. int ret;
  1015. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  1016. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  1017. if (!(temp_lo & 0x1)) {
  1018. intel_alloc_chipset_flush_resource();
  1019. intel_private.resource_valid = 1;
  1020. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  1021. upper_32_bits(intel_private.ifp_resource.start));
  1022. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  1023. } else {
  1024. u64 l64;
  1025. temp_lo &= ~0x1;
  1026. l64 = ((u64)temp_hi << 32) | temp_lo;
  1027. intel_private.resource_valid = 1;
  1028. intel_private.ifp_resource.start = l64;
  1029. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  1030. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1031. /* some BIOSes reserve this area in a pnp some don't */
  1032. if (ret)
  1033. intel_private.resource_valid = 0;
  1034. }
  1035. }
  1036. static void intel_i9xx_setup_flush(void)
  1037. {
  1038. /* return if already configured */
  1039. if (intel_private.ifp_resource.start)
  1040. return;
  1041. /* setup a resource for this object */
  1042. intel_private.ifp_resource.name = "Intel Flush Page";
  1043. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1044. /* Setup chipset flush for 915 */
  1045. if (IS_I965 || IS_G33 || IS_G4X) {
  1046. intel_i965_g33_setup_chipset_flush();
  1047. } else {
  1048. intel_i915_setup_chipset_flush();
  1049. }
  1050. if (intel_private.ifp_resource.start) {
  1051. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1052. if (!intel_private.i9xx_flush_page)
  1053. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  1054. }
  1055. }
  1056. static int intel_i915_configure(void)
  1057. {
  1058. struct aper_size_info_fixed *current_size;
  1059. u32 temp;
  1060. u16 gmch_ctrl;
  1061. int i;
  1062. current_size = A_SIZE_FIX(agp_bridge->current_size);
  1063. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  1064. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1065. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  1066. gmch_ctrl |= I830_GMCH_ENABLED;
  1067. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  1068. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  1069. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  1070. if (agp_bridge->driver->needs_scratch_page) {
  1071. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  1072. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1073. }
  1074. readl(intel_private.gtt+i-1); /* PCI Posting. */
  1075. }
  1076. global_cache_flush();
  1077. intel_i9xx_setup_flush();
  1078. return 0;
  1079. }
  1080. static void intel_i915_cleanup(void)
  1081. {
  1082. if (intel_private.i9xx_flush_page)
  1083. iounmap(intel_private.i9xx_flush_page);
  1084. if (intel_private.resource_valid)
  1085. release_resource(&intel_private.ifp_resource);
  1086. intel_private.ifp_resource.start = 0;
  1087. intel_private.resource_valid = 0;
  1088. iounmap(intel_private.gtt);
  1089. iounmap(intel_private.registers);
  1090. }
  1091. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1092. {
  1093. if (intel_private.i9xx_flush_page)
  1094. writel(1, intel_private.i9xx_flush_page);
  1095. }
  1096. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1097. int type)
  1098. {
  1099. int num_entries;
  1100. void *temp;
  1101. int ret = -EINVAL;
  1102. int mask_type;
  1103. if (mem->page_count == 0)
  1104. goto out;
  1105. temp = agp_bridge->current_size;
  1106. num_entries = A_SIZE_FIX(temp)->num_entries;
  1107. if (pg_start < intel_private.gtt_entries) {
  1108. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1109. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1110. pg_start, intel_private.gtt_entries);
  1111. dev_info(&intel_private.pcidev->dev,
  1112. "trying to insert into local/stolen memory\n");
  1113. goto out_err;
  1114. }
  1115. if ((pg_start + mem->page_count) > num_entries)
  1116. goto out_err;
  1117. /* The i915 can't check the GTT for entries since it's read only;
  1118. * depend on the caller to make the correct offset decisions.
  1119. */
  1120. if (type != mem->type)
  1121. goto out_err;
  1122. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1123. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1124. mask_type != INTEL_AGP_CACHED_MEMORY)
  1125. goto out_err;
  1126. if (!mem->is_flushed)
  1127. global_cache_flush();
  1128. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1129. agp_bridge->driver->tlb_flush(mem);
  1130. out:
  1131. ret = 0;
  1132. out_err:
  1133. mem->is_flushed = true;
  1134. return ret;
  1135. }
  1136. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1137. int type)
  1138. {
  1139. int i;
  1140. if (mem->page_count == 0)
  1141. return 0;
  1142. if (pg_start < intel_private.gtt_entries) {
  1143. dev_info(&intel_private.pcidev->dev,
  1144. "trying to disable local/stolen memory\n");
  1145. return -EINVAL;
  1146. }
  1147. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1148. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1149. readl(intel_private.gtt+i-1);
  1150. agp_bridge->driver->tlb_flush(mem);
  1151. return 0;
  1152. }
  1153. /* Return the aperture size by just checking the resource length. The effect
  1154. * described in the spec of the MSAC registers is just changing of the
  1155. * resource size.
  1156. */
  1157. static int intel_i9xx_fetch_size(void)
  1158. {
  1159. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1160. int aper_size; /* size in megabytes */
  1161. int i;
  1162. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1163. for (i = 0; i < num_sizes; i++) {
  1164. if (aper_size == intel_i830_sizes[i].size) {
  1165. agp_bridge->current_size = intel_i830_sizes + i;
  1166. agp_bridge->previous_size = agp_bridge->current_size;
  1167. return aper_size;
  1168. }
  1169. }
  1170. return 0;
  1171. }
  1172. /* The intel i915 automatically initializes the agp aperture during POST.
  1173. * Use the memory already set aside for in the GTT.
  1174. */
  1175. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1176. {
  1177. int page_order;
  1178. struct aper_size_info_fixed *size;
  1179. int num_entries;
  1180. u32 temp, temp2;
  1181. int gtt_map_size = 256 * 1024;
  1182. size = agp_bridge->current_size;
  1183. page_order = size->page_order;
  1184. num_entries = size->num_entries;
  1185. agp_bridge->gatt_table_real = NULL;
  1186. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1187. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1188. if (IS_G33)
  1189. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1190. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1191. if (!intel_private.gtt)
  1192. return -ENOMEM;
  1193. intel_private.gtt_total_size = gtt_map_size / 4;
  1194. temp &= 0xfff80000;
  1195. intel_private.registers = ioremap(temp, 128 * 4096);
  1196. if (!intel_private.registers) {
  1197. iounmap(intel_private.gtt);
  1198. return -ENOMEM;
  1199. }
  1200. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1201. global_cache_flush(); /* FIXME: ? */
  1202. /* we have to call this as early as possible after the MMIO base address is known */
  1203. intel_i830_init_gtt_entries();
  1204. agp_bridge->gatt_table = NULL;
  1205. agp_bridge->gatt_bus_addr = temp;
  1206. return 0;
  1207. }
  1208. /*
  1209. * The i965 supports 36-bit physical addresses, but to keep
  1210. * the format of the GTT the same, the bits that don't fit
  1211. * in a 32-bit word are shifted down to bits 4..7.
  1212. *
  1213. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1214. * is always zero on 32-bit architectures, so no need to make
  1215. * this conditional.
  1216. */
  1217. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1218. dma_addr_t addr, int type)
  1219. {
  1220. /* Shift high bits down */
  1221. addr |= (addr >> 28) & 0xf0;
  1222. /* Type checking must be done elsewhere */
  1223. return addr | bridge->driver->masks[type].mask;
  1224. }
  1225. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1226. {
  1227. u16 snb_gmch_ctl;
  1228. switch (agp_bridge->dev->device) {
  1229. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1230. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1231. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1232. case PCI_DEVICE_ID_INTEL_G45_HB:
  1233. case PCI_DEVICE_ID_INTEL_G41_HB:
  1234. case PCI_DEVICE_ID_INTEL_B43_HB:
  1235. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1236. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1237. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1238. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1239. *gtt_offset = *gtt_size = MB(2);
  1240. break;
  1241. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1242. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1243. *gtt_offset = MB(2);
  1244. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1245. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1246. default:
  1247. case SNB_GTT_SIZE_0M:
  1248. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1249. *gtt_size = MB(0);
  1250. break;
  1251. case SNB_GTT_SIZE_1M:
  1252. *gtt_size = MB(1);
  1253. break;
  1254. case SNB_GTT_SIZE_2M:
  1255. *gtt_size = MB(2);
  1256. break;
  1257. }
  1258. break;
  1259. default:
  1260. *gtt_offset = *gtt_size = KB(512);
  1261. }
  1262. }
  1263. /* The intel i965 automatically initializes the agp aperture during POST.
  1264. * Use the memory already set aside for in the GTT.
  1265. */
  1266. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1267. {
  1268. int page_order;
  1269. struct aper_size_info_fixed *size;
  1270. int num_entries;
  1271. u32 temp;
  1272. int gtt_offset, gtt_size;
  1273. size = agp_bridge->current_size;
  1274. page_order = size->page_order;
  1275. num_entries = size->num_entries;
  1276. agp_bridge->gatt_table_real = NULL;
  1277. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1278. temp &= 0xfff00000;
  1279. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1280. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1281. if (!intel_private.gtt)
  1282. return -ENOMEM;
  1283. intel_private.gtt_total_size = gtt_size / 4;
  1284. intel_private.registers = ioremap(temp, 128 * 4096);
  1285. if (!intel_private.registers) {
  1286. iounmap(intel_private.gtt);
  1287. return -ENOMEM;
  1288. }
  1289. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1290. global_cache_flush(); /* FIXME: ? */
  1291. /* we have to call this as early as possible after the MMIO base address is known */
  1292. intel_i830_init_gtt_entries();
  1293. agp_bridge->gatt_table = NULL;
  1294. agp_bridge->gatt_bus_addr = temp;
  1295. return 0;
  1296. }
  1297. static int intel_fetch_size(void)
  1298. {
  1299. int i;
  1300. u16 temp;
  1301. struct aper_size_info_16 *values;
  1302. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1303. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1304. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1305. if (temp == values[i].size_value) {
  1306. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1307. agp_bridge->aperture_size_idx = i;
  1308. return values[i].size;
  1309. }
  1310. }
  1311. return 0;
  1312. }
  1313. static int __intel_8xx_fetch_size(u8 temp)
  1314. {
  1315. int i;
  1316. struct aper_size_info_8 *values;
  1317. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1318. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1319. if (temp == values[i].size_value) {
  1320. agp_bridge->previous_size =
  1321. agp_bridge->current_size = (void *) (values + i);
  1322. agp_bridge->aperture_size_idx = i;
  1323. return values[i].size;
  1324. }
  1325. }
  1326. return 0;
  1327. }
  1328. static int intel_8xx_fetch_size(void)
  1329. {
  1330. u8 temp;
  1331. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1332. return __intel_8xx_fetch_size(temp);
  1333. }
  1334. static int intel_815_fetch_size(void)
  1335. {
  1336. u8 temp;
  1337. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1338. * one non-reserved bit, so mask the others out ... */
  1339. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1340. temp &= (1 << 3);
  1341. return __intel_8xx_fetch_size(temp);
  1342. }
  1343. static void intel_tlbflush(struct agp_memory *mem)
  1344. {
  1345. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1346. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1347. }
  1348. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1349. {
  1350. u32 temp;
  1351. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1352. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1353. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1354. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1355. }
  1356. static void intel_cleanup(void)
  1357. {
  1358. u16 temp;
  1359. struct aper_size_info_16 *previous_size;
  1360. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1361. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1362. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1363. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1364. }
  1365. static void intel_8xx_cleanup(void)
  1366. {
  1367. u16 temp;
  1368. struct aper_size_info_8 *previous_size;
  1369. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1370. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1371. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1372. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1373. }
  1374. static int intel_configure(void)
  1375. {
  1376. u32 temp;
  1377. u16 temp2;
  1378. struct aper_size_info_16 *current_size;
  1379. current_size = A_SIZE_16(agp_bridge->current_size);
  1380. /* aperture size */
  1381. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1382. /* address to map to */
  1383. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1384. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1385. /* attbase - aperture base */
  1386. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1387. /* agpctrl */
  1388. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1389. /* paccfg/nbxcfg */
  1390. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1391. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1392. (temp2 & ~(1 << 10)) | (1 << 9));
  1393. /* clear any possible error conditions */
  1394. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1395. return 0;
  1396. }
  1397. static int intel_815_configure(void)
  1398. {
  1399. u32 temp, addr;
  1400. u8 temp2;
  1401. struct aper_size_info_8 *current_size;
  1402. /* attbase - aperture base */
  1403. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1404. * ATTBASE register are reserved -> try not to write them */
  1405. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1406. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1407. return -EINVAL;
  1408. }
  1409. current_size = A_SIZE_8(agp_bridge->current_size);
  1410. /* aperture size */
  1411. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1412. current_size->size_value);
  1413. /* address to map to */
  1414. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1415. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1416. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1417. addr &= INTEL_815_ATTBASE_MASK;
  1418. addr |= agp_bridge->gatt_bus_addr;
  1419. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1420. /* agpctrl */
  1421. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1422. /* apcont */
  1423. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1424. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1425. /* clear any possible error conditions */
  1426. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1427. return 0;
  1428. }
  1429. static void intel_820_tlbflush(struct agp_memory *mem)
  1430. {
  1431. return;
  1432. }
  1433. static void intel_820_cleanup(void)
  1434. {
  1435. u8 temp;
  1436. struct aper_size_info_8 *previous_size;
  1437. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1438. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1439. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1440. temp & ~(1 << 1));
  1441. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1442. previous_size->size_value);
  1443. }
  1444. static int intel_820_configure(void)
  1445. {
  1446. u32 temp;
  1447. u8 temp2;
  1448. struct aper_size_info_8 *current_size;
  1449. current_size = A_SIZE_8(agp_bridge->current_size);
  1450. /* aperture size */
  1451. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1452. /* address to map to */
  1453. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1454. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1455. /* attbase - aperture base */
  1456. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1457. /* agpctrl */
  1458. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1459. /* global enable aperture access */
  1460. /* This flag is not accessed through MCHCFG register as in */
  1461. /* i850 chipset. */
  1462. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1463. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1464. /* clear any possible AGP-related error conditions */
  1465. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1466. return 0;
  1467. }
  1468. static int intel_840_configure(void)
  1469. {
  1470. u32 temp;
  1471. u16 temp2;
  1472. struct aper_size_info_8 *current_size;
  1473. current_size = A_SIZE_8(agp_bridge->current_size);
  1474. /* aperture size */
  1475. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1476. /* address to map to */
  1477. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1478. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1479. /* attbase - aperture base */
  1480. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1481. /* agpctrl */
  1482. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1483. /* mcgcfg */
  1484. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1485. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1486. /* clear any possible error conditions */
  1487. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1488. return 0;
  1489. }
  1490. static int intel_845_configure(void)
  1491. {
  1492. u32 temp;
  1493. u8 temp2;
  1494. struct aper_size_info_8 *current_size;
  1495. current_size = A_SIZE_8(agp_bridge->current_size);
  1496. /* aperture size */
  1497. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1498. if (agp_bridge->apbase_config != 0) {
  1499. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1500. agp_bridge->apbase_config);
  1501. } else {
  1502. /* address to map to */
  1503. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1504. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1505. agp_bridge->apbase_config = temp;
  1506. }
  1507. /* attbase - aperture base */
  1508. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1509. /* agpctrl */
  1510. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1511. /* agpm */
  1512. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1513. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1514. /* clear any possible error conditions */
  1515. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1516. intel_i830_setup_flush();
  1517. return 0;
  1518. }
  1519. static int intel_850_configure(void)
  1520. {
  1521. u32 temp;
  1522. u16 temp2;
  1523. struct aper_size_info_8 *current_size;
  1524. current_size = A_SIZE_8(agp_bridge->current_size);
  1525. /* aperture size */
  1526. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1527. /* address to map to */
  1528. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1529. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1530. /* attbase - aperture base */
  1531. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1532. /* agpctrl */
  1533. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1534. /* mcgcfg */
  1535. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1536. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1537. /* clear any possible AGP-related error conditions */
  1538. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1539. return 0;
  1540. }
  1541. static int intel_860_configure(void)
  1542. {
  1543. u32 temp;
  1544. u16 temp2;
  1545. struct aper_size_info_8 *current_size;
  1546. current_size = A_SIZE_8(agp_bridge->current_size);
  1547. /* aperture size */
  1548. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1549. /* address to map to */
  1550. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1551. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1552. /* attbase - aperture base */
  1553. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1554. /* agpctrl */
  1555. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1556. /* mcgcfg */
  1557. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1558. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1559. /* clear any possible AGP-related error conditions */
  1560. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1561. return 0;
  1562. }
  1563. static int intel_830mp_configure(void)
  1564. {
  1565. u32 temp;
  1566. u16 temp2;
  1567. struct aper_size_info_8 *current_size;
  1568. current_size = A_SIZE_8(agp_bridge->current_size);
  1569. /* aperture size */
  1570. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1571. /* address to map to */
  1572. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1573. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1574. /* attbase - aperture base */
  1575. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1576. /* agpctrl */
  1577. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1578. /* gmch */
  1579. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1580. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1581. /* clear any possible AGP-related error conditions */
  1582. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1583. return 0;
  1584. }
  1585. static int intel_7505_configure(void)
  1586. {
  1587. u32 temp;
  1588. u16 temp2;
  1589. struct aper_size_info_8 *current_size;
  1590. current_size = A_SIZE_8(agp_bridge->current_size);
  1591. /* aperture size */
  1592. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1593. /* address to map to */
  1594. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1595. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1596. /* attbase - aperture base */
  1597. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1598. /* agpctrl */
  1599. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1600. /* mchcfg */
  1601. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1602. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1603. return 0;
  1604. }
  1605. /* Setup function */
  1606. static const struct gatt_mask intel_generic_masks[] =
  1607. {
  1608. {.mask = 0x00000017, .type = 0}
  1609. };
  1610. static const struct aper_size_info_8 intel_815_sizes[2] =
  1611. {
  1612. {64, 16384, 4, 0},
  1613. {32, 8192, 3, 8},
  1614. };
  1615. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1616. {
  1617. {256, 65536, 6, 0},
  1618. {128, 32768, 5, 32},
  1619. {64, 16384, 4, 48},
  1620. {32, 8192, 3, 56},
  1621. {16, 4096, 2, 60},
  1622. {8, 2048, 1, 62},
  1623. {4, 1024, 0, 63}
  1624. };
  1625. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1626. {
  1627. {256, 65536, 6, 0},
  1628. {128, 32768, 5, 32},
  1629. {64, 16384, 4, 48},
  1630. {32, 8192, 3, 56},
  1631. {16, 4096, 2, 60},
  1632. {8, 2048, 1, 62},
  1633. {4, 1024, 0, 63}
  1634. };
  1635. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1636. {
  1637. {256, 65536, 6, 0},
  1638. {128, 32768, 5, 32},
  1639. {64, 16384, 4, 48},
  1640. {32, 8192, 3, 56}
  1641. };
  1642. static const struct agp_bridge_driver intel_generic_driver = {
  1643. .owner = THIS_MODULE,
  1644. .aperture_sizes = intel_generic_sizes,
  1645. .size_type = U16_APER_SIZE,
  1646. .num_aperture_sizes = 7,
  1647. .configure = intel_configure,
  1648. .fetch_size = intel_fetch_size,
  1649. .cleanup = intel_cleanup,
  1650. .tlb_flush = intel_tlbflush,
  1651. .mask_memory = agp_generic_mask_memory,
  1652. .masks = intel_generic_masks,
  1653. .agp_enable = agp_generic_enable,
  1654. .cache_flush = global_cache_flush,
  1655. .create_gatt_table = agp_generic_create_gatt_table,
  1656. .free_gatt_table = agp_generic_free_gatt_table,
  1657. .insert_memory = agp_generic_insert_memory,
  1658. .remove_memory = agp_generic_remove_memory,
  1659. .alloc_by_type = agp_generic_alloc_by_type,
  1660. .free_by_type = agp_generic_free_by_type,
  1661. .agp_alloc_page = agp_generic_alloc_page,
  1662. .agp_alloc_pages = agp_generic_alloc_pages,
  1663. .agp_destroy_page = agp_generic_destroy_page,
  1664. .agp_destroy_pages = agp_generic_destroy_pages,
  1665. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1666. };
  1667. static const struct agp_bridge_driver intel_810_driver = {
  1668. .owner = THIS_MODULE,
  1669. .aperture_sizes = intel_i810_sizes,
  1670. .size_type = FIXED_APER_SIZE,
  1671. .num_aperture_sizes = 2,
  1672. .needs_scratch_page = true,
  1673. .configure = intel_i810_configure,
  1674. .fetch_size = intel_i810_fetch_size,
  1675. .cleanup = intel_i810_cleanup,
  1676. .tlb_flush = intel_i810_tlbflush,
  1677. .mask_memory = intel_i810_mask_memory,
  1678. .masks = intel_i810_masks,
  1679. .agp_enable = intel_i810_agp_enable,
  1680. .cache_flush = global_cache_flush,
  1681. .create_gatt_table = agp_generic_create_gatt_table,
  1682. .free_gatt_table = agp_generic_free_gatt_table,
  1683. .insert_memory = intel_i810_insert_entries,
  1684. .remove_memory = intel_i810_remove_entries,
  1685. .alloc_by_type = intel_i810_alloc_by_type,
  1686. .free_by_type = intel_i810_free_by_type,
  1687. .agp_alloc_page = agp_generic_alloc_page,
  1688. .agp_alloc_pages = agp_generic_alloc_pages,
  1689. .agp_destroy_page = agp_generic_destroy_page,
  1690. .agp_destroy_pages = agp_generic_destroy_pages,
  1691. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1692. };
  1693. static const struct agp_bridge_driver intel_815_driver = {
  1694. .owner = THIS_MODULE,
  1695. .aperture_sizes = intel_815_sizes,
  1696. .size_type = U8_APER_SIZE,
  1697. .num_aperture_sizes = 2,
  1698. .configure = intel_815_configure,
  1699. .fetch_size = intel_815_fetch_size,
  1700. .cleanup = intel_8xx_cleanup,
  1701. .tlb_flush = intel_8xx_tlbflush,
  1702. .mask_memory = agp_generic_mask_memory,
  1703. .masks = intel_generic_masks,
  1704. .agp_enable = agp_generic_enable,
  1705. .cache_flush = global_cache_flush,
  1706. .create_gatt_table = agp_generic_create_gatt_table,
  1707. .free_gatt_table = agp_generic_free_gatt_table,
  1708. .insert_memory = agp_generic_insert_memory,
  1709. .remove_memory = agp_generic_remove_memory,
  1710. .alloc_by_type = agp_generic_alloc_by_type,
  1711. .free_by_type = agp_generic_free_by_type,
  1712. .agp_alloc_page = agp_generic_alloc_page,
  1713. .agp_alloc_pages = agp_generic_alloc_pages,
  1714. .agp_destroy_page = agp_generic_destroy_page,
  1715. .agp_destroy_pages = agp_generic_destroy_pages,
  1716. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1717. };
  1718. static const struct agp_bridge_driver intel_830_driver = {
  1719. .owner = THIS_MODULE,
  1720. .aperture_sizes = intel_i830_sizes,
  1721. .size_type = FIXED_APER_SIZE,
  1722. .num_aperture_sizes = 4,
  1723. .needs_scratch_page = true,
  1724. .configure = intel_i830_configure,
  1725. .fetch_size = intel_i830_fetch_size,
  1726. .cleanup = intel_i830_cleanup,
  1727. .tlb_flush = intel_i810_tlbflush,
  1728. .mask_memory = intel_i810_mask_memory,
  1729. .masks = intel_i810_masks,
  1730. .agp_enable = intel_i810_agp_enable,
  1731. .cache_flush = global_cache_flush,
  1732. .create_gatt_table = intel_i830_create_gatt_table,
  1733. .free_gatt_table = intel_i830_free_gatt_table,
  1734. .insert_memory = intel_i830_insert_entries,
  1735. .remove_memory = intel_i830_remove_entries,
  1736. .alloc_by_type = intel_i830_alloc_by_type,
  1737. .free_by_type = intel_i810_free_by_type,
  1738. .agp_alloc_page = agp_generic_alloc_page,
  1739. .agp_alloc_pages = agp_generic_alloc_pages,
  1740. .agp_destroy_page = agp_generic_destroy_page,
  1741. .agp_destroy_pages = agp_generic_destroy_pages,
  1742. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1743. .chipset_flush = intel_i830_chipset_flush,
  1744. };
  1745. static const struct agp_bridge_driver intel_820_driver = {
  1746. .owner = THIS_MODULE,
  1747. .aperture_sizes = intel_8xx_sizes,
  1748. .size_type = U8_APER_SIZE,
  1749. .num_aperture_sizes = 7,
  1750. .configure = intel_820_configure,
  1751. .fetch_size = intel_8xx_fetch_size,
  1752. .cleanup = intel_820_cleanup,
  1753. .tlb_flush = intel_820_tlbflush,
  1754. .mask_memory = agp_generic_mask_memory,
  1755. .masks = intel_generic_masks,
  1756. .agp_enable = agp_generic_enable,
  1757. .cache_flush = global_cache_flush,
  1758. .create_gatt_table = agp_generic_create_gatt_table,
  1759. .free_gatt_table = agp_generic_free_gatt_table,
  1760. .insert_memory = agp_generic_insert_memory,
  1761. .remove_memory = agp_generic_remove_memory,
  1762. .alloc_by_type = agp_generic_alloc_by_type,
  1763. .free_by_type = agp_generic_free_by_type,
  1764. .agp_alloc_page = agp_generic_alloc_page,
  1765. .agp_alloc_pages = agp_generic_alloc_pages,
  1766. .agp_destroy_page = agp_generic_destroy_page,
  1767. .agp_destroy_pages = agp_generic_destroy_pages,
  1768. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1769. };
  1770. static const struct agp_bridge_driver intel_830mp_driver = {
  1771. .owner = THIS_MODULE,
  1772. .aperture_sizes = intel_830mp_sizes,
  1773. .size_type = U8_APER_SIZE,
  1774. .num_aperture_sizes = 4,
  1775. .configure = intel_830mp_configure,
  1776. .fetch_size = intel_8xx_fetch_size,
  1777. .cleanup = intel_8xx_cleanup,
  1778. .tlb_flush = intel_8xx_tlbflush,
  1779. .mask_memory = agp_generic_mask_memory,
  1780. .masks = intel_generic_masks,
  1781. .agp_enable = agp_generic_enable,
  1782. .cache_flush = global_cache_flush,
  1783. .create_gatt_table = agp_generic_create_gatt_table,
  1784. .free_gatt_table = agp_generic_free_gatt_table,
  1785. .insert_memory = agp_generic_insert_memory,
  1786. .remove_memory = agp_generic_remove_memory,
  1787. .alloc_by_type = agp_generic_alloc_by_type,
  1788. .free_by_type = agp_generic_free_by_type,
  1789. .agp_alloc_page = agp_generic_alloc_page,
  1790. .agp_alloc_pages = agp_generic_alloc_pages,
  1791. .agp_destroy_page = agp_generic_destroy_page,
  1792. .agp_destroy_pages = agp_generic_destroy_pages,
  1793. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1794. };
  1795. static const struct agp_bridge_driver intel_840_driver = {
  1796. .owner = THIS_MODULE,
  1797. .aperture_sizes = intel_8xx_sizes,
  1798. .size_type = U8_APER_SIZE,
  1799. .num_aperture_sizes = 7,
  1800. .configure = intel_840_configure,
  1801. .fetch_size = intel_8xx_fetch_size,
  1802. .cleanup = intel_8xx_cleanup,
  1803. .tlb_flush = intel_8xx_tlbflush,
  1804. .mask_memory = agp_generic_mask_memory,
  1805. .masks = intel_generic_masks,
  1806. .agp_enable = agp_generic_enable,
  1807. .cache_flush = global_cache_flush,
  1808. .create_gatt_table = agp_generic_create_gatt_table,
  1809. .free_gatt_table = agp_generic_free_gatt_table,
  1810. .insert_memory = agp_generic_insert_memory,
  1811. .remove_memory = agp_generic_remove_memory,
  1812. .alloc_by_type = agp_generic_alloc_by_type,
  1813. .free_by_type = agp_generic_free_by_type,
  1814. .agp_alloc_page = agp_generic_alloc_page,
  1815. .agp_alloc_pages = agp_generic_alloc_pages,
  1816. .agp_destroy_page = agp_generic_destroy_page,
  1817. .agp_destroy_pages = agp_generic_destroy_pages,
  1818. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1819. };
  1820. static const struct agp_bridge_driver intel_845_driver = {
  1821. .owner = THIS_MODULE,
  1822. .aperture_sizes = intel_8xx_sizes,
  1823. .size_type = U8_APER_SIZE,
  1824. .num_aperture_sizes = 7,
  1825. .configure = intel_845_configure,
  1826. .fetch_size = intel_8xx_fetch_size,
  1827. .cleanup = intel_8xx_cleanup,
  1828. .tlb_flush = intel_8xx_tlbflush,
  1829. .mask_memory = agp_generic_mask_memory,
  1830. .masks = intel_generic_masks,
  1831. .agp_enable = agp_generic_enable,
  1832. .cache_flush = global_cache_flush,
  1833. .create_gatt_table = agp_generic_create_gatt_table,
  1834. .free_gatt_table = agp_generic_free_gatt_table,
  1835. .insert_memory = agp_generic_insert_memory,
  1836. .remove_memory = agp_generic_remove_memory,
  1837. .alloc_by_type = agp_generic_alloc_by_type,
  1838. .free_by_type = agp_generic_free_by_type,
  1839. .agp_alloc_page = agp_generic_alloc_page,
  1840. .agp_alloc_pages = agp_generic_alloc_pages,
  1841. .agp_destroy_page = agp_generic_destroy_page,
  1842. .agp_destroy_pages = agp_generic_destroy_pages,
  1843. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1844. .chipset_flush = intel_i830_chipset_flush,
  1845. };
  1846. static const struct agp_bridge_driver intel_850_driver = {
  1847. .owner = THIS_MODULE,
  1848. .aperture_sizes = intel_8xx_sizes,
  1849. .size_type = U8_APER_SIZE,
  1850. .num_aperture_sizes = 7,
  1851. .configure = intel_850_configure,
  1852. .fetch_size = intel_8xx_fetch_size,
  1853. .cleanup = intel_8xx_cleanup,
  1854. .tlb_flush = intel_8xx_tlbflush,
  1855. .mask_memory = agp_generic_mask_memory,
  1856. .masks = intel_generic_masks,
  1857. .agp_enable = agp_generic_enable,
  1858. .cache_flush = global_cache_flush,
  1859. .create_gatt_table = agp_generic_create_gatt_table,
  1860. .free_gatt_table = agp_generic_free_gatt_table,
  1861. .insert_memory = agp_generic_insert_memory,
  1862. .remove_memory = agp_generic_remove_memory,
  1863. .alloc_by_type = agp_generic_alloc_by_type,
  1864. .free_by_type = agp_generic_free_by_type,
  1865. .agp_alloc_page = agp_generic_alloc_page,
  1866. .agp_alloc_pages = agp_generic_alloc_pages,
  1867. .agp_destroy_page = agp_generic_destroy_page,
  1868. .agp_destroy_pages = agp_generic_destroy_pages,
  1869. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1870. };
  1871. static const struct agp_bridge_driver intel_860_driver = {
  1872. .owner = THIS_MODULE,
  1873. .aperture_sizes = intel_8xx_sizes,
  1874. .size_type = U8_APER_SIZE,
  1875. .num_aperture_sizes = 7,
  1876. .configure = intel_860_configure,
  1877. .fetch_size = intel_8xx_fetch_size,
  1878. .cleanup = intel_8xx_cleanup,
  1879. .tlb_flush = intel_8xx_tlbflush,
  1880. .mask_memory = agp_generic_mask_memory,
  1881. .masks = intel_generic_masks,
  1882. .agp_enable = agp_generic_enable,
  1883. .cache_flush = global_cache_flush,
  1884. .create_gatt_table = agp_generic_create_gatt_table,
  1885. .free_gatt_table = agp_generic_free_gatt_table,
  1886. .insert_memory = agp_generic_insert_memory,
  1887. .remove_memory = agp_generic_remove_memory,
  1888. .alloc_by_type = agp_generic_alloc_by_type,
  1889. .free_by_type = agp_generic_free_by_type,
  1890. .agp_alloc_page = agp_generic_alloc_page,
  1891. .agp_alloc_pages = agp_generic_alloc_pages,
  1892. .agp_destroy_page = agp_generic_destroy_page,
  1893. .agp_destroy_pages = agp_generic_destroy_pages,
  1894. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1895. };
  1896. static const struct agp_bridge_driver intel_915_driver = {
  1897. .owner = THIS_MODULE,
  1898. .aperture_sizes = intel_i830_sizes,
  1899. .size_type = FIXED_APER_SIZE,
  1900. .num_aperture_sizes = 4,
  1901. .needs_scratch_page = true,
  1902. .configure = intel_i915_configure,
  1903. .fetch_size = intel_i9xx_fetch_size,
  1904. .cleanup = intel_i915_cleanup,
  1905. .tlb_flush = intel_i810_tlbflush,
  1906. .mask_memory = intel_i810_mask_memory,
  1907. .masks = intel_i810_masks,
  1908. .agp_enable = intel_i810_agp_enable,
  1909. .cache_flush = global_cache_flush,
  1910. .create_gatt_table = intel_i915_create_gatt_table,
  1911. .free_gatt_table = intel_i830_free_gatt_table,
  1912. .insert_memory = intel_i915_insert_entries,
  1913. .remove_memory = intel_i915_remove_entries,
  1914. .alloc_by_type = intel_i830_alloc_by_type,
  1915. .free_by_type = intel_i810_free_by_type,
  1916. .agp_alloc_page = agp_generic_alloc_page,
  1917. .agp_alloc_pages = agp_generic_alloc_pages,
  1918. .agp_destroy_page = agp_generic_destroy_page,
  1919. .agp_destroy_pages = agp_generic_destroy_pages,
  1920. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1921. .chipset_flush = intel_i915_chipset_flush,
  1922. #ifdef USE_PCI_DMA_API
  1923. .agp_map_page = intel_agp_map_page,
  1924. .agp_unmap_page = intel_agp_unmap_page,
  1925. .agp_map_memory = intel_agp_map_memory,
  1926. .agp_unmap_memory = intel_agp_unmap_memory,
  1927. #endif
  1928. };
  1929. static const struct agp_bridge_driver intel_i965_driver = {
  1930. .owner = THIS_MODULE,
  1931. .aperture_sizes = intel_i830_sizes,
  1932. .size_type = FIXED_APER_SIZE,
  1933. .num_aperture_sizes = 4,
  1934. .needs_scratch_page = true,
  1935. .configure = intel_i915_configure,
  1936. .fetch_size = intel_i9xx_fetch_size,
  1937. .cleanup = intel_i915_cleanup,
  1938. .tlb_flush = intel_i810_tlbflush,
  1939. .mask_memory = intel_i965_mask_memory,
  1940. .masks = intel_i810_masks,
  1941. .agp_enable = intel_i810_agp_enable,
  1942. .cache_flush = global_cache_flush,
  1943. .create_gatt_table = intel_i965_create_gatt_table,
  1944. .free_gatt_table = intel_i830_free_gatt_table,
  1945. .insert_memory = intel_i915_insert_entries,
  1946. .remove_memory = intel_i915_remove_entries,
  1947. .alloc_by_type = intel_i830_alloc_by_type,
  1948. .free_by_type = intel_i810_free_by_type,
  1949. .agp_alloc_page = agp_generic_alloc_page,
  1950. .agp_alloc_pages = agp_generic_alloc_pages,
  1951. .agp_destroy_page = agp_generic_destroy_page,
  1952. .agp_destroy_pages = agp_generic_destroy_pages,
  1953. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1954. .chipset_flush = intel_i915_chipset_flush,
  1955. #ifdef USE_PCI_DMA_API
  1956. .agp_map_page = intel_agp_map_page,
  1957. .agp_unmap_page = intel_agp_unmap_page,
  1958. .agp_map_memory = intel_agp_map_memory,
  1959. .agp_unmap_memory = intel_agp_unmap_memory,
  1960. #endif
  1961. };
  1962. static const struct agp_bridge_driver intel_7505_driver = {
  1963. .owner = THIS_MODULE,
  1964. .aperture_sizes = intel_8xx_sizes,
  1965. .size_type = U8_APER_SIZE,
  1966. .num_aperture_sizes = 7,
  1967. .configure = intel_7505_configure,
  1968. .fetch_size = intel_8xx_fetch_size,
  1969. .cleanup = intel_8xx_cleanup,
  1970. .tlb_flush = intel_8xx_tlbflush,
  1971. .mask_memory = agp_generic_mask_memory,
  1972. .masks = intel_generic_masks,
  1973. .agp_enable = agp_generic_enable,
  1974. .cache_flush = global_cache_flush,
  1975. .create_gatt_table = agp_generic_create_gatt_table,
  1976. .free_gatt_table = agp_generic_free_gatt_table,
  1977. .insert_memory = agp_generic_insert_memory,
  1978. .remove_memory = agp_generic_remove_memory,
  1979. .alloc_by_type = agp_generic_alloc_by_type,
  1980. .free_by_type = agp_generic_free_by_type,
  1981. .agp_alloc_page = agp_generic_alloc_page,
  1982. .agp_alloc_pages = agp_generic_alloc_pages,
  1983. .agp_destroy_page = agp_generic_destroy_page,
  1984. .agp_destroy_pages = agp_generic_destroy_pages,
  1985. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1986. };
  1987. static const struct agp_bridge_driver intel_g33_driver = {
  1988. .owner = THIS_MODULE,
  1989. .aperture_sizes = intel_i830_sizes,
  1990. .size_type = FIXED_APER_SIZE,
  1991. .num_aperture_sizes = 4,
  1992. .needs_scratch_page = true,
  1993. .configure = intel_i915_configure,
  1994. .fetch_size = intel_i9xx_fetch_size,
  1995. .cleanup = intel_i915_cleanup,
  1996. .tlb_flush = intel_i810_tlbflush,
  1997. .mask_memory = intel_i965_mask_memory,
  1998. .masks = intel_i810_masks,
  1999. .agp_enable = intel_i810_agp_enable,
  2000. .cache_flush = global_cache_flush,
  2001. .create_gatt_table = intel_i915_create_gatt_table,
  2002. .free_gatt_table = intel_i830_free_gatt_table,
  2003. .insert_memory = intel_i915_insert_entries,
  2004. .remove_memory = intel_i915_remove_entries,
  2005. .alloc_by_type = intel_i830_alloc_by_type,
  2006. .free_by_type = intel_i810_free_by_type,
  2007. .agp_alloc_page = agp_generic_alloc_page,
  2008. .agp_alloc_pages = agp_generic_alloc_pages,
  2009. .agp_destroy_page = agp_generic_destroy_page,
  2010. .agp_destroy_pages = agp_generic_destroy_pages,
  2011. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  2012. .chipset_flush = intel_i915_chipset_flush,
  2013. #ifdef USE_PCI_DMA_API
  2014. .agp_map_page = intel_agp_map_page,
  2015. .agp_unmap_page = intel_agp_unmap_page,
  2016. .agp_map_memory = intel_agp_map_memory,
  2017. .agp_unmap_memory = intel_agp_unmap_memory,
  2018. #endif
  2019. };
  2020. static int find_gmch(u16 device)
  2021. {
  2022. struct pci_dev *gmch_device;
  2023. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  2024. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  2025. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  2026. device, gmch_device);
  2027. }
  2028. if (!gmch_device)
  2029. return 0;
  2030. intel_private.pcidev = gmch_device;
  2031. return 1;
  2032. }
  2033. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  2034. * driver and gmch_driver must be non-null, and find_gmch will determine
  2035. * which one should be used if a gmch_chip_id is present.
  2036. */
  2037. static const struct intel_driver_description {
  2038. unsigned int chip_id;
  2039. unsigned int gmch_chip_id;
  2040. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  2041. char *name;
  2042. const struct agp_bridge_driver *driver;
  2043. const struct agp_bridge_driver *gmch_driver;
  2044. } intel_agp_chipsets[] = {
  2045. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  2046. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  2047. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  2048. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  2049. NULL, &intel_810_driver },
  2050. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  2051. NULL, &intel_810_driver },
  2052. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  2053. NULL, &intel_810_driver },
  2054. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  2055. &intel_815_driver, &intel_810_driver },
  2056. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2057. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  2058. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  2059. &intel_830mp_driver, &intel_830_driver },
  2060. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  2061. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  2062. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  2063. &intel_845_driver, &intel_830_driver },
  2064. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  2065. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  2066. &intel_845_driver, &intel_830_driver },
  2067. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  2068. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  2069. &intel_845_driver, &intel_830_driver },
  2070. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  2071. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  2072. &intel_845_driver, &intel_830_driver },
  2073. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  2074. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  2075. NULL, &intel_915_driver },
  2076. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  2077. NULL, &intel_915_driver },
  2078. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  2079. NULL, &intel_915_driver },
  2080. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  2081. NULL, &intel_915_driver },
  2082. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  2083. NULL, &intel_915_driver },
  2084. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  2085. NULL, &intel_915_driver },
  2086. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  2087. NULL, &intel_i965_driver },
  2088. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  2089. NULL, &intel_i965_driver },
  2090. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  2091. NULL, &intel_i965_driver },
  2092. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  2093. NULL, &intel_i965_driver },
  2094. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  2095. NULL, &intel_i965_driver },
  2096. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  2097. NULL, &intel_i965_driver },
  2098. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  2099. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  2100. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  2101. NULL, &intel_g33_driver },
  2102. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  2103. NULL, &intel_g33_driver },
  2104. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  2105. NULL, &intel_g33_driver },
  2106. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "GMA3150",
  2107. NULL, &intel_g33_driver },
  2108. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "GMA3150",
  2109. NULL, &intel_g33_driver },
  2110. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2111. "GM45", NULL, &intel_i965_driver },
  2112. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2113. "Eaglelake", NULL, &intel_i965_driver },
  2114. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2115. "Q45/Q43", NULL, &intel_i965_driver },
  2116. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2117. "G45/G43", NULL, &intel_i965_driver },
  2118. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2119. "B43", NULL, &intel_i965_driver },
  2120. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2121. "G41", NULL, &intel_i965_driver },
  2122. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2123. "HD Graphics", NULL, &intel_i965_driver },
  2124. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2125. "HD Graphics", NULL, &intel_i965_driver },
  2126. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2127. "HD Graphics", NULL, &intel_i965_driver },
  2128. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2129. "HD Graphics", NULL, &intel_i965_driver },
  2130. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_IG, 0,
  2131. "Sandybridge", NULL, &intel_i965_driver },
  2132. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_IG, 0,
  2133. "Sandybridge", NULL, &intel_i965_driver },
  2134. { 0, 0, 0, NULL, NULL, NULL }
  2135. };
  2136. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2137. const struct pci_device_id *ent)
  2138. {
  2139. struct agp_bridge_data *bridge;
  2140. u8 cap_ptr = 0;
  2141. struct resource *r;
  2142. int i, err;
  2143. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2144. bridge = agp_alloc_bridge();
  2145. if (!bridge)
  2146. return -ENOMEM;
  2147. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2148. /* In case that multiple models of gfx chip may
  2149. stand on same host bridge type, this can be
  2150. sure we detect the right IGD. */
  2151. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2152. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2153. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2154. bridge->driver =
  2155. intel_agp_chipsets[i].gmch_driver;
  2156. break;
  2157. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2158. continue;
  2159. } else {
  2160. bridge->driver = intel_agp_chipsets[i].driver;
  2161. break;
  2162. }
  2163. }
  2164. }
  2165. if (intel_agp_chipsets[i].name == NULL) {
  2166. if (cap_ptr)
  2167. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2168. pdev->vendor, pdev->device);
  2169. agp_put_bridge(bridge);
  2170. return -ENODEV;
  2171. }
  2172. if (bridge->driver == NULL) {
  2173. /* bridge has no AGP and no IGD detected */
  2174. if (cap_ptr)
  2175. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2176. intel_agp_chipsets[i].gmch_chip_id);
  2177. agp_put_bridge(bridge);
  2178. return -ENODEV;
  2179. }
  2180. bridge->dev = pdev;
  2181. bridge->capndx = cap_ptr;
  2182. bridge->dev_private_data = &intel_private;
  2183. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2184. /*
  2185. * The following fixes the case where the BIOS has "forgotten" to
  2186. * provide an address range for the GART.
  2187. * 20030610 - hamish@zot.org
  2188. */
  2189. r = &pdev->resource[0];
  2190. if (!r->start && r->end) {
  2191. if (pci_assign_resource(pdev, 0)) {
  2192. dev_err(&pdev->dev, "can't assign resource 0\n");
  2193. agp_put_bridge(bridge);
  2194. return -ENODEV;
  2195. }
  2196. }
  2197. /*
  2198. * If the device has not been properly setup, the following will catch
  2199. * the problem and should stop the system from crashing.
  2200. * 20030610 - hamish@zot.org
  2201. */
  2202. if (pci_enable_device(pdev)) {
  2203. dev_err(&pdev->dev, "can't enable PCI device\n");
  2204. agp_put_bridge(bridge);
  2205. return -ENODEV;
  2206. }
  2207. /* Fill in the mode register */
  2208. if (cap_ptr) {
  2209. pci_read_config_dword(pdev,
  2210. bridge->capndx+PCI_AGP_STATUS,
  2211. &bridge->mode);
  2212. }
  2213. if (bridge->driver->mask_memory == intel_i965_mask_memory) {
  2214. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2215. dev_err(&intel_private.pcidev->dev,
  2216. "set gfx device dma mask 36bit failed!\n");
  2217. else
  2218. pci_set_consistent_dma_mask(intel_private.pcidev,
  2219. DMA_BIT_MASK(36));
  2220. }
  2221. pci_set_drvdata(pdev, bridge);
  2222. err = agp_add_bridge(bridge);
  2223. if (!err)
  2224. intel_agp_enabled = 1;
  2225. return err;
  2226. }
  2227. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2228. {
  2229. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2230. agp_remove_bridge(bridge);
  2231. if (intel_private.pcidev)
  2232. pci_dev_put(intel_private.pcidev);
  2233. agp_put_bridge(bridge);
  2234. }
  2235. #ifdef CONFIG_PM
  2236. static int agp_intel_resume(struct pci_dev *pdev)
  2237. {
  2238. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2239. int ret_val;
  2240. if (bridge->driver == &intel_generic_driver)
  2241. intel_configure();
  2242. else if (bridge->driver == &intel_850_driver)
  2243. intel_850_configure();
  2244. else if (bridge->driver == &intel_845_driver)
  2245. intel_845_configure();
  2246. else if (bridge->driver == &intel_830mp_driver)
  2247. intel_830mp_configure();
  2248. else if (bridge->driver == &intel_915_driver)
  2249. intel_i915_configure();
  2250. else if (bridge->driver == &intel_830_driver)
  2251. intel_i830_configure();
  2252. else if (bridge->driver == &intel_810_driver)
  2253. intel_i810_configure();
  2254. else if (bridge->driver == &intel_i965_driver)
  2255. intel_i915_configure();
  2256. ret_val = agp_rebind_memory();
  2257. if (ret_val != 0)
  2258. return ret_val;
  2259. return 0;
  2260. }
  2261. #endif
  2262. static struct pci_device_id agp_intel_pci_table[] = {
  2263. #define ID(x) \
  2264. { \
  2265. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2266. .class_mask = ~0, \
  2267. .vendor = PCI_VENDOR_ID_INTEL, \
  2268. .device = x, \
  2269. .subvendor = PCI_ANY_ID, \
  2270. .subdevice = PCI_ANY_ID, \
  2271. }
  2272. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2273. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2274. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2275. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2276. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2277. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2278. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2279. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2280. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2281. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2282. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2283. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2284. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2285. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2286. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2287. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2288. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2289. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2290. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2291. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2292. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2293. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2294. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2295. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2296. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2297. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2298. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2299. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2300. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2301. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2302. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2303. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2304. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2305. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2306. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2307. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2308. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2309. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2310. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2311. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2312. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2313. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2314. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2315. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2316. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2317. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2318. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2319. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2320. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  2321. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
  2322. ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB),
  2323. { }
  2324. };
  2325. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2326. static struct pci_driver agp_intel_pci_driver = {
  2327. .name = "agpgart-intel",
  2328. .id_table = agp_intel_pci_table,
  2329. .probe = agp_intel_probe,
  2330. .remove = __devexit_p(agp_intel_remove),
  2331. #ifdef CONFIG_PM
  2332. .resume = agp_intel_resume,
  2333. #endif
  2334. };
  2335. static int __init agp_intel_init(void)
  2336. {
  2337. if (agp_off)
  2338. return -EINVAL;
  2339. return pci_register_driver(&agp_intel_pci_driver);
  2340. }
  2341. static void __exit agp_intel_cleanup(void)
  2342. {
  2343. pci_unregister_driver(&agp_intel_pci_driver);
  2344. }
  2345. module_init(agp_intel_init);
  2346. module_exit(agp_intel_cleanup);
  2347. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2348. MODULE_LICENSE("GPL and additional rights");