vmx.c 202 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include <linux/kvm_host.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/mm.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/ftrace_event.h>
  28. #include <linux/slab.h>
  29. #include <linux/tboot.h>
  30. #include "kvm_cache_regs.h"
  31. #include "x86.h"
  32. #include <asm/io.h>
  33. #include <asm/desc.h>
  34. #include <asm/vmx.h>
  35. #include <asm/virtext.h>
  36. #include <asm/mce.h>
  37. #include <asm/i387.h>
  38. #include <asm/xcr.h>
  39. #include "trace.h"
  40. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  41. #define __ex_clear(x, reg) \
  42. ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
  43. MODULE_AUTHOR("Qumranet");
  44. MODULE_LICENSE("GPL");
  45. static int __read_mostly bypass_guest_pf = 1;
  46. module_param(bypass_guest_pf, bool, S_IRUGO);
  47. static int __read_mostly enable_vpid = 1;
  48. module_param_named(vpid, enable_vpid, bool, 0444);
  49. static int __read_mostly flexpriority_enabled = 1;
  50. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  51. static int __read_mostly enable_ept = 1;
  52. module_param_named(ept, enable_ept, bool, S_IRUGO);
  53. static int __read_mostly enable_unrestricted_guest = 1;
  54. module_param_named(unrestricted_guest,
  55. enable_unrestricted_guest, bool, S_IRUGO);
  56. static int __read_mostly emulate_invalid_guest_state = 0;
  57. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  58. static int __read_mostly vmm_exclusive = 1;
  59. module_param(vmm_exclusive, bool, S_IRUGO);
  60. static int __read_mostly yield_on_hlt = 1;
  61. module_param(yield_on_hlt, bool, S_IRUGO);
  62. /*
  63. * If nested=1, nested virtualization is supported, i.e., guests may use
  64. * VMX and be a hypervisor for its own guests. If nested=0, guests may not
  65. * use VMX instructions.
  66. */
  67. static int __read_mostly nested = 0;
  68. module_param(nested, bool, S_IRUGO);
  69. #define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
  70. (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
  71. #define KVM_GUEST_CR0_MASK \
  72. (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  73. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
  74. (X86_CR0_WP | X86_CR0_NE)
  75. #define KVM_VM_CR0_ALWAYS_ON \
  76. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  77. #define KVM_CR4_GUEST_OWNED_BITS \
  78. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  79. | X86_CR4_OSXMMEXCPT)
  80. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  81. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  82. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  83. /*
  84. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  85. * ple_gap: upper bound on the amount of time between two successive
  86. * executions of PAUSE in a loop. Also indicate if ple enabled.
  87. * According to test, this time is usually smaller than 128 cycles.
  88. * ple_window: upper bound on the amount of time a guest is allowed to execute
  89. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  90. * less than 2^12 cycles
  91. * Time is measured based on a counter that runs at the same rate as the TSC,
  92. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  93. */
  94. #define KVM_VMX_DEFAULT_PLE_GAP 128
  95. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  96. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  97. module_param(ple_gap, int, S_IRUGO);
  98. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  99. module_param(ple_window, int, S_IRUGO);
  100. #define NR_AUTOLOAD_MSRS 1
  101. #define VMCS02_POOL_SIZE 1
  102. struct vmcs {
  103. u32 revision_id;
  104. u32 abort;
  105. char data[0];
  106. };
  107. /*
  108. * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
  109. * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
  110. * loaded on this CPU (so we can clear them if the CPU goes down).
  111. */
  112. struct loaded_vmcs {
  113. struct vmcs *vmcs;
  114. int cpu;
  115. int launched;
  116. struct list_head loaded_vmcss_on_cpu_link;
  117. };
  118. struct shared_msr_entry {
  119. unsigned index;
  120. u64 data;
  121. u64 mask;
  122. };
  123. /*
  124. * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
  125. * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
  126. * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
  127. * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
  128. * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
  129. * More than one of these structures may exist, if L1 runs multiple L2 guests.
  130. * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
  131. * underlying hardware which will be used to run L2.
  132. * This structure is packed to ensure that its layout is identical across
  133. * machines (necessary for live migration).
  134. * If there are changes in this struct, VMCS12_REVISION must be changed.
  135. */
  136. typedef u64 natural_width;
  137. struct __packed vmcs12 {
  138. /* According to the Intel spec, a VMCS region must start with the
  139. * following two fields. Then follow implementation-specific data.
  140. */
  141. u32 revision_id;
  142. u32 abort;
  143. u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
  144. u32 padding[7]; /* room for future expansion */
  145. u64 io_bitmap_a;
  146. u64 io_bitmap_b;
  147. u64 msr_bitmap;
  148. u64 vm_exit_msr_store_addr;
  149. u64 vm_exit_msr_load_addr;
  150. u64 vm_entry_msr_load_addr;
  151. u64 tsc_offset;
  152. u64 virtual_apic_page_addr;
  153. u64 apic_access_addr;
  154. u64 ept_pointer;
  155. u64 guest_physical_address;
  156. u64 vmcs_link_pointer;
  157. u64 guest_ia32_debugctl;
  158. u64 guest_ia32_pat;
  159. u64 guest_ia32_efer;
  160. u64 guest_ia32_perf_global_ctrl;
  161. u64 guest_pdptr0;
  162. u64 guest_pdptr1;
  163. u64 guest_pdptr2;
  164. u64 guest_pdptr3;
  165. u64 host_ia32_pat;
  166. u64 host_ia32_efer;
  167. u64 host_ia32_perf_global_ctrl;
  168. u64 padding64[8]; /* room for future expansion */
  169. /*
  170. * To allow migration of L1 (complete with its L2 guests) between
  171. * machines of different natural widths (32 or 64 bit), we cannot have
  172. * unsigned long fields with no explict size. We use u64 (aliased
  173. * natural_width) instead. Luckily, x86 is little-endian.
  174. */
  175. natural_width cr0_guest_host_mask;
  176. natural_width cr4_guest_host_mask;
  177. natural_width cr0_read_shadow;
  178. natural_width cr4_read_shadow;
  179. natural_width cr3_target_value0;
  180. natural_width cr3_target_value1;
  181. natural_width cr3_target_value2;
  182. natural_width cr3_target_value3;
  183. natural_width exit_qualification;
  184. natural_width guest_linear_address;
  185. natural_width guest_cr0;
  186. natural_width guest_cr3;
  187. natural_width guest_cr4;
  188. natural_width guest_es_base;
  189. natural_width guest_cs_base;
  190. natural_width guest_ss_base;
  191. natural_width guest_ds_base;
  192. natural_width guest_fs_base;
  193. natural_width guest_gs_base;
  194. natural_width guest_ldtr_base;
  195. natural_width guest_tr_base;
  196. natural_width guest_gdtr_base;
  197. natural_width guest_idtr_base;
  198. natural_width guest_dr7;
  199. natural_width guest_rsp;
  200. natural_width guest_rip;
  201. natural_width guest_rflags;
  202. natural_width guest_pending_dbg_exceptions;
  203. natural_width guest_sysenter_esp;
  204. natural_width guest_sysenter_eip;
  205. natural_width host_cr0;
  206. natural_width host_cr3;
  207. natural_width host_cr4;
  208. natural_width host_fs_base;
  209. natural_width host_gs_base;
  210. natural_width host_tr_base;
  211. natural_width host_gdtr_base;
  212. natural_width host_idtr_base;
  213. natural_width host_ia32_sysenter_esp;
  214. natural_width host_ia32_sysenter_eip;
  215. natural_width host_rsp;
  216. natural_width host_rip;
  217. natural_width paddingl[8]; /* room for future expansion */
  218. u32 pin_based_vm_exec_control;
  219. u32 cpu_based_vm_exec_control;
  220. u32 exception_bitmap;
  221. u32 page_fault_error_code_mask;
  222. u32 page_fault_error_code_match;
  223. u32 cr3_target_count;
  224. u32 vm_exit_controls;
  225. u32 vm_exit_msr_store_count;
  226. u32 vm_exit_msr_load_count;
  227. u32 vm_entry_controls;
  228. u32 vm_entry_msr_load_count;
  229. u32 vm_entry_intr_info_field;
  230. u32 vm_entry_exception_error_code;
  231. u32 vm_entry_instruction_len;
  232. u32 tpr_threshold;
  233. u32 secondary_vm_exec_control;
  234. u32 vm_instruction_error;
  235. u32 vm_exit_reason;
  236. u32 vm_exit_intr_info;
  237. u32 vm_exit_intr_error_code;
  238. u32 idt_vectoring_info_field;
  239. u32 idt_vectoring_error_code;
  240. u32 vm_exit_instruction_len;
  241. u32 vmx_instruction_info;
  242. u32 guest_es_limit;
  243. u32 guest_cs_limit;
  244. u32 guest_ss_limit;
  245. u32 guest_ds_limit;
  246. u32 guest_fs_limit;
  247. u32 guest_gs_limit;
  248. u32 guest_ldtr_limit;
  249. u32 guest_tr_limit;
  250. u32 guest_gdtr_limit;
  251. u32 guest_idtr_limit;
  252. u32 guest_es_ar_bytes;
  253. u32 guest_cs_ar_bytes;
  254. u32 guest_ss_ar_bytes;
  255. u32 guest_ds_ar_bytes;
  256. u32 guest_fs_ar_bytes;
  257. u32 guest_gs_ar_bytes;
  258. u32 guest_ldtr_ar_bytes;
  259. u32 guest_tr_ar_bytes;
  260. u32 guest_interruptibility_info;
  261. u32 guest_activity_state;
  262. u32 guest_sysenter_cs;
  263. u32 host_ia32_sysenter_cs;
  264. u32 padding32[8]; /* room for future expansion */
  265. u16 virtual_processor_id;
  266. u16 guest_es_selector;
  267. u16 guest_cs_selector;
  268. u16 guest_ss_selector;
  269. u16 guest_ds_selector;
  270. u16 guest_fs_selector;
  271. u16 guest_gs_selector;
  272. u16 guest_ldtr_selector;
  273. u16 guest_tr_selector;
  274. u16 host_es_selector;
  275. u16 host_cs_selector;
  276. u16 host_ss_selector;
  277. u16 host_ds_selector;
  278. u16 host_fs_selector;
  279. u16 host_gs_selector;
  280. u16 host_tr_selector;
  281. };
  282. /*
  283. * VMCS12_REVISION is an arbitrary id that should be changed if the content or
  284. * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
  285. * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
  286. */
  287. #define VMCS12_REVISION 0x11e57ed0
  288. /*
  289. * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
  290. * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
  291. * current implementation, 4K are reserved to avoid future complications.
  292. */
  293. #define VMCS12_SIZE 0x1000
  294. /* Used to remember the last vmcs02 used for some recently used vmcs12s */
  295. struct vmcs02_list {
  296. struct list_head list;
  297. gpa_t vmptr;
  298. struct loaded_vmcs vmcs02;
  299. };
  300. /*
  301. * The nested_vmx structure is part of vcpu_vmx, and holds information we need
  302. * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
  303. */
  304. struct nested_vmx {
  305. /* Has the level1 guest done vmxon? */
  306. bool vmxon;
  307. /* The guest-physical address of the current VMCS L1 keeps for L2 */
  308. gpa_t current_vmptr;
  309. /* The host-usable pointer to the above */
  310. struct page *current_vmcs12_page;
  311. struct vmcs12 *current_vmcs12;
  312. /* vmcs02_list cache of VMCSs recently used to run L2 guests */
  313. struct list_head vmcs02_pool;
  314. int vmcs02_num;
  315. u64 vmcs01_tsc_offset;
  316. /* L2 must run next, and mustn't decide to exit to L1. */
  317. bool nested_run_pending;
  318. /*
  319. * Guest pages referred to in vmcs02 with host-physical pointers, so
  320. * we must keep them pinned while L2 runs.
  321. */
  322. struct page *apic_access_page;
  323. };
  324. struct vcpu_vmx {
  325. struct kvm_vcpu vcpu;
  326. unsigned long host_rsp;
  327. u8 fail;
  328. u8 cpl;
  329. bool nmi_known_unmasked;
  330. u32 exit_intr_info;
  331. u32 idt_vectoring_info;
  332. ulong rflags;
  333. struct shared_msr_entry *guest_msrs;
  334. int nmsrs;
  335. int save_nmsrs;
  336. #ifdef CONFIG_X86_64
  337. u64 msr_host_kernel_gs_base;
  338. u64 msr_guest_kernel_gs_base;
  339. #endif
  340. /*
  341. * loaded_vmcs points to the VMCS currently used in this vcpu. For a
  342. * non-nested (L1) guest, it always points to vmcs01. For a nested
  343. * guest (L2), it points to a different VMCS.
  344. */
  345. struct loaded_vmcs vmcs01;
  346. struct loaded_vmcs *loaded_vmcs;
  347. bool __launched; /* temporary, used in vmx_vcpu_run */
  348. struct msr_autoload {
  349. unsigned nr;
  350. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  351. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  352. } msr_autoload;
  353. struct {
  354. int loaded;
  355. u16 fs_sel, gs_sel, ldt_sel;
  356. int gs_ldt_reload_needed;
  357. int fs_reload_needed;
  358. } host_state;
  359. struct {
  360. int vm86_active;
  361. ulong save_rflags;
  362. struct kvm_save_segment {
  363. u16 selector;
  364. unsigned long base;
  365. u32 limit;
  366. u32 ar;
  367. } tr, es, ds, fs, gs;
  368. } rmode;
  369. struct {
  370. u32 bitmask; /* 4 bits per segment (1 bit per field) */
  371. struct kvm_save_segment seg[8];
  372. } segment_cache;
  373. int vpid;
  374. bool emulation_required;
  375. /* Support for vnmi-less CPUs */
  376. int soft_vnmi_blocked;
  377. ktime_t entry_time;
  378. s64 vnmi_blocked_time;
  379. u32 exit_reason;
  380. bool rdtscp_enabled;
  381. /* Support for a guest hypervisor (nested VMX) */
  382. struct nested_vmx nested;
  383. };
  384. enum segment_cache_field {
  385. SEG_FIELD_SEL = 0,
  386. SEG_FIELD_BASE = 1,
  387. SEG_FIELD_LIMIT = 2,
  388. SEG_FIELD_AR = 3,
  389. SEG_FIELD_NR = 4
  390. };
  391. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  392. {
  393. return container_of(vcpu, struct vcpu_vmx, vcpu);
  394. }
  395. #define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
  396. #define FIELD(number, name) [number] = VMCS12_OFFSET(name)
  397. #define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
  398. [number##_HIGH] = VMCS12_OFFSET(name)+4
  399. static unsigned short vmcs_field_to_offset_table[] = {
  400. FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
  401. FIELD(GUEST_ES_SELECTOR, guest_es_selector),
  402. FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
  403. FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
  404. FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
  405. FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
  406. FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
  407. FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
  408. FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
  409. FIELD(HOST_ES_SELECTOR, host_es_selector),
  410. FIELD(HOST_CS_SELECTOR, host_cs_selector),
  411. FIELD(HOST_SS_SELECTOR, host_ss_selector),
  412. FIELD(HOST_DS_SELECTOR, host_ds_selector),
  413. FIELD(HOST_FS_SELECTOR, host_fs_selector),
  414. FIELD(HOST_GS_SELECTOR, host_gs_selector),
  415. FIELD(HOST_TR_SELECTOR, host_tr_selector),
  416. FIELD64(IO_BITMAP_A, io_bitmap_a),
  417. FIELD64(IO_BITMAP_B, io_bitmap_b),
  418. FIELD64(MSR_BITMAP, msr_bitmap),
  419. FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
  420. FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
  421. FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
  422. FIELD64(TSC_OFFSET, tsc_offset),
  423. FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
  424. FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
  425. FIELD64(EPT_POINTER, ept_pointer),
  426. FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
  427. FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
  428. FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
  429. FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
  430. FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
  431. FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
  432. FIELD64(GUEST_PDPTR0, guest_pdptr0),
  433. FIELD64(GUEST_PDPTR1, guest_pdptr1),
  434. FIELD64(GUEST_PDPTR2, guest_pdptr2),
  435. FIELD64(GUEST_PDPTR3, guest_pdptr3),
  436. FIELD64(HOST_IA32_PAT, host_ia32_pat),
  437. FIELD64(HOST_IA32_EFER, host_ia32_efer),
  438. FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
  439. FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
  440. FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
  441. FIELD(EXCEPTION_BITMAP, exception_bitmap),
  442. FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
  443. FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
  444. FIELD(CR3_TARGET_COUNT, cr3_target_count),
  445. FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
  446. FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
  447. FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
  448. FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
  449. FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
  450. FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
  451. FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
  452. FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
  453. FIELD(TPR_THRESHOLD, tpr_threshold),
  454. FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
  455. FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
  456. FIELD(VM_EXIT_REASON, vm_exit_reason),
  457. FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
  458. FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
  459. FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
  460. FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
  461. FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
  462. FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
  463. FIELD(GUEST_ES_LIMIT, guest_es_limit),
  464. FIELD(GUEST_CS_LIMIT, guest_cs_limit),
  465. FIELD(GUEST_SS_LIMIT, guest_ss_limit),
  466. FIELD(GUEST_DS_LIMIT, guest_ds_limit),
  467. FIELD(GUEST_FS_LIMIT, guest_fs_limit),
  468. FIELD(GUEST_GS_LIMIT, guest_gs_limit),
  469. FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
  470. FIELD(GUEST_TR_LIMIT, guest_tr_limit),
  471. FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
  472. FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
  473. FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
  474. FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
  475. FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
  476. FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
  477. FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
  478. FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
  479. FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
  480. FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
  481. FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
  482. FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
  483. FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
  484. FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
  485. FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
  486. FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
  487. FIELD(CR0_READ_SHADOW, cr0_read_shadow),
  488. FIELD(CR4_READ_SHADOW, cr4_read_shadow),
  489. FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
  490. FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
  491. FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
  492. FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
  493. FIELD(EXIT_QUALIFICATION, exit_qualification),
  494. FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
  495. FIELD(GUEST_CR0, guest_cr0),
  496. FIELD(GUEST_CR3, guest_cr3),
  497. FIELD(GUEST_CR4, guest_cr4),
  498. FIELD(GUEST_ES_BASE, guest_es_base),
  499. FIELD(GUEST_CS_BASE, guest_cs_base),
  500. FIELD(GUEST_SS_BASE, guest_ss_base),
  501. FIELD(GUEST_DS_BASE, guest_ds_base),
  502. FIELD(GUEST_FS_BASE, guest_fs_base),
  503. FIELD(GUEST_GS_BASE, guest_gs_base),
  504. FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
  505. FIELD(GUEST_TR_BASE, guest_tr_base),
  506. FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
  507. FIELD(GUEST_IDTR_BASE, guest_idtr_base),
  508. FIELD(GUEST_DR7, guest_dr7),
  509. FIELD(GUEST_RSP, guest_rsp),
  510. FIELD(GUEST_RIP, guest_rip),
  511. FIELD(GUEST_RFLAGS, guest_rflags),
  512. FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
  513. FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
  514. FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
  515. FIELD(HOST_CR0, host_cr0),
  516. FIELD(HOST_CR3, host_cr3),
  517. FIELD(HOST_CR4, host_cr4),
  518. FIELD(HOST_FS_BASE, host_fs_base),
  519. FIELD(HOST_GS_BASE, host_gs_base),
  520. FIELD(HOST_TR_BASE, host_tr_base),
  521. FIELD(HOST_GDTR_BASE, host_gdtr_base),
  522. FIELD(HOST_IDTR_BASE, host_idtr_base),
  523. FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
  524. FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
  525. FIELD(HOST_RSP, host_rsp),
  526. FIELD(HOST_RIP, host_rip),
  527. };
  528. static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
  529. static inline short vmcs_field_to_offset(unsigned long field)
  530. {
  531. if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
  532. return -1;
  533. return vmcs_field_to_offset_table[field];
  534. }
  535. static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
  536. {
  537. return to_vmx(vcpu)->nested.current_vmcs12;
  538. }
  539. static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
  540. {
  541. struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
  542. if (is_error_page(page)) {
  543. kvm_release_page_clean(page);
  544. return NULL;
  545. }
  546. return page;
  547. }
  548. static void nested_release_page(struct page *page)
  549. {
  550. kvm_release_page_dirty(page);
  551. }
  552. static void nested_release_page_clean(struct page *page)
  553. {
  554. kvm_release_page_clean(page);
  555. }
  556. static u64 construct_eptp(unsigned long root_hpa);
  557. static void kvm_cpu_vmxon(u64 addr);
  558. static void kvm_cpu_vmxoff(void);
  559. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
  560. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
  561. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  562. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  563. /*
  564. * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
  565. * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
  566. */
  567. static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
  568. static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
  569. static unsigned long *vmx_io_bitmap_a;
  570. static unsigned long *vmx_io_bitmap_b;
  571. static unsigned long *vmx_msr_bitmap_legacy;
  572. static unsigned long *vmx_msr_bitmap_longmode;
  573. static bool cpu_has_load_ia32_efer;
  574. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  575. static DEFINE_SPINLOCK(vmx_vpid_lock);
  576. static struct vmcs_config {
  577. int size;
  578. int order;
  579. u32 revision_id;
  580. u32 pin_based_exec_ctrl;
  581. u32 cpu_based_exec_ctrl;
  582. u32 cpu_based_2nd_exec_ctrl;
  583. u32 vmexit_ctrl;
  584. u32 vmentry_ctrl;
  585. } vmcs_config;
  586. static struct vmx_capability {
  587. u32 ept;
  588. u32 vpid;
  589. } vmx_capability;
  590. #define VMX_SEGMENT_FIELD(seg) \
  591. [VCPU_SREG_##seg] = { \
  592. .selector = GUEST_##seg##_SELECTOR, \
  593. .base = GUEST_##seg##_BASE, \
  594. .limit = GUEST_##seg##_LIMIT, \
  595. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  596. }
  597. static struct kvm_vmx_segment_field {
  598. unsigned selector;
  599. unsigned base;
  600. unsigned limit;
  601. unsigned ar_bytes;
  602. } kvm_vmx_segment_fields[] = {
  603. VMX_SEGMENT_FIELD(CS),
  604. VMX_SEGMENT_FIELD(DS),
  605. VMX_SEGMENT_FIELD(ES),
  606. VMX_SEGMENT_FIELD(FS),
  607. VMX_SEGMENT_FIELD(GS),
  608. VMX_SEGMENT_FIELD(SS),
  609. VMX_SEGMENT_FIELD(TR),
  610. VMX_SEGMENT_FIELD(LDTR),
  611. };
  612. static u64 host_efer;
  613. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  614. /*
  615. * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
  616. * away by decrementing the array size.
  617. */
  618. static const u32 vmx_msr_index[] = {
  619. #ifdef CONFIG_X86_64
  620. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  621. #endif
  622. MSR_EFER, MSR_TSC_AUX, MSR_STAR,
  623. };
  624. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  625. static inline bool is_page_fault(u32 intr_info)
  626. {
  627. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  628. INTR_INFO_VALID_MASK)) ==
  629. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  630. }
  631. static inline bool is_no_device(u32 intr_info)
  632. {
  633. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  634. INTR_INFO_VALID_MASK)) ==
  635. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  636. }
  637. static inline bool is_invalid_opcode(u32 intr_info)
  638. {
  639. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  640. INTR_INFO_VALID_MASK)) ==
  641. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  642. }
  643. static inline bool is_external_interrupt(u32 intr_info)
  644. {
  645. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  646. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  647. }
  648. static inline bool is_machine_check(u32 intr_info)
  649. {
  650. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  651. INTR_INFO_VALID_MASK)) ==
  652. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  653. }
  654. static inline bool cpu_has_vmx_msr_bitmap(void)
  655. {
  656. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  657. }
  658. static inline bool cpu_has_vmx_tpr_shadow(void)
  659. {
  660. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  661. }
  662. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  663. {
  664. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  665. }
  666. static inline bool cpu_has_secondary_exec_ctrls(void)
  667. {
  668. return vmcs_config.cpu_based_exec_ctrl &
  669. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  670. }
  671. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  672. {
  673. return vmcs_config.cpu_based_2nd_exec_ctrl &
  674. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  675. }
  676. static inline bool cpu_has_vmx_flexpriority(void)
  677. {
  678. return cpu_has_vmx_tpr_shadow() &&
  679. cpu_has_vmx_virtualize_apic_accesses();
  680. }
  681. static inline bool cpu_has_vmx_ept_execute_only(void)
  682. {
  683. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  684. }
  685. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  686. {
  687. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  688. }
  689. static inline bool cpu_has_vmx_eptp_writeback(void)
  690. {
  691. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  692. }
  693. static inline bool cpu_has_vmx_ept_2m_page(void)
  694. {
  695. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  696. }
  697. static inline bool cpu_has_vmx_ept_1g_page(void)
  698. {
  699. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  700. }
  701. static inline bool cpu_has_vmx_ept_4levels(void)
  702. {
  703. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  704. }
  705. static inline bool cpu_has_vmx_invept_individual_addr(void)
  706. {
  707. return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
  708. }
  709. static inline bool cpu_has_vmx_invept_context(void)
  710. {
  711. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  712. }
  713. static inline bool cpu_has_vmx_invept_global(void)
  714. {
  715. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  716. }
  717. static inline bool cpu_has_vmx_invvpid_single(void)
  718. {
  719. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  720. }
  721. static inline bool cpu_has_vmx_invvpid_global(void)
  722. {
  723. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  724. }
  725. static inline bool cpu_has_vmx_ept(void)
  726. {
  727. return vmcs_config.cpu_based_2nd_exec_ctrl &
  728. SECONDARY_EXEC_ENABLE_EPT;
  729. }
  730. static inline bool cpu_has_vmx_unrestricted_guest(void)
  731. {
  732. return vmcs_config.cpu_based_2nd_exec_ctrl &
  733. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  734. }
  735. static inline bool cpu_has_vmx_ple(void)
  736. {
  737. return vmcs_config.cpu_based_2nd_exec_ctrl &
  738. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  739. }
  740. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  741. {
  742. return flexpriority_enabled && irqchip_in_kernel(kvm);
  743. }
  744. static inline bool cpu_has_vmx_vpid(void)
  745. {
  746. return vmcs_config.cpu_based_2nd_exec_ctrl &
  747. SECONDARY_EXEC_ENABLE_VPID;
  748. }
  749. static inline bool cpu_has_vmx_rdtscp(void)
  750. {
  751. return vmcs_config.cpu_based_2nd_exec_ctrl &
  752. SECONDARY_EXEC_RDTSCP;
  753. }
  754. static inline bool cpu_has_virtual_nmis(void)
  755. {
  756. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  757. }
  758. static inline bool cpu_has_vmx_wbinvd_exit(void)
  759. {
  760. return vmcs_config.cpu_based_2nd_exec_ctrl &
  761. SECONDARY_EXEC_WBINVD_EXITING;
  762. }
  763. static inline bool report_flexpriority(void)
  764. {
  765. return flexpriority_enabled;
  766. }
  767. static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
  768. {
  769. return vmcs12->cpu_based_vm_exec_control & bit;
  770. }
  771. static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
  772. {
  773. return (vmcs12->cpu_based_vm_exec_control &
  774. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
  775. (vmcs12->secondary_vm_exec_control & bit);
  776. }
  777. static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
  778. struct kvm_vcpu *vcpu)
  779. {
  780. return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
  781. }
  782. static inline bool is_exception(u32 intr_info)
  783. {
  784. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  785. == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
  786. }
  787. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
  788. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  789. struct vmcs12 *vmcs12,
  790. u32 reason, unsigned long qualification);
  791. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  792. {
  793. int i;
  794. for (i = 0; i < vmx->nmsrs; ++i)
  795. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  796. return i;
  797. return -1;
  798. }
  799. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  800. {
  801. struct {
  802. u64 vpid : 16;
  803. u64 rsvd : 48;
  804. u64 gva;
  805. } operand = { vpid, 0, gva };
  806. asm volatile (__ex(ASM_VMX_INVVPID)
  807. /* CF==1 or ZF==1 --> rc = -1 */
  808. "; ja 1f ; ud2 ; 1:"
  809. : : "a"(&operand), "c"(ext) : "cc", "memory");
  810. }
  811. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  812. {
  813. struct {
  814. u64 eptp, gpa;
  815. } operand = {eptp, gpa};
  816. asm volatile (__ex(ASM_VMX_INVEPT)
  817. /* CF==1 or ZF==1 --> rc = -1 */
  818. "; ja 1f ; ud2 ; 1:\n"
  819. : : "a" (&operand), "c" (ext) : "cc", "memory");
  820. }
  821. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  822. {
  823. int i;
  824. i = __find_msr_index(vmx, msr);
  825. if (i >= 0)
  826. return &vmx->guest_msrs[i];
  827. return NULL;
  828. }
  829. static void vmcs_clear(struct vmcs *vmcs)
  830. {
  831. u64 phys_addr = __pa(vmcs);
  832. u8 error;
  833. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  834. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  835. : "cc", "memory");
  836. if (error)
  837. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  838. vmcs, phys_addr);
  839. }
  840. static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
  841. {
  842. vmcs_clear(loaded_vmcs->vmcs);
  843. loaded_vmcs->cpu = -1;
  844. loaded_vmcs->launched = 0;
  845. }
  846. static void vmcs_load(struct vmcs *vmcs)
  847. {
  848. u64 phys_addr = __pa(vmcs);
  849. u8 error;
  850. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  851. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  852. : "cc", "memory");
  853. if (error)
  854. printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
  855. vmcs, phys_addr);
  856. }
  857. static void __loaded_vmcs_clear(void *arg)
  858. {
  859. struct loaded_vmcs *loaded_vmcs = arg;
  860. int cpu = raw_smp_processor_id();
  861. if (loaded_vmcs->cpu != cpu)
  862. return; /* vcpu migration can race with cpu offline */
  863. if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
  864. per_cpu(current_vmcs, cpu) = NULL;
  865. list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
  866. loaded_vmcs_init(loaded_vmcs);
  867. }
  868. static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
  869. {
  870. if (loaded_vmcs->cpu != -1)
  871. smp_call_function_single(
  872. loaded_vmcs->cpu, __loaded_vmcs_clear, loaded_vmcs, 1);
  873. }
  874. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  875. {
  876. if (vmx->vpid == 0)
  877. return;
  878. if (cpu_has_vmx_invvpid_single())
  879. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  880. }
  881. static inline void vpid_sync_vcpu_global(void)
  882. {
  883. if (cpu_has_vmx_invvpid_global())
  884. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  885. }
  886. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  887. {
  888. if (cpu_has_vmx_invvpid_single())
  889. vpid_sync_vcpu_single(vmx);
  890. else
  891. vpid_sync_vcpu_global();
  892. }
  893. static inline void ept_sync_global(void)
  894. {
  895. if (cpu_has_vmx_invept_global())
  896. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  897. }
  898. static inline void ept_sync_context(u64 eptp)
  899. {
  900. if (enable_ept) {
  901. if (cpu_has_vmx_invept_context())
  902. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  903. else
  904. ept_sync_global();
  905. }
  906. }
  907. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  908. {
  909. if (enable_ept) {
  910. if (cpu_has_vmx_invept_individual_addr())
  911. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  912. eptp, gpa);
  913. else
  914. ept_sync_context(eptp);
  915. }
  916. }
  917. static __always_inline unsigned long vmcs_readl(unsigned long field)
  918. {
  919. unsigned long value;
  920. asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
  921. : "=a"(value) : "d"(field) : "cc");
  922. return value;
  923. }
  924. static __always_inline u16 vmcs_read16(unsigned long field)
  925. {
  926. return vmcs_readl(field);
  927. }
  928. static __always_inline u32 vmcs_read32(unsigned long field)
  929. {
  930. return vmcs_readl(field);
  931. }
  932. static __always_inline u64 vmcs_read64(unsigned long field)
  933. {
  934. #ifdef CONFIG_X86_64
  935. return vmcs_readl(field);
  936. #else
  937. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  938. #endif
  939. }
  940. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  941. {
  942. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  943. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  944. dump_stack();
  945. }
  946. static void vmcs_writel(unsigned long field, unsigned long value)
  947. {
  948. u8 error;
  949. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  950. : "=q"(error) : "a"(value), "d"(field) : "cc");
  951. if (unlikely(error))
  952. vmwrite_error(field, value);
  953. }
  954. static void vmcs_write16(unsigned long field, u16 value)
  955. {
  956. vmcs_writel(field, value);
  957. }
  958. static void vmcs_write32(unsigned long field, u32 value)
  959. {
  960. vmcs_writel(field, value);
  961. }
  962. static void vmcs_write64(unsigned long field, u64 value)
  963. {
  964. vmcs_writel(field, value);
  965. #ifndef CONFIG_X86_64
  966. asm volatile ("");
  967. vmcs_writel(field+1, value >> 32);
  968. #endif
  969. }
  970. static void vmcs_clear_bits(unsigned long field, u32 mask)
  971. {
  972. vmcs_writel(field, vmcs_readl(field) & ~mask);
  973. }
  974. static void vmcs_set_bits(unsigned long field, u32 mask)
  975. {
  976. vmcs_writel(field, vmcs_readl(field) | mask);
  977. }
  978. static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
  979. {
  980. vmx->segment_cache.bitmask = 0;
  981. }
  982. static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
  983. unsigned field)
  984. {
  985. bool ret;
  986. u32 mask = 1 << (seg * SEG_FIELD_NR + field);
  987. if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
  988. vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
  989. vmx->segment_cache.bitmask = 0;
  990. }
  991. ret = vmx->segment_cache.bitmask & mask;
  992. vmx->segment_cache.bitmask |= mask;
  993. return ret;
  994. }
  995. static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
  996. {
  997. u16 *p = &vmx->segment_cache.seg[seg].selector;
  998. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
  999. *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
  1000. return *p;
  1001. }
  1002. static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
  1003. {
  1004. ulong *p = &vmx->segment_cache.seg[seg].base;
  1005. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
  1006. *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
  1007. return *p;
  1008. }
  1009. static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
  1010. {
  1011. u32 *p = &vmx->segment_cache.seg[seg].limit;
  1012. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
  1013. *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
  1014. return *p;
  1015. }
  1016. static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
  1017. {
  1018. u32 *p = &vmx->segment_cache.seg[seg].ar;
  1019. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
  1020. *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
  1021. return *p;
  1022. }
  1023. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  1024. {
  1025. u32 eb;
  1026. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  1027. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  1028. if ((vcpu->guest_debug &
  1029. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  1030. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  1031. eb |= 1u << BP_VECTOR;
  1032. if (to_vmx(vcpu)->rmode.vm86_active)
  1033. eb = ~0;
  1034. if (enable_ept)
  1035. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  1036. if (vcpu->fpu_active)
  1037. eb &= ~(1u << NM_VECTOR);
  1038. /* When we are running a nested L2 guest and L1 specified for it a
  1039. * certain exception bitmap, we must trap the same exceptions and pass
  1040. * them to L1. When running L2, we will only handle the exceptions
  1041. * specified above if L1 did not want them.
  1042. */
  1043. if (is_guest_mode(vcpu))
  1044. eb |= get_vmcs12(vcpu)->exception_bitmap;
  1045. vmcs_write32(EXCEPTION_BITMAP, eb);
  1046. }
  1047. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  1048. {
  1049. unsigned i;
  1050. struct msr_autoload *m = &vmx->msr_autoload;
  1051. if (msr == MSR_EFER && cpu_has_load_ia32_efer) {
  1052. vmcs_clear_bits(VM_ENTRY_CONTROLS, VM_ENTRY_LOAD_IA32_EFER);
  1053. vmcs_clear_bits(VM_EXIT_CONTROLS, VM_EXIT_LOAD_IA32_EFER);
  1054. return;
  1055. }
  1056. for (i = 0; i < m->nr; ++i)
  1057. if (m->guest[i].index == msr)
  1058. break;
  1059. if (i == m->nr)
  1060. return;
  1061. --m->nr;
  1062. m->guest[i] = m->guest[m->nr];
  1063. m->host[i] = m->host[m->nr];
  1064. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1065. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1066. }
  1067. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  1068. u64 guest_val, u64 host_val)
  1069. {
  1070. unsigned i;
  1071. struct msr_autoload *m = &vmx->msr_autoload;
  1072. if (msr == MSR_EFER && cpu_has_load_ia32_efer) {
  1073. vmcs_write64(GUEST_IA32_EFER, guest_val);
  1074. vmcs_write64(HOST_IA32_EFER, host_val);
  1075. vmcs_set_bits(VM_ENTRY_CONTROLS, VM_ENTRY_LOAD_IA32_EFER);
  1076. vmcs_set_bits(VM_EXIT_CONTROLS, VM_EXIT_LOAD_IA32_EFER);
  1077. return;
  1078. }
  1079. for (i = 0; i < m->nr; ++i)
  1080. if (m->guest[i].index == msr)
  1081. break;
  1082. if (i == m->nr) {
  1083. ++m->nr;
  1084. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1085. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1086. }
  1087. m->guest[i].index = msr;
  1088. m->guest[i].value = guest_val;
  1089. m->host[i].index = msr;
  1090. m->host[i].value = host_val;
  1091. }
  1092. static void reload_tss(void)
  1093. {
  1094. /*
  1095. * VT restores TR but not its size. Useless.
  1096. */
  1097. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1098. struct desc_struct *descs;
  1099. descs = (void *)gdt->address;
  1100. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  1101. load_TR_desc();
  1102. }
  1103. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  1104. {
  1105. u64 guest_efer;
  1106. u64 ignore_bits;
  1107. guest_efer = vmx->vcpu.arch.efer;
  1108. /*
  1109. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  1110. * outside long mode
  1111. */
  1112. ignore_bits = EFER_NX | EFER_SCE;
  1113. #ifdef CONFIG_X86_64
  1114. ignore_bits |= EFER_LMA | EFER_LME;
  1115. /* SCE is meaningful only in long mode on Intel */
  1116. if (guest_efer & EFER_LMA)
  1117. ignore_bits &= ~(u64)EFER_SCE;
  1118. #endif
  1119. guest_efer &= ~ignore_bits;
  1120. guest_efer |= host_efer & ignore_bits;
  1121. vmx->guest_msrs[efer_offset].data = guest_efer;
  1122. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  1123. clear_atomic_switch_msr(vmx, MSR_EFER);
  1124. /* On ept, can't emulate nx, and must switch nx atomically */
  1125. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  1126. guest_efer = vmx->vcpu.arch.efer;
  1127. if (!(guest_efer & EFER_LMA))
  1128. guest_efer &= ~EFER_LME;
  1129. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  1130. return false;
  1131. }
  1132. return true;
  1133. }
  1134. static unsigned long segment_base(u16 selector)
  1135. {
  1136. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1137. struct desc_struct *d;
  1138. unsigned long table_base;
  1139. unsigned long v;
  1140. if (!(selector & ~3))
  1141. return 0;
  1142. table_base = gdt->address;
  1143. if (selector & 4) { /* from ldt */
  1144. u16 ldt_selector = kvm_read_ldt();
  1145. if (!(ldt_selector & ~3))
  1146. return 0;
  1147. table_base = segment_base(ldt_selector);
  1148. }
  1149. d = (struct desc_struct *)(table_base + (selector & ~7));
  1150. v = get_desc_base(d);
  1151. #ifdef CONFIG_X86_64
  1152. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  1153. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  1154. #endif
  1155. return v;
  1156. }
  1157. static inline unsigned long kvm_read_tr_base(void)
  1158. {
  1159. u16 tr;
  1160. asm("str %0" : "=g"(tr));
  1161. return segment_base(tr);
  1162. }
  1163. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  1164. {
  1165. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1166. int i;
  1167. if (vmx->host_state.loaded)
  1168. return;
  1169. vmx->host_state.loaded = 1;
  1170. /*
  1171. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1172. * allow segment selectors with cpl > 0 or ti == 1.
  1173. */
  1174. vmx->host_state.ldt_sel = kvm_read_ldt();
  1175. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  1176. savesegment(fs, vmx->host_state.fs_sel);
  1177. if (!(vmx->host_state.fs_sel & 7)) {
  1178. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  1179. vmx->host_state.fs_reload_needed = 0;
  1180. } else {
  1181. vmcs_write16(HOST_FS_SELECTOR, 0);
  1182. vmx->host_state.fs_reload_needed = 1;
  1183. }
  1184. savesegment(gs, vmx->host_state.gs_sel);
  1185. if (!(vmx->host_state.gs_sel & 7))
  1186. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  1187. else {
  1188. vmcs_write16(HOST_GS_SELECTOR, 0);
  1189. vmx->host_state.gs_ldt_reload_needed = 1;
  1190. }
  1191. #ifdef CONFIG_X86_64
  1192. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1193. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1194. #else
  1195. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  1196. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  1197. #endif
  1198. #ifdef CONFIG_X86_64
  1199. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1200. if (is_long_mode(&vmx->vcpu))
  1201. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1202. #endif
  1203. for (i = 0; i < vmx->save_nmsrs; ++i)
  1204. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  1205. vmx->guest_msrs[i].data,
  1206. vmx->guest_msrs[i].mask);
  1207. }
  1208. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  1209. {
  1210. if (!vmx->host_state.loaded)
  1211. return;
  1212. ++vmx->vcpu.stat.host_state_reload;
  1213. vmx->host_state.loaded = 0;
  1214. #ifdef CONFIG_X86_64
  1215. if (is_long_mode(&vmx->vcpu))
  1216. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1217. #endif
  1218. if (vmx->host_state.gs_ldt_reload_needed) {
  1219. kvm_load_ldt(vmx->host_state.ldt_sel);
  1220. #ifdef CONFIG_X86_64
  1221. load_gs_index(vmx->host_state.gs_sel);
  1222. #else
  1223. loadsegment(gs, vmx->host_state.gs_sel);
  1224. #endif
  1225. }
  1226. if (vmx->host_state.fs_reload_needed)
  1227. loadsegment(fs, vmx->host_state.fs_sel);
  1228. reload_tss();
  1229. #ifdef CONFIG_X86_64
  1230. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1231. #endif
  1232. if (current_thread_info()->status & TS_USEDFPU)
  1233. clts();
  1234. load_gdt(&__get_cpu_var(host_gdt));
  1235. }
  1236. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  1237. {
  1238. preempt_disable();
  1239. __vmx_load_host_state(vmx);
  1240. preempt_enable();
  1241. }
  1242. /*
  1243. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  1244. * vcpu mutex is already taken.
  1245. */
  1246. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1247. {
  1248. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1249. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1250. if (!vmm_exclusive)
  1251. kvm_cpu_vmxon(phys_addr);
  1252. else if (vmx->loaded_vmcs->cpu != cpu)
  1253. loaded_vmcs_clear(vmx->loaded_vmcs);
  1254. if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
  1255. per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
  1256. vmcs_load(vmx->loaded_vmcs->vmcs);
  1257. }
  1258. if (vmx->loaded_vmcs->cpu != cpu) {
  1259. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1260. unsigned long sysenter_esp;
  1261. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  1262. local_irq_disable();
  1263. list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
  1264. &per_cpu(loaded_vmcss_on_cpu, cpu));
  1265. local_irq_enable();
  1266. /*
  1267. * Linux uses per-cpu TSS and GDT, so set these when switching
  1268. * processors.
  1269. */
  1270. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  1271. vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
  1272. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  1273. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  1274. vmx->loaded_vmcs->cpu = cpu;
  1275. }
  1276. }
  1277. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  1278. {
  1279. __vmx_load_host_state(to_vmx(vcpu));
  1280. if (!vmm_exclusive) {
  1281. __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
  1282. vcpu->cpu = -1;
  1283. kvm_cpu_vmxoff();
  1284. }
  1285. }
  1286. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  1287. {
  1288. ulong cr0;
  1289. if (vcpu->fpu_active)
  1290. return;
  1291. vcpu->fpu_active = 1;
  1292. cr0 = vmcs_readl(GUEST_CR0);
  1293. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  1294. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  1295. vmcs_writel(GUEST_CR0, cr0);
  1296. update_exception_bitmap(vcpu);
  1297. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  1298. if (is_guest_mode(vcpu))
  1299. vcpu->arch.cr0_guest_owned_bits &=
  1300. ~get_vmcs12(vcpu)->cr0_guest_host_mask;
  1301. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1302. }
  1303. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  1304. /*
  1305. * Return the cr0 value that a nested guest would read. This is a combination
  1306. * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
  1307. * its hypervisor (cr0_read_shadow).
  1308. */
  1309. static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
  1310. {
  1311. return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
  1312. (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
  1313. }
  1314. static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
  1315. {
  1316. return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
  1317. (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
  1318. }
  1319. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  1320. {
  1321. /* Note that there is no vcpu->fpu_active = 0 here. The caller must
  1322. * set this *before* calling this function.
  1323. */
  1324. vmx_decache_cr0_guest_bits(vcpu);
  1325. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  1326. update_exception_bitmap(vcpu);
  1327. vcpu->arch.cr0_guest_owned_bits = 0;
  1328. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1329. if (is_guest_mode(vcpu)) {
  1330. /*
  1331. * L1's specified read shadow might not contain the TS bit,
  1332. * so now that we turned on shadowing of this bit, we need to
  1333. * set this bit of the shadow. Like in nested_vmx_run we need
  1334. * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
  1335. * up-to-date here because we just decached cr0.TS (and we'll
  1336. * only update vmcs12->guest_cr0 on nested exit).
  1337. */
  1338. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1339. vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
  1340. (vcpu->arch.cr0 & X86_CR0_TS);
  1341. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  1342. } else
  1343. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  1344. }
  1345. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  1346. {
  1347. unsigned long rflags, save_rflags;
  1348. if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
  1349. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1350. rflags = vmcs_readl(GUEST_RFLAGS);
  1351. if (to_vmx(vcpu)->rmode.vm86_active) {
  1352. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1353. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  1354. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1355. }
  1356. to_vmx(vcpu)->rflags = rflags;
  1357. }
  1358. return to_vmx(vcpu)->rflags;
  1359. }
  1360. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  1361. {
  1362. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1363. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  1364. to_vmx(vcpu)->rflags = rflags;
  1365. if (to_vmx(vcpu)->rmode.vm86_active) {
  1366. to_vmx(vcpu)->rmode.save_rflags = rflags;
  1367. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1368. }
  1369. vmcs_writel(GUEST_RFLAGS, rflags);
  1370. }
  1371. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1372. {
  1373. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1374. int ret = 0;
  1375. if (interruptibility & GUEST_INTR_STATE_STI)
  1376. ret |= KVM_X86_SHADOW_INT_STI;
  1377. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  1378. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  1379. return ret & mask;
  1380. }
  1381. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1382. {
  1383. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1384. u32 interruptibility = interruptibility_old;
  1385. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  1386. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  1387. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  1388. else if (mask & KVM_X86_SHADOW_INT_STI)
  1389. interruptibility |= GUEST_INTR_STATE_STI;
  1390. if ((interruptibility != interruptibility_old))
  1391. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  1392. }
  1393. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  1394. {
  1395. unsigned long rip;
  1396. rip = kvm_rip_read(vcpu);
  1397. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1398. kvm_rip_write(vcpu, rip);
  1399. /* skipping an emulated instruction also counts */
  1400. vmx_set_interrupt_shadow(vcpu, 0);
  1401. }
  1402. static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
  1403. {
  1404. /* Ensure that we clear the HLT state in the VMCS. We don't need to
  1405. * explicitly skip the instruction because if the HLT state is set, then
  1406. * the instruction is already executing and RIP has already been
  1407. * advanced. */
  1408. if (!yield_on_hlt &&
  1409. vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
  1410. vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
  1411. }
  1412. /*
  1413. * KVM wants to inject page-faults which it got to the guest. This function
  1414. * checks whether in a nested guest, we need to inject them to L1 or L2.
  1415. * This function assumes it is called with the exit reason in vmcs02 being
  1416. * a #PF exception (this is the only case in which KVM injects a #PF when L2
  1417. * is running).
  1418. */
  1419. static int nested_pf_handled(struct kvm_vcpu *vcpu)
  1420. {
  1421. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1422. /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
  1423. if (!(vmcs12->exception_bitmap & PF_VECTOR))
  1424. return 0;
  1425. nested_vmx_vmexit(vcpu);
  1426. return 1;
  1427. }
  1428. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  1429. bool has_error_code, u32 error_code,
  1430. bool reinject)
  1431. {
  1432. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1433. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  1434. if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
  1435. nested_pf_handled(vcpu))
  1436. return;
  1437. if (has_error_code) {
  1438. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  1439. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  1440. }
  1441. if (vmx->rmode.vm86_active) {
  1442. int inc_eip = 0;
  1443. if (kvm_exception_is_soft(nr))
  1444. inc_eip = vcpu->arch.event_exit_inst_len;
  1445. if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
  1446. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1447. return;
  1448. }
  1449. if (kvm_exception_is_soft(nr)) {
  1450. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1451. vmx->vcpu.arch.event_exit_inst_len);
  1452. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  1453. } else
  1454. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  1455. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  1456. vmx_clear_hlt(vcpu);
  1457. }
  1458. static bool vmx_rdtscp_supported(void)
  1459. {
  1460. return cpu_has_vmx_rdtscp();
  1461. }
  1462. /*
  1463. * Swap MSR entry in host/guest MSR entry array.
  1464. */
  1465. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  1466. {
  1467. struct shared_msr_entry tmp;
  1468. tmp = vmx->guest_msrs[to];
  1469. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  1470. vmx->guest_msrs[from] = tmp;
  1471. }
  1472. /*
  1473. * Set up the vmcs to automatically save and restore system
  1474. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  1475. * mode, as fiddling with msrs is very expensive.
  1476. */
  1477. static void setup_msrs(struct vcpu_vmx *vmx)
  1478. {
  1479. int save_nmsrs, index;
  1480. unsigned long *msr_bitmap;
  1481. vmx_load_host_state(vmx);
  1482. save_nmsrs = 0;
  1483. #ifdef CONFIG_X86_64
  1484. if (is_long_mode(&vmx->vcpu)) {
  1485. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  1486. if (index >= 0)
  1487. move_msr_up(vmx, index, save_nmsrs++);
  1488. index = __find_msr_index(vmx, MSR_LSTAR);
  1489. if (index >= 0)
  1490. move_msr_up(vmx, index, save_nmsrs++);
  1491. index = __find_msr_index(vmx, MSR_CSTAR);
  1492. if (index >= 0)
  1493. move_msr_up(vmx, index, save_nmsrs++);
  1494. index = __find_msr_index(vmx, MSR_TSC_AUX);
  1495. if (index >= 0 && vmx->rdtscp_enabled)
  1496. move_msr_up(vmx, index, save_nmsrs++);
  1497. /*
  1498. * MSR_STAR is only needed on long mode guests, and only
  1499. * if efer.sce is enabled.
  1500. */
  1501. index = __find_msr_index(vmx, MSR_STAR);
  1502. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  1503. move_msr_up(vmx, index, save_nmsrs++);
  1504. }
  1505. #endif
  1506. index = __find_msr_index(vmx, MSR_EFER);
  1507. if (index >= 0 && update_transition_efer(vmx, index))
  1508. move_msr_up(vmx, index, save_nmsrs++);
  1509. vmx->save_nmsrs = save_nmsrs;
  1510. if (cpu_has_vmx_msr_bitmap()) {
  1511. if (is_long_mode(&vmx->vcpu))
  1512. msr_bitmap = vmx_msr_bitmap_longmode;
  1513. else
  1514. msr_bitmap = vmx_msr_bitmap_legacy;
  1515. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  1516. }
  1517. }
  1518. /*
  1519. * reads and returns guest's timestamp counter "register"
  1520. * guest_tsc = host_tsc + tsc_offset -- 21.3
  1521. */
  1522. static u64 guest_read_tsc(void)
  1523. {
  1524. u64 host_tsc, tsc_offset;
  1525. rdtscll(host_tsc);
  1526. tsc_offset = vmcs_read64(TSC_OFFSET);
  1527. return host_tsc + tsc_offset;
  1528. }
  1529. /*
  1530. * Empty call-back. Needs to be implemented when VMX enables the SET_TSC_KHZ
  1531. * ioctl. In this case the call-back should update internal vmx state to make
  1532. * the changes effective.
  1533. */
  1534. static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz)
  1535. {
  1536. /* Nothing to do here */
  1537. }
  1538. /*
  1539. * writes 'offset' into guest's timestamp counter offset register
  1540. */
  1541. static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  1542. {
  1543. vmcs_write64(TSC_OFFSET, offset);
  1544. if (is_guest_mode(vcpu))
  1545. /*
  1546. * We're here if L1 chose not to trap the TSC MSR. Since
  1547. * prepare_vmcs12() does not copy tsc_offset, we need to also
  1548. * set the vmcs12 field here.
  1549. */
  1550. get_vmcs12(vcpu)->tsc_offset = offset -
  1551. to_vmx(vcpu)->nested.vmcs01_tsc_offset;
  1552. }
  1553. static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment)
  1554. {
  1555. u64 offset = vmcs_read64(TSC_OFFSET);
  1556. vmcs_write64(TSC_OFFSET, offset + adjustment);
  1557. if (is_guest_mode(vcpu)) {
  1558. /* Even when running L2, the adjustment needs to apply to L1 */
  1559. to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
  1560. }
  1561. }
  1562. static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
  1563. {
  1564. return target_tsc - native_read_tsc();
  1565. }
  1566. static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
  1567. {
  1568. struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
  1569. return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
  1570. }
  1571. /*
  1572. * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
  1573. * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
  1574. * all guests if the "nested" module option is off, and can also be disabled
  1575. * for a single guest by disabling its VMX cpuid bit.
  1576. */
  1577. static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
  1578. {
  1579. return nested && guest_cpuid_has_vmx(vcpu);
  1580. }
  1581. /*
  1582. * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
  1583. * returned for the various VMX controls MSRs when nested VMX is enabled.
  1584. * The same values should also be used to verify that vmcs12 control fields are
  1585. * valid during nested entry from L1 to L2.
  1586. * Each of these control msrs has a low and high 32-bit half: A low bit is on
  1587. * if the corresponding bit in the (32-bit) control field *must* be on, and a
  1588. * bit in the high half is on if the corresponding bit in the control field
  1589. * may be on. See also vmx_control_verify().
  1590. * TODO: allow these variables to be modified (downgraded) by module options
  1591. * or other means.
  1592. */
  1593. static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
  1594. static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
  1595. static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
  1596. static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
  1597. static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
  1598. static __init void nested_vmx_setup_ctls_msrs(void)
  1599. {
  1600. /*
  1601. * Note that as a general rule, the high half of the MSRs (bits in
  1602. * the control fields which may be 1) should be initialized by the
  1603. * intersection of the underlying hardware's MSR (i.e., features which
  1604. * can be supported) and the list of features we want to expose -
  1605. * because they are known to be properly supported in our code.
  1606. * Also, usually, the low half of the MSRs (bits which must be 1) can
  1607. * be set to 0, meaning that L1 may turn off any of these bits. The
  1608. * reason is that if one of these bits is necessary, it will appear
  1609. * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
  1610. * fields of vmcs01 and vmcs02, will turn these bits off - and
  1611. * nested_vmx_exit_handled() will not pass related exits to L1.
  1612. * These rules have exceptions below.
  1613. */
  1614. /* pin-based controls */
  1615. /*
  1616. * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
  1617. * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
  1618. */
  1619. nested_vmx_pinbased_ctls_low = 0x16 ;
  1620. nested_vmx_pinbased_ctls_high = 0x16 |
  1621. PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
  1622. PIN_BASED_VIRTUAL_NMIS;
  1623. /* exit controls */
  1624. nested_vmx_exit_ctls_low = 0;
  1625. /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
  1626. #ifdef CONFIG_X86_64
  1627. nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1628. #else
  1629. nested_vmx_exit_ctls_high = 0;
  1630. #endif
  1631. /* entry controls */
  1632. rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
  1633. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
  1634. nested_vmx_entry_ctls_low = 0;
  1635. nested_vmx_entry_ctls_high &=
  1636. VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
  1637. /* cpu-based controls */
  1638. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
  1639. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
  1640. nested_vmx_procbased_ctls_low = 0;
  1641. nested_vmx_procbased_ctls_high &=
  1642. CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
  1643. CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
  1644. CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
  1645. CPU_BASED_CR3_STORE_EXITING |
  1646. #ifdef CONFIG_X86_64
  1647. CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
  1648. #endif
  1649. CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
  1650. CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
  1651. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1652. /*
  1653. * We can allow some features even when not supported by the
  1654. * hardware. For example, L1 can specify an MSR bitmap - and we
  1655. * can use it to avoid exits to L1 - even when L0 runs L2
  1656. * without MSR bitmaps.
  1657. */
  1658. nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
  1659. /* secondary cpu-based controls */
  1660. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  1661. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
  1662. nested_vmx_secondary_ctls_low = 0;
  1663. nested_vmx_secondary_ctls_high &=
  1664. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1665. }
  1666. static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
  1667. {
  1668. /*
  1669. * Bits 0 in high must be 0, and bits 1 in low must be 1.
  1670. */
  1671. return ((control & high) | low) == control;
  1672. }
  1673. static inline u64 vmx_control_msr(u32 low, u32 high)
  1674. {
  1675. return low | ((u64)high << 32);
  1676. }
  1677. /*
  1678. * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
  1679. * also let it use VMX-specific MSRs.
  1680. * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
  1681. * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
  1682. * like all other MSRs).
  1683. */
  1684. static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1685. {
  1686. if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
  1687. msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
  1688. /*
  1689. * According to the spec, processors which do not support VMX
  1690. * should throw a #GP(0) when VMX capability MSRs are read.
  1691. */
  1692. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  1693. return 1;
  1694. }
  1695. switch (msr_index) {
  1696. case MSR_IA32_FEATURE_CONTROL:
  1697. *pdata = 0;
  1698. break;
  1699. case MSR_IA32_VMX_BASIC:
  1700. /*
  1701. * This MSR reports some information about VMX support. We
  1702. * should return information about the VMX we emulate for the
  1703. * guest, and the VMCS structure we give it - not about the
  1704. * VMX support of the underlying hardware.
  1705. */
  1706. *pdata = VMCS12_REVISION |
  1707. ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
  1708. (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
  1709. break;
  1710. case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
  1711. case MSR_IA32_VMX_PINBASED_CTLS:
  1712. *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
  1713. nested_vmx_pinbased_ctls_high);
  1714. break;
  1715. case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
  1716. case MSR_IA32_VMX_PROCBASED_CTLS:
  1717. *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
  1718. nested_vmx_procbased_ctls_high);
  1719. break;
  1720. case MSR_IA32_VMX_TRUE_EXIT_CTLS:
  1721. case MSR_IA32_VMX_EXIT_CTLS:
  1722. *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
  1723. nested_vmx_exit_ctls_high);
  1724. break;
  1725. case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
  1726. case MSR_IA32_VMX_ENTRY_CTLS:
  1727. *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
  1728. nested_vmx_entry_ctls_high);
  1729. break;
  1730. case MSR_IA32_VMX_MISC:
  1731. *pdata = 0;
  1732. break;
  1733. /*
  1734. * These MSRs specify bits which the guest must keep fixed (on or off)
  1735. * while L1 is in VMXON mode (in L1's root mode, or running an L2).
  1736. * We picked the standard core2 setting.
  1737. */
  1738. #define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
  1739. #define VMXON_CR4_ALWAYSON X86_CR4_VMXE
  1740. case MSR_IA32_VMX_CR0_FIXED0:
  1741. *pdata = VMXON_CR0_ALWAYSON;
  1742. break;
  1743. case MSR_IA32_VMX_CR0_FIXED1:
  1744. *pdata = -1ULL;
  1745. break;
  1746. case MSR_IA32_VMX_CR4_FIXED0:
  1747. *pdata = VMXON_CR4_ALWAYSON;
  1748. break;
  1749. case MSR_IA32_VMX_CR4_FIXED1:
  1750. *pdata = -1ULL;
  1751. break;
  1752. case MSR_IA32_VMX_VMCS_ENUM:
  1753. *pdata = 0x1f;
  1754. break;
  1755. case MSR_IA32_VMX_PROCBASED_CTLS2:
  1756. *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
  1757. nested_vmx_secondary_ctls_high);
  1758. break;
  1759. case MSR_IA32_VMX_EPT_VPID_CAP:
  1760. /* Currently, no nested ept or nested vpid */
  1761. *pdata = 0;
  1762. break;
  1763. default:
  1764. return 0;
  1765. }
  1766. return 1;
  1767. }
  1768. static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1769. {
  1770. if (!nested_vmx_allowed(vcpu))
  1771. return 0;
  1772. if (msr_index == MSR_IA32_FEATURE_CONTROL)
  1773. /* TODO: the right thing. */
  1774. return 1;
  1775. /*
  1776. * No need to treat VMX capability MSRs specially: If we don't handle
  1777. * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
  1778. */
  1779. return 0;
  1780. }
  1781. /*
  1782. * Reads an msr value (of 'msr_index') into 'pdata'.
  1783. * Returns 0 on success, non-0 otherwise.
  1784. * Assumes vcpu_load() was already called.
  1785. */
  1786. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1787. {
  1788. u64 data;
  1789. struct shared_msr_entry *msr;
  1790. if (!pdata) {
  1791. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  1792. return -EINVAL;
  1793. }
  1794. switch (msr_index) {
  1795. #ifdef CONFIG_X86_64
  1796. case MSR_FS_BASE:
  1797. data = vmcs_readl(GUEST_FS_BASE);
  1798. break;
  1799. case MSR_GS_BASE:
  1800. data = vmcs_readl(GUEST_GS_BASE);
  1801. break;
  1802. case MSR_KERNEL_GS_BASE:
  1803. vmx_load_host_state(to_vmx(vcpu));
  1804. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  1805. break;
  1806. #endif
  1807. case MSR_EFER:
  1808. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1809. case MSR_IA32_TSC:
  1810. data = guest_read_tsc();
  1811. break;
  1812. case MSR_IA32_SYSENTER_CS:
  1813. data = vmcs_read32(GUEST_SYSENTER_CS);
  1814. break;
  1815. case MSR_IA32_SYSENTER_EIP:
  1816. data = vmcs_readl(GUEST_SYSENTER_EIP);
  1817. break;
  1818. case MSR_IA32_SYSENTER_ESP:
  1819. data = vmcs_readl(GUEST_SYSENTER_ESP);
  1820. break;
  1821. case MSR_TSC_AUX:
  1822. if (!to_vmx(vcpu)->rdtscp_enabled)
  1823. return 1;
  1824. /* Otherwise falls through */
  1825. default:
  1826. vmx_load_host_state(to_vmx(vcpu));
  1827. if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
  1828. return 0;
  1829. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  1830. if (msr) {
  1831. vmx_load_host_state(to_vmx(vcpu));
  1832. data = msr->data;
  1833. break;
  1834. }
  1835. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1836. }
  1837. *pdata = data;
  1838. return 0;
  1839. }
  1840. /*
  1841. * Writes msr value into into the appropriate "register".
  1842. * Returns 0 on success, non-0 otherwise.
  1843. * Assumes vcpu_load() was already called.
  1844. */
  1845. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1846. {
  1847. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1848. struct shared_msr_entry *msr;
  1849. int ret = 0;
  1850. switch (msr_index) {
  1851. case MSR_EFER:
  1852. vmx_load_host_state(vmx);
  1853. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1854. break;
  1855. #ifdef CONFIG_X86_64
  1856. case MSR_FS_BASE:
  1857. vmx_segment_cache_clear(vmx);
  1858. vmcs_writel(GUEST_FS_BASE, data);
  1859. break;
  1860. case MSR_GS_BASE:
  1861. vmx_segment_cache_clear(vmx);
  1862. vmcs_writel(GUEST_GS_BASE, data);
  1863. break;
  1864. case MSR_KERNEL_GS_BASE:
  1865. vmx_load_host_state(vmx);
  1866. vmx->msr_guest_kernel_gs_base = data;
  1867. break;
  1868. #endif
  1869. case MSR_IA32_SYSENTER_CS:
  1870. vmcs_write32(GUEST_SYSENTER_CS, data);
  1871. break;
  1872. case MSR_IA32_SYSENTER_EIP:
  1873. vmcs_writel(GUEST_SYSENTER_EIP, data);
  1874. break;
  1875. case MSR_IA32_SYSENTER_ESP:
  1876. vmcs_writel(GUEST_SYSENTER_ESP, data);
  1877. break;
  1878. case MSR_IA32_TSC:
  1879. kvm_write_tsc(vcpu, data);
  1880. break;
  1881. case MSR_IA32_CR_PAT:
  1882. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  1883. vmcs_write64(GUEST_IA32_PAT, data);
  1884. vcpu->arch.pat = data;
  1885. break;
  1886. }
  1887. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1888. break;
  1889. case MSR_TSC_AUX:
  1890. if (!vmx->rdtscp_enabled)
  1891. return 1;
  1892. /* Check reserved bit, higher 32 bits should be zero */
  1893. if ((data >> 32) != 0)
  1894. return 1;
  1895. /* Otherwise falls through */
  1896. default:
  1897. if (vmx_set_vmx_msr(vcpu, msr_index, data))
  1898. break;
  1899. msr = find_msr_entry(vmx, msr_index);
  1900. if (msr) {
  1901. vmx_load_host_state(vmx);
  1902. msr->data = data;
  1903. break;
  1904. }
  1905. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1906. }
  1907. return ret;
  1908. }
  1909. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  1910. {
  1911. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  1912. switch (reg) {
  1913. case VCPU_REGS_RSP:
  1914. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  1915. break;
  1916. case VCPU_REGS_RIP:
  1917. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  1918. break;
  1919. case VCPU_EXREG_PDPTR:
  1920. if (enable_ept)
  1921. ept_save_pdptrs(vcpu);
  1922. break;
  1923. default:
  1924. break;
  1925. }
  1926. }
  1927. static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  1928. {
  1929. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  1930. vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
  1931. else
  1932. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  1933. update_exception_bitmap(vcpu);
  1934. }
  1935. static __init int cpu_has_kvm_support(void)
  1936. {
  1937. return cpu_has_vmx();
  1938. }
  1939. static __init int vmx_disabled_by_bios(void)
  1940. {
  1941. u64 msr;
  1942. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  1943. if (msr & FEATURE_CONTROL_LOCKED) {
  1944. /* launched w/ TXT and VMX disabled */
  1945. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  1946. && tboot_enabled())
  1947. return 1;
  1948. /* launched w/o TXT and VMX only enabled w/ TXT */
  1949. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  1950. && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  1951. && !tboot_enabled()) {
  1952. printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
  1953. "activate TXT before enabling KVM\n");
  1954. return 1;
  1955. }
  1956. /* launched w/o TXT and VMX disabled */
  1957. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  1958. && !tboot_enabled())
  1959. return 1;
  1960. }
  1961. return 0;
  1962. }
  1963. static void kvm_cpu_vmxon(u64 addr)
  1964. {
  1965. asm volatile (ASM_VMX_VMXON_RAX
  1966. : : "a"(&addr), "m"(addr)
  1967. : "memory", "cc");
  1968. }
  1969. static int hardware_enable(void *garbage)
  1970. {
  1971. int cpu = raw_smp_processor_id();
  1972. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1973. u64 old, test_bits;
  1974. if (read_cr4() & X86_CR4_VMXE)
  1975. return -EBUSY;
  1976. INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
  1977. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  1978. test_bits = FEATURE_CONTROL_LOCKED;
  1979. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  1980. if (tboot_enabled())
  1981. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  1982. if ((old & test_bits) != test_bits) {
  1983. /* enable and lock */
  1984. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  1985. }
  1986. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  1987. if (vmm_exclusive) {
  1988. kvm_cpu_vmxon(phys_addr);
  1989. ept_sync_global();
  1990. }
  1991. store_gdt(&__get_cpu_var(host_gdt));
  1992. return 0;
  1993. }
  1994. static void vmclear_local_loaded_vmcss(void)
  1995. {
  1996. int cpu = raw_smp_processor_id();
  1997. struct loaded_vmcs *v, *n;
  1998. list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
  1999. loaded_vmcss_on_cpu_link)
  2000. __loaded_vmcs_clear(v);
  2001. }
  2002. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  2003. * tricks.
  2004. */
  2005. static void kvm_cpu_vmxoff(void)
  2006. {
  2007. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  2008. }
  2009. static void hardware_disable(void *garbage)
  2010. {
  2011. if (vmm_exclusive) {
  2012. vmclear_local_loaded_vmcss();
  2013. kvm_cpu_vmxoff();
  2014. }
  2015. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  2016. }
  2017. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  2018. u32 msr, u32 *result)
  2019. {
  2020. u32 vmx_msr_low, vmx_msr_high;
  2021. u32 ctl = ctl_min | ctl_opt;
  2022. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2023. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  2024. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  2025. /* Ensure minimum (required) set of control bits are supported. */
  2026. if (ctl_min & ~ctl)
  2027. return -EIO;
  2028. *result = ctl;
  2029. return 0;
  2030. }
  2031. static __init bool allow_1_setting(u32 msr, u32 ctl)
  2032. {
  2033. u32 vmx_msr_low, vmx_msr_high;
  2034. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2035. return vmx_msr_high & ctl;
  2036. }
  2037. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  2038. {
  2039. u32 vmx_msr_low, vmx_msr_high;
  2040. u32 min, opt, min2, opt2;
  2041. u32 _pin_based_exec_control = 0;
  2042. u32 _cpu_based_exec_control = 0;
  2043. u32 _cpu_based_2nd_exec_control = 0;
  2044. u32 _vmexit_control = 0;
  2045. u32 _vmentry_control = 0;
  2046. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  2047. opt = PIN_BASED_VIRTUAL_NMIS;
  2048. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  2049. &_pin_based_exec_control) < 0)
  2050. return -EIO;
  2051. min =
  2052. #ifdef CONFIG_X86_64
  2053. CPU_BASED_CR8_LOAD_EXITING |
  2054. CPU_BASED_CR8_STORE_EXITING |
  2055. #endif
  2056. CPU_BASED_CR3_LOAD_EXITING |
  2057. CPU_BASED_CR3_STORE_EXITING |
  2058. CPU_BASED_USE_IO_BITMAPS |
  2059. CPU_BASED_MOV_DR_EXITING |
  2060. CPU_BASED_USE_TSC_OFFSETING |
  2061. CPU_BASED_MWAIT_EXITING |
  2062. CPU_BASED_MONITOR_EXITING |
  2063. CPU_BASED_INVLPG_EXITING;
  2064. if (yield_on_hlt)
  2065. min |= CPU_BASED_HLT_EXITING;
  2066. opt = CPU_BASED_TPR_SHADOW |
  2067. CPU_BASED_USE_MSR_BITMAPS |
  2068. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  2069. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  2070. &_cpu_based_exec_control) < 0)
  2071. return -EIO;
  2072. #ifdef CONFIG_X86_64
  2073. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2074. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  2075. ~CPU_BASED_CR8_STORE_EXITING;
  2076. #endif
  2077. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  2078. min2 = 0;
  2079. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  2080. SECONDARY_EXEC_WBINVD_EXITING |
  2081. SECONDARY_EXEC_ENABLE_VPID |
  2082. SECONDARY_EXEC_ENABLE_EPT |
  2083. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  2084. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  2085. SECONDARY_EXEC_RDTSCP;
  2086. if (adjust_vmx_controls(min2, opt2,
  2087. MSR_IA32_VMX_PROCBASED_CTLS2,
  2088. &_cpu_based_2nd_exec_control) < 0)
  2089. return -EIO;
  2090. }
  2091. #ifndef CONFIG_X86_64
  2092. if (!(_cpu_based_2nd_exec_control &
  2093. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  2094. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  2095. #endif
  2096. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  2097. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  2098. enabled */
  2099. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  2100. CPU_BASED_CR3_STORE_EXITING |
  2101. CPU_BASED_INVLPG_EXITING);
  2102. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  2103. vmx_capability.ept, vmx_capability.vpid);
  2104. }
  2105. min = 0;
  2106. #ifdef CONFIG_X86_64
  2107. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  2108. #endif
  2109. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
  2110. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  2111. &_vmexit_control) < 0)
  2112. return -EIO;
  2113. min = 0;
  2114. opt = VM_ENTRY_LOAD_IA32_PAT;
  2115. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  2116. &_vmentry_control) < 0)
  2117. return -EIO;
  2118. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  2119. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  2120. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  2121. return -EIO;
  2122. #ifdef CONFIG_X86_64
  2123. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  2124. if (vmx_msr_high & (1u<<16))
  2125. return -EIO;
  2126. #endif
  2127. /* Require Write-Back (WB) memory type for VMCS accesses. */
  2128. if (((vmx_msr_high >> 18) & 15) != 6)
  2129. return -EIO;
  2130. vmcs_conf->size = vmx_msr_high & 0x1fff;
  2131. vmcs_conf->order = get_order(vmcs_config.size);
  2132. vmcs_conf->revision_id = vmx_msr_low;
  2133. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  2134. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  2135. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  2136. vmcs_conf->vmexit_ctrl = _vmexit_control;
  2137. vmcs_conf->vmentry_ctrl = _vmentry_control;
  2138. cpu_has_load_ia32_efer =
  2139. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2140. VM_ENTRY_LOAD_IA32_EFER)
  2141. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2142. VM_EXIT_LOAD_IA32_EFER);
  2143. return 0;
  2144. }
  2145. static struct vmcs *alloc_vmcs_cpu(int cpu)
  2146. {
  2147. int node = cpu_to_node(cpu);
  2148. struct page *pages;
  2149. struct vmcs *vmcs;
  2150. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  2151. if (!pages)
  2152. return NULL;
  2153. vmcs = page_address(pages);
  2154. memset(vmcs, 0, vmcs_config.size);
  2155. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  2156. return vmcs;
  2157. }
  2158. static struct vmcs *alloc_vmcs(void)
  2159. {
  2160. return alloc_vmcs_cpu(raw_smp_processor_id());
  2161. }
  2162. static void free_vmcs(struct vmcs *vmcs)
  2163. {
  2164. free_pages((unsigned long)vmcs, vmcs_config.order);
  2165. }
  2166. /*
  2167. * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
  2168. */
  2169. static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
  2170. {
  2171. if (!loaded_vmcs->vmcs)
  2172. return;
  2173. loaded_vmcs_clear(loaded_vmcs);
  2174. free_vmcs(loaded_vmcs->vmcs);
  2175. loaded_vmcs->vmcs = NULL;
  2176. }
  2177. static void free_kvm_area(void)
  2178. {
  2179. int cpu;
  2180. for_each_possible_cpu(cpu) {
  2181. free_vmcs(per_cpu(vmxarea, cpu));
  2182. per_cpu(vmxarea, cpu) = NULL;
  2183. }
  2184. }
  2185. static __init int alloc_kvm_area(void)
  2186. {
  2187. int cpu;
  2188. for_each_possible_cpu(cpu) {
  2189. struct vmcs *vmcs;
  2190. vmcs = alloc_vmcs_cpu(cpu);
  2191. if (!vmcs) {
  2192. free_kvm_area();
  2193. return -ENOMEM;
  2194. }
  2195. per_cpu(vmxarea, cpu) = vmcs;
  2196. }
  2197. return 0;
  2198. }
  2199. static __init int hardware_setup(void)
  2200. {
  2201. if (setup_vmcs_config(&vmcs_config) < 0)
  2202. return -EIO;
  2203. if (boot_cpu_has(X86_FEATURE_NX))
  2204. kvm_enable_efer_bits(EFER_NX);
  2205. if (!cpu_has_vmx_vpid())
  2206. enable_vpid = 0;
  2207. if (!cpu_has_vmx_ept() ||
  2208. !cpu_has_vmx_ept_4levels()) {
  2209. enable_ept = 0;
  2210. enable_unrestricted_guest = 0;
  2211. }
  2212. if (!cpu_has_vmx_unrestricted_guest())
  2213. enable_unrestricted_guest = 0;
  2214. if (!cpu_has_vmx_flexpriority())
  2215. flexpriority_enabled = 0;
  2216. if (!cpu_has_vmx_tpr_shadow())
  2217. kvm_x86_ops->update_cr8_intercept = NULL;
  2218. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  2219. kvm_disable_largepages();
  2220. if (!cpu_has_vmx_ple())
  2221. ple_gap = 0;
  2222. if (nested)
  2223. nested_vmx_setup_ctls_msrs();
  2224. return alloc_kvm_area();
  2225. }
  2226. static __exit void hardware_unsetup(void)
  2227. {
  2228. free_kvm_area();
  2229. }
  2230. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  2231. {
  2232. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2233. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  2234. vmcs_write16(sf->selector, save->selector);
  2235. vmcs_writel(sf->base, save->base);
  2236. vmcs_write32(sf->limit, save->limit);
  2237. vmcs_write32(sf->ar_bytes, save->ar);
  2238. } else {
  2239. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  2240. << AR_DPL_SHIFT;
  2241. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  2242. }
  2243. }
  2244. static void enter_pmode(struct kvm_vcpu *vcpu)
  2245. {
  2246. unsigned long flags;
  2247. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2248. vmx->emulation_required = 1;
  2249. vmx->rmode.vm86_active = 0;
  2250. vmx_segment_cache_clear(vmx);
  2251. vmcs_write16(GUEST_TR_SELECTOR, vmx->rmode.tr.selector);
  2252. vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
  2253. vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
  2254. vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
  2255. flags = vmcs_readl(GUEST_RFLAGS);
  2256. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  2257. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  2258. vmcs_writel(GUEST_RFLAGS, flags);
  2259. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  2260. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  2261. update_exception_bitmap(vcpu);
  2262. if (emulate_invalid_guest_state)
  2263. return;
  2264. fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
  2265. fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
  2266. fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
  2267. fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
  2268. vmx_segment_cache_clear(vmx);
  2269. vmcs_write16(GUEST_SS_SELECTOR, 0);
  2270. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  2271. vmcs_write16(GUEST_CS_SELECTOR,
  2272. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  2273. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  2274. }
  2275. static gva_t rmode_tss_base(struct kvm *kvm)
  2276. {
  2277. if (!kvm->arch.tss_addr) {
  2278. struct kvm_memslots *slots;
  2279. gfn_t base_gfn;
  2280. slots = kvm_memslots(kvm);
  2281. base_gfn = slots->memslots[0].base_gfn +
  2282. kvm->memslots->memslots[0].npages - 3;
  2283. return base_gfn << PAGE_SHIFT;
  2284. }
  2285. return kvm->arch.tss_addr;
  2286. }
  2287. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  2288. {
  2289. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2290. save->selector = vmcs_read16(sf->selector);
  2291. save->base = vmcs_readl(sf->base);
  2292. save->limit = vmcs_read32(sf->limit);
  2293. save->ar = vmcs_read32(sf->ar_bytes);
  2294. vmcs_write16(sf->selector, save->base >> 4);
  2295. vmcs_write32(sf->base, save->base & 0xffff0);
  2296. vmcs_write32(sf->limit, 0xffff);
  2297. vmcs_write32(sf->ar_bytes, 0xf3);
  2298. if (save->base & 0xf)
  2299. printk_once(KERN_WARNING "kvm: segment base is not paragraph"
  2300. " aligned when entering protected mode (seg=%d)",
  2301. seg);
  2302. }
  2303. static void enter_rmode(struct kvm_vcpu *vcpu)
  2304. {
  2305. unsigned long flags;
  2306. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2307. if (enable_unrestricted_guest)
  2308. return;
  2309. vmx->emulation_required = 1;
  2310. vmx->rmode.vm86_active = 1;
  2311. /*
  2312. * Very old userspace does not call KVM_SET_TSS_ADDR before entering
  2313. * vcpu. Call it here with phys address pointing 16M below 4G.
  2314. */
  2315. if (!vcpu->kvm->arch.tss_addr) {
  2316. printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
  2317. "called before entering vcpu\n");
  2318. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  2319. vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
  2320. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  2321. }
  2322. vmx_segment_cache_clear(vmx);
  2323. vmx->rmode.tr.selector = vmcs_read16(GUEST_TR_SELECTOR);
  2324. vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  2325. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  2326. vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  2327. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  2328. vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  2329. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2330. flags = vmcs_readl(GUEST_RFLAGS);
  2331. vmx->rmode.save_rflags = flags;
  2332. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  2333. vmcs_writel(GUEST_RFLAGS, flags);
  2334. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  2335. update_exception_bitmap(vcpu);
  2336. if (emulate_invalid_guest_state)
  2337. goto continue_rmode;
  2338. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  2339. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  2340. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  2341. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  2342. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  2343. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  2344. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  2345. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  2346. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
  2347. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
  2348. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
  2349. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
  2350. continue_rmode:
  2351. kvm_mmu_reset_context(vcpu);
  2352. }
  2353. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  2354. {
  2355. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2356. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  2357. if (!msr)
  2358. return;
  2359. /*
  2360. * Force kernel_gs_base reloading before EFER changes, as control
  2361. * of this msr depends on is_long_mode().
  2362. */
  2363. vmx_load_host_state(to_vmx(vcpu));
  2364. vcpu->arch.efer = efer;
  2365. if (efer & EFER_LMA) {
  2366. vmcs_write32(VM_ENTRY_CONTROLS,
  2367. vmcs_read32(VM_ENTRY_CONTROLS) |
  2368. VM_ENTRY_IA32E_MODE);
  2369. msr->data = efer;
  2370. } else {
  2371. vmcs_write32(VM_ENTRY_CONTROLS,
  2372. vmcs_read32(VM_ENTRY_CONTROLS) &
  2373. ~VM_ENTRY_IA32E_MODE);
  2374. msr->data = efer & ~EFER_LME;
  2375. }
  2376. setup_msrs(vmx);
  2377. }
  2378. #ifdef CONFIG_X86_64
  2379. static void enter_lmode(struct kvm_vcpu *vcpu)
  2380. {
  2381. u32 guest_tr_ar;
  2382. vmx_segment_cache_clear(to_vmx(vcpu));
  2383. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  2384. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  2385. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  2386. __func__);
  2387. vmcs_write32(GUEST_TR_AR_BYTES,
  2388. (guest_tr_ar & ~AR_TYPE_MASK)
  2389. | AR_TYPE_BUSY_64_TSS);
  2390. }
  2391. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  2392. }
  2393. static void exit_lmode(struct kvm_vcpu *vcpu)
  2394. {
  2395. vmcs_write32(VM_ENTRY_CONTROLS,
  2396. vmcs_read32(VM_ENTRY_CONTROLS)
  2397. & ~VM_ENTRY_IA32E_MODE);
  2398. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  2399. }
  2400. #endif
  2401. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  2402. {
  2403. vpid_sync_context(to_vmx(vcpu));
  2404. if (enable_ept) {
  2405. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2406. return;
  2407. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  2408. }
  2409. }
  2410. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  2411. {
  2412. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  2413. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  2414. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  2415. }
  2416. static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
  2417. {
  2418. if (enable_ept && is_paging(vcpu))
  2419. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2420. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  2421. }
  2422. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  2423. {
  2424. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  2425. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  2426. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  2427. }
  2428. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  2429. {
  2430. if (!test_bit(VCPU_EXREG_PDPTR,
  2431. (unsigned long *)&vcpu->arch.regs_dirty))
  2432. return;
  2433. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2434. vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
  2435. vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
  2436. vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
  2437. vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
  2438. }
  2439. }
  2440. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  2441. {
  2442. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2443. vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  2444. vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  2445. vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  2446. vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  2447. }
  2448. __set_bit(VCPU_EXREG_PDPTR,
  2449. (unsigned long *)&vcpu->arch.regs_avail);
  2450. __set_bit(VCPU_EXREG_PDPTR,
  2451. (unsigned long *)&vcpu->arch.regs_dirty);
  2452. }
  2453. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  2454. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  2455. unsigned long cr0,
  2456. struct kvm_vcpu *vcpu)
  2457. {
  2458. if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
  2459. vmx_decache_cr3(vcpu);
  2460. if (!(cr0 & X86_CR0_PG)) {
  2461. /* From paging/starting to nonpaging */
  2462. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2463. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  2464. (CPU_BASED_CR3_LOAD_EXITING |
  2465. CPU_BASED_CR3_STORE_EXITING));
  2466. vcpu->arch.cr0 = cr0;
  2467. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2468. } else if (!is_paging(vcpu)) {
  2469. /* From nonpaging to paging */
  2470. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2471. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  2472. ~(CPU_BASED_CR3_LOAD_EXITING |
  2473. CPU_BASED_CR3_STORE_EXITING));
  2474. vcpu->arch.cr0 = cr0;
  2475. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2476. }
  2477. if (!(cr0 & X86_CR0_WP))
  2478. *hw_cr0 &= ~X86_CR0_WP;
  2479. }
  2480. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  2481. {
  2482. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2483. unsigned long hw_cr0;
  2484. if (enable_unrestricted_guest)
  2485. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
  2486. | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  2487. else
  2488. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
  2489. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  2490. enter_pmode(vcpu);
  2491. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  2492. enter_rmode(vcpu);
  2493. #ifdef CONFIG_X86_64
  2494. if (vcpu->arch.efer & EFER_LME) {
  2495. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  2496. enter_lmode(vcpu);
  2497. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  2498. exit_lmode(vcpu);
  2499. }
  2500. #endif
  2501. if (enable_ept)
  2502. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  2503. if (!vcpu->fpu_active)
  2504. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  2505. vmcs_writel(CR0_READ_SHADOW, cr0);
  2506. vmcs_writel(GUEST_CR0, hw_cr0);
  2507. vcpu->arch.cr0 = cr0;
  2508. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2509. }
  2510. static u64 construct_eptp(unsigned long root_hpa)
  2511. {
  2512. u64 eptp;
  2513. /* TODO write the value reading from MSR */
  2514. eptp = VMX_EPT_DEFAULT_MT |
  2515. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  2516. eptp |= (root_hpa & PAGE_MASK);
  2517. return eptp;
  2518. }
  2519. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  2520. {
  2521. unsigned long guest_cr3;
  2522. u64 eptp;
  2523. guest_cr3 = cr3;
  2524. if (enable_ept) {
  2525. eptp = construct_eptp(cr3);
  2526. vmcs_write64(EPT_POINTER, eptp);
  2527. guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
  2528. vcpu->kvm->arch.ept_identity_map_addr;
  2529. ept_load_pdptrs(vcpu);
  2530. }
  2531. vmx_flush_tlb(vcpu);
  2532. vmcs_writel(GUEST_CR3, guest_cr3);
  2533. }
  2534. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  2535. {
  2536. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  2537. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  2538. if (cr4 & X86_CR4_VMXE) {
  2539. /*
  2540. * To use VMXON (and later other VMX instructions), a guest
  2541. * must first be able to turn on cr4.VMXE (see handle_vmon()).
  2542. * So basically the check on whether to allow nested VMX
  2543. * is here.
  2544. */
  2545. if (!nested_vmx_allowed(vcpu))
  2546. return 1;
  2547. } else if (to_vmx(vcpu)->nested.vmxon)
  2548. return 1;
  2549. vcpu->arch.cr4 = cr4;
  2550. if (enable_ept) {
  2551. if (!is_paging(vcpu)) {
  2552. hw_cr4 &= ~X86_CR4_PAE;
  2553. hw_cr4 |= X86_CR4_PSE;
  2554. } else if (!(cr4 & X86_CR4_PAE)) {
  2555. hw_cr4 &= ~X86_CR4_PAE;
  2556. }
  2557. }
  2558. vmcs_writel(CR4_READ_SHADOW, cr4);
  2559. vmcs_writel(GUEST_CR4, hw_cr4);
  2560. return 0;
  2561. }
  2562. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  2563. struct kvm_segment *var, int seg)
  2564. {
  2565. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2566. struct kvm_save_segment *save;
  2567. u32 ar;
  2568. if (vmx->rmode.vm86_active
  2569. && (seg == VCPU_SREG_TR || seg == VCPU_SREG_ES
  2570. || seg == VCPU_SREG_DS || seg == VCPU_SREG_FS
  2571. || seg == VCPU_SREG_GS)
  2572. && !emulate_invalid_guest_state) {
  2573. switch (seg) {
  2574. case VCPU_SREG_TR: save = &vmx->rmode.tr; break;
  2575. case VCPU_SREG_ES: save = &vmx->rmode.es; break;
  2576. case VCPU_SREG_DS: save = &vmx->rmode.ds; break;
  2577. case VCPU_SREG_FS: save = &vmx->rmode.fs; break;
  2578. case VCPU_SREG_GS: save = &vmx->rmode.gs; break;
  2579. default: BUG();
  2580. }
  2581. var->selector = save->selector;
  2582. var->base = save->base;
  2583. var->limit = save->limit;
  2584. ar = save->ar;
  2585. if (seg == VCPU_SREG_TR
  2586. || var->selector == vmx_read_guest_seg_selector(vmx, seg))
  2587. goto use_saved_rmode_seg;
  2588. }
  2589. var->base = vmx_read_guest_seg_base(vmx, seg);
  2590. var->limit = vmx_read_guest_seg_limit(vmx, seg);
  2591. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2592. ar = vmx_read_guest_seg_ar(vmx, seg);
  2593. use_saved_rmode_seg:
  2594. if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
  2595. ar = 0;
  2596. var->type = ar & 15;
  2597. var->s = (ar >> 4) & 1;
  2598. var->dpl = (ar >> 5) & 3;
  2599. var->present = (ar >> 7) & 1;
  2600. var->avl = (ar >> 12) & 1;
  2601. var->l = (ar >> 13) & 1;
  2602. var->db = (ar >> 14) & 1;
  2603. var->g = (ar >> 15) & 1;
  2604. var->unusable = (ar >> 16) & 1;
  2605. }
  2606. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2607. {
  2608. struct kvm_segment s;
  2609. if (to_vmx(vcpu)->rmode.vm86_active) {
  2610. vmx_get_segment(vcpu, &s, seg);
  2611. return s.base;
  2612. }
  2613. return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
  2614. }
  2615. static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
  2616. {
  2617. if (!is_protmode(vcpu))
  2618. return 0;
  2619. if (!is_long_mode(vcpu)
  2620. && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
  2621. return 3;
  2622. return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
  2623. }
  2624. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  2625. {
  2626. if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
  2627. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2628. to_vmx(vcpu)->cpl = __vmx_get_cpl(vcpu);
  2629. }
  2630. return to_vmx(vcpu)->cpl;
  2631. }
  2632. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  2633. {
  2634. u32 ar;
  2635. if (var->unusable)
  2636. ar = 1 << 16;
  2637. else {
  2638. ar = var->type & 15;
  2639. ar |= (var->s & 1) << 4;
  2640. ar |= (var->dpl & 3) << 5;
  2641. ar |= (var->present & 1) << 7;
  2642. ar |= (var->avl & 1) << 12;
  2643. ar |= (var->l & 1) << 13;
  2644. ar |= (var->db & 1) << 14;
  2645. ar |= (var->g & 1) << 15;
  2646. }
  2647. if (ar == 0) /* a 0 value means unusable */
  2648. ar = AR_UNUSABLE_MASK;
  2649. return ar;
  2650. }
  2651. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  2652. struct kvm_segment *var, int seg)
  2653. {
  2654. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2655. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2656. u32 ar;
  2657. vmx_segment_cache_clear(vmx);
  2658. if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
  2659. vmcs_write16(sf->selector, var->selector);
  2660. vmx->rmode.tr.selector = var->selector;
  2661. vmx->rmode.tr.base = var->base;
  2662. vmx->rmode.tr.limit = var->limit;
  2663. vmx->rmode.tr.ar = vmx_segment_access_rights(var);
  2664. return;
  2665. }
  2666. vmcs_writel(sf->base, var->base);
  2667. vmcs_write32(sf->limit, var->limit);
  2668. vmcs_write16(sf->selector, var->selector);
  2669. if (vmx->rmode.vm86_active && var->s) {
  2670. /*
  2671. * Hack real-mode segments into vm86 compatibility.
  2672. */
  2673. if (var->base == 0xffff0000 && var->selector == 0xf000)
  2674. vmcs_writel(sf->base, 0xf0000);
  2675. ar = 0xf3;
  2676. } else
  2677. ar = vmx_segment_access_rights(var);
  2678. /*
  2679. * Fix the "Accessed" bit in AR field of segment registers for older
  2680. * qemu binaries.
  2681. * IA32 arch specifies that at the time of processor reset the
  2682. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  2683. * is setting it to 0 in the usedland code. This causes invalid guest
  2684. * state vmexit when "unrestricted guest" mode is turned on.
  2685. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  2686. * tree. Newer qemu binaries with that qemu fix would not need this
  2687. * kvm hack.
  2688. */
  2689. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  2690. ar |= 0x1; /* Accessed */
  2691. vmcs_write32(sf->ar_bytes, ar);
  2692. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2693. }
  2694. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2695. {
  2696. u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
  2697. *db = (ar >> 14) & 1;
  2698. *l = (ar >> 13) & 1;
  2699. }
  2700. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2701. {
  2702. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  2703. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  2704. }
  2705. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2706. {
  2707. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  2708. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  2709. }
  2710. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2711. {
  2712. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  2713. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  2714. }
  2715. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2716. {
  2717. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  2718. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  2719. }
  2720. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  2721. {
  2722. struct kvm_segment var;
  2723. u32 ar;
  2724. vmx_get_segment(vcpu, &var, seg);
  2725. ar = vmx_segment_access_rights(&var);
  2726. if (var.base != (var.selector << 4))
  2727. return false;
  2728. if (var.limit != 0xffff)
  2729. return false;
  2730. if (ar != 0xf3)
  2731. return false;
  2732. return true;
  2733. }
  2734. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  2735. {
  2736. struct kvm_segment cs;
  2737. unsigned int cs_rpl;
  2738. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  2739. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  2740. if (cs.unusable)
  2741. return false;
  2742. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  2743. return false;
  2744. if (!cs.s)
  2745. return false;
  2746. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  2747. if (cs.dpl > cs_rpl)
  2748. return false;
  2749. } else {
  2750. if (cs.dpl != cs_rpl)
  2751. return false;
  2752. }
  2753. if (!cs.present)
  2754. return false;
  2755. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  2756. return true;
  2757. }
  2758. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  2759. {
  2760. struct kvm_segment ss;
  2761. unsigned int ss_rpl;
  2762. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  2763. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  2764. if (ss.unusable)
  2765. return true;
  2766. if (ss.type != 3 && ss.type != 7)
  2767. return false;
  2768. if (!ss.s)
  2769. return false;
  2770. if (ss.dpl != ss_rpl) /* DPL != RPL */
  2771. return false;
  2772. if (!ss.present)
  2773. return false;
  2774. return true;
  2775. }
  2776. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  2777. {
  2778. struct kvm_segment var;
  2779. unsigned int rpl;
  2780. vmx_get_segment(vcpu, &var, seg);
  2781. rpl = var.selector & SELECTOR_RPL_MASK;
  2782. if (var.unusable)
  2783. return true;
  2784. if (!var.s)
  2785. return false;
  2786. if (!var.present)
  2787. return false;
  2788. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  2789. if (var.dpl < rpl) /* DPL < RPL */
  2790. return false;
  2791. }
  2792. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  2793. * rights flags
  2794. */
  2795. return true;
  2796. }
  2797. static bool tr_valid(struct kvm_vcpu *vcpu)
  2798. {
  2799. struct kvm_segment tr;
  2800. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  2801. if (tr.unusable)
  2802. return false;
  2803. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  2804. return false;
  2805. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  2806. return false;
  2807. if (!tr.present)
  2808. return false;
  2809. return true;
  2810. }
  2811. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  2812. {
  2813. struct kvm_segment ldtr;
  2814. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  2815. if (ldtr.unusable)
  2816. return true;
  2817. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  2818. return false;
  2819. if (ldtr.type != 2)
  2820. return false;
  2821. if (!ldtr.present)
  2822. return false;
  2823. return true;
  2824. }
  2825. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  2826. {
  2827. struct kvm_segment cs, ss;
  2828. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  2829. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  2830. return ((cs.selector & SELECTOR_RPL_MASK) ==
  2831. (ss.selector & SELECTOR_RPL_MASK));
  2832. }
  2833. /*
  2834. * Check if guest state is valid. Returns true if valid, false if
  2835. * not.
  2836. * We assume that registers are always usable
  2837. */
  2838. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  2839. {
  2840. /* real mode guest state checks */
  2841. if (!is_protmode(vcpu)) {
  2842. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  2843. return false;
  2844. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  2845. return false;
  2846. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  2847. return false;
  2848. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  2849. return false;
  2850. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  2851. return false;
  2852. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  2853. return false;
  2854. } else {
  2855. /* protected mode guest state checks */
  2856. if (!cs_ss_rpl_check(vcpu))
  2857. return false;
  2858. if (!code_segment_valid(vcpu))
  2859. return false;
  2860. if (!stack_segment_valid(vcpu))
  2861. return false;
  2862. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  2863. return false;
  2864. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  2865. return false;
  2866. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  2867. return false;
  2868. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  2869. return false;
  2870. if (!tr_valid(vcpu))
  2871. return false;
  2872. if (!ldtr_valid(vcpu))
  2873. return false;
  2874. }
  2875. /* TODO:
  2876. * - Add checks on RIP
  2877. * - Add checks on RFLAGS
  2878. */
  2879. return true;
  2880. }
  2881. static int init_rmode_tss(struct kvm *kvm)
  2882. {
  2883. gfn_t fn;
  2884. u16 data = 0;
  2885. int r, idx, ret = 0;
  2886. idx = srcu_read_lock(&kvm->srcu);
  2887. fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  2888. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  2889. if (r < 0)
  2890. goto out;
  2891. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  2892. r = kvm_write_guest_page(kvm, fn++, &data,
  2893. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  2894. if (r < 0)
  2895. goto out;
  2896. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  2897. if (r < 0)
  2898. goto out;
  2899. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  2900. if (r < 0)
  2901. goto out;
  2902. data = ~0;
  2903. r = kvm_write_guest_page(kvm, fn, &data,
  2904. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  2905. sizeof(u8));
  2906. if (r < 0)
  2907. goto out;
  2908. ret = 1;
  2909. out:
  2910. srcu_read_unlock(&kvm->srcu, idx);
  2911. return ret;
  2912. }
  2913. static int init_rmode_identity_map(struct kvm *kvm)
  2914. {
  2915. int i, idx, r, ret;
  2916. pfn_t identity_map_pfn;
  2917. u32 tmp;
  2918. if (!enable_ept)
  2919. return 1;
  2920. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  2921. printk(KERN_ERR "EPT: identity-mapping pagetable "
  2922. "haven't been allocated!\n");
  2923. return 0;
  2924. }
  2925. if (likely(kvm->arch.ept_identity_pagetable_done))
  2926. return 1;
  2927. ret = 0;
  2928. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  2929. idx = srcu_read_lock(&kvm->srcu);
  2930. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  2931. if (r < 0)
  2932. goto out;
  2933. /* Set up identity-mapping pagetable for EPT in real mode */
  2934. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  2935. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  2936. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  2937. r = kvm_write_guest_page(kvm, identity_map_pfn,
  2938. &tmp, i * sizeof(tmp), sizeof(tmp));
  2939. if (r < 0)
  2940. goto out;
  2941. }
  2942. kvm->arch.ept_identity_pagetable_done = true;
  2943. ret = 1;
  2944. out:
  2945. srcu_read_unlock(&kvm->srcu, idx);
  2946. return ret;
  2947. }
  2948. static void seg_setup(int seg)
  2949. {
  2950. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2951. unsigned int ar;
  2952. vmcs_write16(sf->selector, 0);
  2953. vmcs_writel(sf->base, 0);
  2954. vmcs_write32(sf->limit, 0xffff);
  2955. if (enable_unrestricted_guest) {
  2956. ar = 0x93;
  2957. if (seg == VCPU_SREG_CS)
  2958. ar |= 0x08; /* code segment */
  2959. } else
  2960. ar = 0xf3;
  2961. vmcs_write32(sf->ar_bytes, ar);
  2962. }
  2963. static int alloc_apic_access_page(struct kvm *kvm)
  2964. {
  2965. struct kvm_userspace_memory_region kvm_userspace_mem;
  2966. int r = 0;
  2967. mutex_lock(&kvm->slots_lock);
  2968. if (kvm->arch.apic_access_page)
  2969. goto out;
  2970. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  2971. kvm_userspace_mem.flags = 0;
  2972. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  2973. kvm_userspace_mem.memory_size = PAGE_SIZE;
  2974. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  2975. if (r)
  2976. goto out;
  2977. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  2978. out:
  2979. mutex_unlock(&kvm->slots_lock);
  2980. return r;
  2981. }
  2982. static int alloc_identity_pagetable(struct kvm *kvm)
  2983. {
  2984. struct kvm_userspace_memory_region kvm_userspace_mem;
  2985. int r = 0;
  2986. mutex_lock(&kvm->slots_lock);
  2987. if (kvm->arch.ept_identity_pagetable)
  2988. goto out;
  2989. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  2990. kvm_userspace_mem.flags = 0;
  2991. kvm_userspace_mem.guest_phys_addr =
  2992. kvm->arch.ept_identity_map_addr;
  2993. kvm_userspace_mem.memory_size = PAGE_SIZE;
  2994. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  2995. if (r)
  2996. goto out;
  2997. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  2998. kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  2999. out:
  3000. mutex_unlock(&kvm->slots_lock);
  3001. return r;
  3002. }
  3003. static void allocate_vpid(struct vcpu_vmx *vmx)
  3004. {
  3005. int vpid;
  3006. vmx->vpid = 0;
  3007. if (!enable_vpid)
  3008. return;
  3009. spin_lock(&vmx_vpid_lock);
  3010. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  3011. if (vpid < VMX_NR_VPIDS) {
  3012. vmx->vpid = vpid;
  3013. __set_bit(vpid, vmx_vpid_bitmap);
  3014. }
  3015. spin_unlock(&vmx_vpid_lock);
  3016. }
  3017. static void free_vpid(struct vcpu_vmx *vmx)
  3018. {
  3019. if (!enable_vpid)
  3020. return;
  3021. spin_lock(&vmx_vpid_lock);
  3022. if (vmx->vpid != 0)
  3023. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3024. spin_unlock(&vmx_vpid_lock);
  3025. }
  3026. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
  3027. {
  3028. int f = sizeof(unsigned long);
  3029. if (!cpu_has_vmx_msr_bitmap())
  3030. return;
  3031. /*
  3032. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3033. * have the write-low and read-high bitmap offsets the wrong way round.
  3034. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3035. */
  3036. if (msr <= 0x1fff) {
  3037. __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
  3038. __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
  3039. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3040. msr &= 0x1fff;
  3041. __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
  3042. __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
  3043. }
  3044. }
  3045. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  3046. {
  3047. if (!longmode_only)
  3048. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
  3049. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
  3050. }
  3051. /*
  3052. * Set up the vmcs's constant host-state fields, i.e., host-state fields that
  3053. * will not change in the lifetime of the guest.
  3054. * Note that host-state that does change is set elsewhere. E.g., host-state
  3055. * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
  3056. */
  3057. static void vmx_set_constant_host_state(void)
  3058. {
  3059. u32 low32, high32;
  3060. unsigned long tmpl;
  3061. struct desc_ptr dt;
  3062. vmcs_writel(HOST_CR0, read_cr0() | X86_CR0_TS); /* 22.2.3 */
  3063. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  3064. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  3065. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  3066. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3067. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3068. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3069. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  3070. native_store_idt(&dt);
  3071. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  3072. asm("mov $.Lkvm_vmx_return, %0" : "=r"(tmpl));
  3073. vmcs_writel(HOST_RIP, tmpl); /* 22.2.5 */
  3074. rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
  3075. vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
  3076. rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
  3077. vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
  3078. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  3079. rdmsr(MSR_IA32_CR_PAT, low32, high32);
  3080. vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
  3081. }
  3082. }
  3083. static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
  3084. {
  3085. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  3086. if (enable_ept)
  3087. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  3088. if (is_guest_mode(&vmx->vcpu))
  3089. vmx->vcpu.arch.cr4_guest_owned_bits &=
  3090. ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
  3091. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  3092. }
  3093. static u32 vmx_exec_control(struct vcpu_vmx *vmx)
  3094. {
  3095. u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
  3096. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  3097. exec_control &= ~CPU_BASED_TPR_SHADOW;
  3098. #ifdef CONFIG_X86_64
  3099. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  3100. CPU_BASED_CR8_LOAD_EXITING;
  3101. #endif
  3102. }
  3103. if (!enable_ept)
  3104. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  3105. CPU_BASED_CR3_LOAD_EXITING |
  3106. CPU_BASED_INVLPG_EXITING;
  3107. return exec_control;
  3108. }
  3109. static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
  3110. {
  3111. u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  3112. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3113. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  3114. if (vmx->vpid == 0)
  3115. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  3116. if (!enable_ept) {
  3117. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  3118. enable_unrestricted_guest = 0;
  3119. }
  3120. if (!enable_unrestricted_guest)
  3121. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  3122. if (!ple_gap)
  3123. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  3124. return exec_control;
  3125. }
  3126. /*
  3127. * Sets up the vmcs for emulated real mode.
  3128. */
  3129. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  3130. {
  3131. unsigned long a;
  3132. int i;
  3133. /* I/O */
  3134. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  3135. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  3136. if (cpu_has_vmx_msr_bitmap())
  3137. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  3138. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  3139. /* Control */
  3140. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  3141. vmcs_config.pin_based_exec_ctrl);
  3142. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
  3143. if (cpu_has_secondary_exec_ctrls()) {
  3144. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3145. vmx_secondary_exec_control(vmx));
  3146. }
  3147. if (ple_gap) {
  3148. vmcs_write32(PLE_GAP, ple_gap);
  3149. vmcs_write32(PLE_WINDOW, ple_window);
  3150. }
  3151. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  3152. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  3153. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  3154. vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
  3155. vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
  3156. vmx_set_constant_host_state();
  3157. #ifdef CONFIG_X86_64
  3158. rdmsrl(MSR_FS_BASE, a);
  3159. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  3160. rdmsrl(MSR_GS_BASE, a);
  3161. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  3162. #else
  3163. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  3164. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  3165. #endif
  3166. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  3167. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  3168. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  3169. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  3170. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  3171. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  3172. u32 msr_low, msr_high;
  3173. u64 host_pat;
  3174. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  3175. host_pat = msr_low | ((u64) msr_high << 32);
  3176. /* Write the default value follow host pat */
  3177. vmcs_write64(GUEST_IA32_PAT, host_pat);
  3178. /* Keep arch.pat sync with GUEST_IA32_PAT */
  3179. vmx->vcpu.arch.pat = host_pat;
  3180. }
  3181. for (i = 0; i < NR_VMX_MSR; ++i) {
  3182. u32 index = vmx_msr_index[i];
  3183. u32 data_low, data_high;
  3184. int j = vmx->nmsrs;
  3185. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  3186. continue;
  3187. if (wrmsr_safe(index, data_low, data_high) < 0)
  3188. continue;
  3189. vmx->guest_msrs[j].index = i;
  3190. vmx->guest_msrs[j].data = 0;
  3191. vmx->guest_msrs[j].mask = -1ull;
  3192. ++vmx->nmsrs;
  3193. }
  3194. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  3195. /* 22.2.1, 20.8.1 */
  3196. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  3197. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  3198. set_cr4_guest_host_mask(vmx);
  3199. kvm_write_tsc(&vmx->vcpu, 0);
  3200. return 0;
  3201. }
  3202. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  3203. {
  3204. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3205. u64 msr;
  3206. int ret;
  3207. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  3208. vmx->rmode.vm86_active = 0;
  3209. vmx->soft_vnmi_blocked = 0;
  3210. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  3211. kvm_set_cr8(&vmx->vcpu, 0);
  3212. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  3213. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3214. msr |= MSR_IA32_APICBASE_BSP;
  3215. kvm_set_apic_base(&vmx->vcpu, msr);
  3216. ret = fx_init(&vmx->vcpu);
  3217. if (ret != 0)
  3218. goto out;
  3219. vmx_segment_cache_clear(vmx);
  3220. seg_setup(VCPU_SREG_CS);
  3221. /*
  3222. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  3223. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  3224. */
  3225. if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
  3226. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  3227. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  3228. } else {
  3229. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  3230. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  3231. }
  3232. seg_setup(VCPU_SREG_DS);
  3233. seg_setup(VCPU_SREG_ES);
  3234. seg_setup(VCPU_SREG_FS);
  3235. seg_setup(VCPU_SREG_GS);
  3236. seg_setup(VCPU_SREG_SS);
  3237. vmcs_write16(GUEST_TR_SELECTOR, 0);
  3238. vmcs_writel(GUEST_TR_BASE, 0);
  3239. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  3240. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  3241. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  3242. vmcs_writel(GUEST_LDTR_BASE, 0);
  3243. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  3244. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  3245. vmcs_write32(GUEST_SYSENTER_CS, 0);
  3246. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  3247. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  3248. vmcs_writel(GUEST_RFLAGS, 0x02);
  3249. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3250. kvm_rip_write(vcpu, 0xfff0);
  3251. else
  3252. kvm_rip_write(vcpu, 0);
  3253. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  3254. vmcs_writel(GUEST_DR7, 0x400);
  3255. vmcs_writel(GUEST_GDTR_BASE, 0);
  3256. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  3257. vmcs_writel(GUEST_IDTR_BASE, 0);
  3258. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  3259. vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
  3260. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  3261. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  3262. /* Special registers */
  3263. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  3264. setup_msrs(vmx);
  3265. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  3266. if (cpu_has_vmx_tpr_shadow()) {
  3267. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  3268. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  3269. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  3270. __pa(vmx->vcpu.arch.apic->regs));
  3271. vmcs_write32(TPR_THRESHOLD, 0);
  3272. }
  3273. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3274. vmcs_write64(APIC_ACCESS_ADDR,
  3275. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  3276. if (vmx->vpid != 0)
  3277. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  3278. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  3279. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  3280. vmx_set_cr4(&vmx->vcpu, 0);
  3281. vmx_set_efer(&vmx->vcpu, 0);
  3282. vmx_fpu_activate(&vmx->vcpu);
  3283. update_exception_bitmap(&vmx->vcpu);
  3284. vpid_sync_context(vmx);
  3285. ret = 0;
  3286. /* HACK: Don't enable emulation on guest boot/reset */
  3287. vmx->emulation_required = 0;
  3288. out:
  3289. return ret;
  3290. }
  3291. /*
  3292. * In nested virtualization, check if L1 asked to exit on external interrupts.
  3293. * For most existing hypervisors, this will always return true.
  3294. */
  3295. static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
  3296. {
  3297. return get_vmcs12(vcpu)->pin_based_vm_exec_control &
  3298. PIN_BASED_EXT_INTR_MASK;
  3299. }
  3300. static void enable_irq_window(struct kvm_vcpu *vcpu)
  3301. {
  3302. u32 cpu_based_vm_exec_control;
  3303. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
  3304. /* We can get here when nested_run_pending caused
  3305. * vmx_interrupt_allowed() to return false. In this case, do
  3306. * nothing - the interrupt will be injected later.
  3307. */
  3308. return;
  3309. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3310. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  3311. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3312. }
  3313. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  3314. {
  3315. u32 cpu_based_vm_exec_control;
  3316. if (!cpu_has_virtual_nmis()) {
  3317. enable_irq_window(vcpu);
  3318. return;
  3319. }
  3320. if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
  3321. enable_irq_window(vcpu);
  3322. return;
  3323. }
  3324. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3325. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  3326. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3327. }
  3328. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  3329. {
  3330. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3331. uint32_t intr;
  3332. int irq = vcpu->arch.interrupt.nr;
  3333. trace_kvm_inj_virq(irq);
  3334. ++vcpu->stat.irq_injections;
  3335. if (vmx->rmode.vm86_active) {
  3336. int inc_eip = 0;
  3337. if (vcpu->arch.interrupt.soft)
  3338. inc_eip = vcpu->arch.event_exit_inst_len;
  3339. if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
  3340. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3341. return;
  3342. }
  3343. intr = irq | INTR_INFO_VALID_MASK;
  3344. if (vcpu->arch.interrupt.soft) {
  3345. intr |= INTR_TYPE_SOFT_INTR;
  3346. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  3347. vmx->vcpu.arch.event_exit_inst_len);
  3348. } else
  3349. intr |= INTR_TYPE_EXT_INTR;
  3350. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  3351. vmx_clear_hlt(vcpu);
  3352. }
  3353. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  3354. {
  3355. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3356. if (is_guest_mode(vcpu))
  3357. return;
  3358. if (!cpu_has_virtual_nmis()) {
  3359. /*
  3360. * Tracking the NMI-blocked state in software is built upon
  3361. * finding the next open IRQ window. This, in turn, depends on
  3362. * well-behaving guests: They have to keep IRQs disabled at
  3363. * least as long as the NMI handler runs. Otherwise we may
  3364. * cause NMI nesting, maybe breaking the guest. But as this is
  3365. * highly unlikely, we can live with the residual risk.
  3366. */
  3367. vmx->soft_vnmi_blocked = 1;
  3368. vmx->vnmi_blocked_time = 0;
  3369. }
  3370. ++vcpu->stat.nmi_injections;
  3371. vmx->nmi_known_unmasked = false;
  3372. if (vmx->rmode.vm86_active) {
  3373. if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
  3374. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3375. return;
  3376. }
  3377. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  3378. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  3379. vmx_clear_hlt(vcpu);
  3380. }
  3381. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  3382. {
  3383. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  3384. return 0;
  3385. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3386. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
  3387. | GUEST_INTR_STATE_NMI));
  3388. }
  3389. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  3390. {
  3391. if (!cpu_has_virtual_nmis())
  3392. return to_vmx(vcpu)->soft_vnmi_blocked;
  3393. if (to_vmx(vcpu)->nmi_known_unmasked)
  3394. return false;
  3395. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  3396. }
  3397. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  3398. {
  3399. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3400. if (!cpu_has_virtual_nmis()) {
  3401. if (vmx->soft_vnmi_blocked != masked) {
  3402. vmx->soft_vnmi_blocked = masked;
  3403. vmx->vnmi_blocked_time = 0;
  3404. }
  3405. } else {
  3406. vmx->nmi_known_unmasked = !masked;
  3407. if (masked)
  3408. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3409. GUEST_INTR_STATE_NMI);
  3410. else
  3411. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3412. GUEST_INTR_STATE_NMI);
  3413. }
  3414. }
  3415. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  3416. {
  3417. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
  3418. struct vmcs12 *vmcs12;
  3419. if (to_vmx(vcpu)->nested.nested_run_pending)
  3420. return 0;
  3421. nested_vmx_vmexit(vcpu);
  3422. vmcs12 = get_vmcs12(vcpu);
  3423. vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
  3424. vmcs12->vm_exit_intr_info = 0;
  3425. /* fall through to normal code, but now in L1, not L2 */
  3426. }
  3427. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  3428. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3429. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  3430. }
  3431. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  3432. {
  3433. int ret;
  3434. struct kvm_userspace_memory_region tss_mem = {
  3435. .slot = TSS_PRIVATE_MEMSLOT,
  3436. .guest_phys_addr = addr,
  3437. .memory_size = PAGE_SIZE * 3,
  3438. .flags = 0,
  3439. };
  3440. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  3441. if (ret)
  3442. return ret;
  3443. kvm->arch.tss_addr = addr;
  3444. if (!init_rmode_tss(kvm))
  3445. return -ENOMEM;
  3446. return 0;
  3447. }
  3448. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  3449. int vec, u32 err_code)
  3450. {
  3451. /*
  3452. * Instruction with address size override prefix opcode 0x67
  3453. * Cause the #SS fault with 0 error code in VM86 mode.
  3454. */
  3455. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  3456. if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
  3457. return 1;
  3458. /*
  3459. * Forward all other exceptions that are valid in real mode.
  3460. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  3461. * the required debugging infrastructure rework.
  3462. */
  3463. switch (vec) {
  3464. case DB_VECTOR:
  3465. if (vcpu->guest_debug &
  3466. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  3467. return 0;
  3468. kvm_queue_exception(vcpu, vec);
  3469. return 1;
  3470. case BP_VECTOR:
  3471. /*
  3472. * Update instruction length as we may reinject the exception
  3473. * from user space while in guest debugging mode.
  3474. */
  3475. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  3476. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3477. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  3478. return 0;
  3479. /* fall through */
  3480. case DE_VECTOR:
  3481. case OF_VECTOR:
  3482. case BR_VECTOR:
  3483. case UD_VECTOR:
  3484. case DF_VECTOR:
  3485. case SS_VECTOR:
  3486. case GP_VECTOR:
  3487. case MF_VECTOR:
  3488. kvm_queue_exception(vcpu, vec);
  3489. return 1;
  3490. }
  3491. return 0;
  3492. }
  3493. /*
  3494. * Trigger machine check on the host. We assume all the MSRs are already set up
  3495. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  3496. * We pass a fake environment to the machine check handler because we want
  3497. * the guest to be always treated like user space, no matter what context
  3498. * it used internally.
  3499. */
  3500. static void kvm_machine_check(void)
  3501. {
  3502. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  3503. struct pt_regs regs = {
  3504. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  3505. .flags = X86_EFLAGS_IF,
  3506. };
  3507. do_machine_check(&regs, 0);
  3508. #endif
  3509. }
  3510. static int handle_machine_check(struct kvm_vcpu *vcpu)
  3511. {
  3512. /* already handled by vcpu_run */
  3513. return 1;
  3514. }
  3515. static int handle_exception(struct kvm_vcpu *vcpu)
  3516. {
  3517. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3518. struct kvm_run *kvm_run = vcpu->run;
  3519. u32 intr_info, ex_no, error_code;
  3520. unsigned long cr2, rip, dr6;
  3521. u32 vect_info;
  3522. enum emulation_result er;
  3523. vect_info = vmx->idt_vectoring_info;
  3524. intr_info = vmx->exit_intr_info;
  3525. if (is_machine_check(intr_info))
  3526. return handle_machine_check(vcpu);
  3527. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  3528. !is_page_fault(intr_info)) {
  3529. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  3530. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  3531. vcpu->run->internal.ndata = 2;
  3532. vcpu->run->internal.data[0] = vect_info;
  3533. vcpu->run->internal.data[1] = intr_info;
  3534. return 0;
  3535. }
  3536. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  3537. return 1; /* already handled by vmx_vcpu_run() */
  3538. if (is_no_device(intr_info)) {
  3539. vmx_fpu_activate(vcpu);
  3540. return 1;
  3541. }
  3542. if (is_invalid_opcode(intr_info)) {
  3543. er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
  3544. if (er != EMULATE_DONE)
  3545. kvm_queue_exception(vcpu, UD_VECTOR);
  3546. return 1;
  3547. }
  3548. error_code = 0;
  3549. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  3550. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  3551. if (is_page_fault(intr_info)) {
  3552. /* EPT won't cause page fault directly */
  3553. if (enable_ept)
  3554. BUG();
  3555. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  3556. trace_kvm_page_fault(cr2, error_code);
  3557. if (kvm_event_needs_reinjection(vcpu))
  3558. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  3559. return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
  3560. }
  3561. if (vmx->rmode.vm86_active &&
  3562. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  3563. error_code)) {
  3564. if (vcpu->arch.halt_request) {
  3565. vcpu->arch.halt_request = 0;
  3566. return kvm_emulate_halt(vcpu);
  3567. }
  3568. return 1;
  3569. }
  3570. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  3571. switch (ex_no) {
  3572. case DB_VECTOR:
  3573. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  3574. if (!(vcpu->guest_debug &
  3575. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  3576. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  3577. kvm_queue_exception(vcpu, DB_VECTOR);
  3578. return 1;
  3579. }
  3580. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  3581. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  3582. /* fall through */
  3583. case BP_VECTOR:
  3584. /*
  3585. * Update instruction length as we may reinject #BP from
  3586. * user space while in guest debugging mode. Reading it for
  3587. * #DB as well causes no harm, it is not used in that case.
  3588. */
  3589. vmx->vcpu.arch.event_exit_inst_len =
  3590. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3591. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  3592. rip = kvm_rip_read(vcpu);
  3593. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  3594. kvm_run->debug.arch.exception = ex_no;
  3595. break;
  3596. default:
  3597. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  3598. kvm_run->ex.exception = ex_no;
  3599. kvm_run->ex.error_code = error_code;
  3600. break;
  3601. }
  3602. return 0;
  3603. }
  3604. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  3605. {
  3606. ++vcpu->stat.irq_exits;
  3607. return 1;
  3608. }
  3609. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  3610. {
  3611. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  3612. return 0;
  3613. }
  3614. static int handle_io(struct kvm_vcpu *vcpu)
  3615. {
  3616. unsigned long exit_qualification;
  3617. int size, in, string;
  3618. unsigned port;
  3619. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3620. string = (exit_qualification & 16) != 0;
  3621. in = (exit_qualification & 8) != 0;
  3622. ++vcpu->stat.io_exits;
  3623. if (string || in)
  3624. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  3625. port = exit_qualification >> 16;
  3626. size = (exit_qualification & 7) + 1;
  3627. skip_emulated_instruction(vcpu);
  3628. return kvm_fast_pio_out(vcpu, size, port);
  3629. }
  3630. static void
  3631. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  3632. {
  3633. /*
  3634. * Patch in the VMCALL instruction:
  3635. */
  3636. hypercall[0] = 0x0f;
  3637. hypercall[1] = 0x01;
  3638. hypercall[2] = 0xc1;
  3639. }
  3640. /* called to set cr0 as approriate for a mov-to-cr0 exit. */
  3641. static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
  3642. {
  3643. if (to_vmx(vcpu)->nested.vmxon &&
  3644. ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
  3645. return 1;
  3646. if (is_guest_mode(vcpu)) {
  3647. /*
  3648. * We get here when L2 changed cr0 in a way that did not change
  3649. * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
  3650. * but did change L0 shadowed bits. This can currently happen
  3651. * with the TS bit: L0 may want to leave TS on (for lazy fpu
  3652. * loading) while pretending to allow the guest to change it.
  3653. */
  3654. if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
  3655. (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
  3656. return 1;
  3657. vmcs_writel(CR0_READ_SHADOW, val);
  3658. return 0;
  3659. } else
  3660. return kvm_set_cr0(vcpu, val);
  3661. }
  3662. static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
  3663. {
  3664. if (is_guest_mode(vcpu)) {
  3665. if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
  3666. (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
  3667. return 1;
  3668. vmcs_writel(CR4_READ_SHADOW, val);
  3669. return 0;
  3670. } else
  3671. return kvm_set_cr4(vcpu, val);
  3672. }
  3673. /* called to set cr0 as approriate for clts instruction exit. */
  3674. static void handle_clts(struct kvm_vcpu *vcpu)
  3675. {
  3676. if (is_guest_mode(vcpu)) {
  3677. /*
  3678. * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
  3679. * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
  3680. * just pretend it's off (also in arch.cr0 for fpu_activate).
  3681. */
  3682. vmcs_writel(CR0_READ_SHADOW,
  3683. vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
  3684. vcpu->arch.cr0 &= ~X86_CR0_TS;
  3685. } else
  3686. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  3687. }
  3688. static int handle_cr(struct kvm_vcpu *vcpu)
  3689. {
  3690. unsigned long exit_qualification, val;
  3691. int cr;
  3692. int reg;
  3693. int err;
  3694. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3695. cr = exit_qualification & 15;
  3696. reg = (exit_qualification >> 8) & 15;
  3697. switch ((exit_qualification >> 4) & 3) {
  3698. case 0: /* mov to cr */
  3699. val = kvm_register_read(vcpu, reg);
  3700. trace_kvm_cr_write(cr, val);
  3701. switch (cr) {
  3702. case 0:
  3703. err = handle_set_cr0(vcpu, val);
  3704. kvm_complete_insn_gp(vcpu, err);
  3705. return 1;
  3706. case 3:
  3707. err = kvm_set_cr3(vcpu, val);
  3708. kvm_complete_insn_gp(vcpu, err);
  3709. return 1;
  3710. case 4:
  3711. err = handle_set_cr4(vcpu, val);
  3712. kvm_complete_insn_gp(vcpu, err);
  3713. return 1;
  3714. case 8: {
  3715. u8 cr8_prev = kvm_get_cr8(vcpu);
  3716. u8 cr8 = kvm_register_read(vcpu, reg);
  3717. err = kvm_set_cr8(vcpu, cr8);
  3718. kvm_complete_insn_gp(vcpu, err);
  3719. if (irqchip_in_kernel(vcpu->kvm))
  3720. return 1;
  3721. if (cr8_prev <= cr8)
  3722. return 1;
  3723. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  3724. return 0;
  3725. }
  3726. };
  3727. break;
  3728. case 2: /* clts */
  3729. handle_clts(vcpu);
  3730. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  3731. skip_emulated_instruction(vcpu);
  3732. vmx_fpu_activate(vcpu);
  3733. return 1;
  3734. case 1: /*mov from cr*/
  3735. switch (cr) {
  3736. case 3:
  3737. val = kvm_read_cr3(vcpu);
  3738. kvm_register_write(vcpu, reg, val);
  3739. trace_kvm_cr_read(cr, val);
  3740. skip_emulated_instruction(vcpu);
  3741. return 1;
  3742. case 8:
  3743. val = kvm_get_cr8(vcpu);
  3744. kvm_register_write(vcpu, reg, val);
  3745. trace_kvm_cr_read(cr, val);
  3746. skip_emulated_instruction(vcpu);
  3747. return 1;
  3748. }
  3749. break;
  3750. case 3: /* lmsw */
  3751. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  3752. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  3753. kvm_lmsw(vcpu, val);
  3754. skip_emulated_instruction(vcpu);
  3755. return 1;
  3756. default:
  3757. break;
  3758. }
  3759. vcpu->run->exit_reason = 0;
  3760. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  3761. (int)(exit_qualification >> 4) & 3, cr);
  3762. return 0;
  3763. }
  3764. static int handle_dr(struct kvm_vcpu *vcpu)
  3765. {
  3766. unsigned long exit_qualification;
  3767. int dr, reg;
  3768. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  3769. if (!kvm_require_cpl(vcpu, 0))
  3770. return 1;
  3771. dr = vmcs_readl(GUEST_DR7);
  3772. if (dr & DR7_GD) {
  3773. /*
  3774. * As the vm-exit takes precedence over the debug trap, we
  3775. * need to emulate the latter, either for the host or the
  3776. * guest debugging itself.
  3777. */
  3778. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  3779. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  3780. vcpu->run->debug.arch.dr7 = dr;
  3781. vcpu->run->debug.arch.pc =
  3782. vmcs_readl(GUEST_CS_BASE) +
  3783. vmcs_readl(GUEST_RIP);
  3784. vcpu->run->debug.arch.exception = DB_VECTOR;
  3785. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  3786. return 0;
  3787. } else {
  3788. vcpu->arch.dr7 &= ~DR7_GD;
  3789. vcpu->arch.dr6 |= DR6_BD;
  3790. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  3791. kvm_queue_exception(vcpu, DB_VECTOR);
  3792. return 1;
  3793. }
  3794. }
  3795. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3796. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  3797. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  3798. if (exit_qualification & TYPE_MOV_FROM_DR) {
  3799. unsigned long val;
  3800. if (!kvm_get_dr(vcpu, dr, &val))
  3801. kvm_register_write(vcpu, reg, val);
  3802. } else
  3803. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  3804. skip_emulated_instruction(vcpu);
  3805. return 1;
  3806. }
  3807. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  3808. {
  3809. vmcs_writel(GUEST_DR7, val);
  3810. }
  3811. static int handle_cpuid(struct kvm_vcpu *vcpu)
  3812. {
  3813. kvm_emulate_cpuid(vcpu);
  3814. return 1;
  3815. }
  3816. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  3817. {
  3818. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  3819. u64 data;
  3820. if (vmx_get_msr(vcpu, ecx, &data)) {
  3821. trace_kvm_msr_read_ex(ecx);
  3822. kvm_inject_gp(vcpu, 0);
  3823. return 1;
  3824. }
  3825. trace_kvm_msr_read(ecx, data);
  3826. /* FIXME: handling of bits 32:63 of rax, rdx */
  3827. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  3828. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  3829. skip_emulated_instruction(vcpu);
  3830. return 1;
  3831. }
  3832. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  3833. {
  3834. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  3835. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  3836. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  3837. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  3838. trace_kvm_msr_write_ex(ecx, data);
  3839. kvm_inject_gp(vcpu, 0);
  3840. return 1;
  3841. }
  3842. trace_kvm_msr_write(ecx, data);
  3843. skip_emulated_instruction(vcpu);
  3844. return 1;
  3845. }
  3846. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  3847. {
  3848. kvm_make_request(KVM_REQ_EVENT, vcpu);
  3849. return 1;
  3850. }
  3851. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  3852. {
  3853. u32 cpu_based_vm_exec_control;
  3854. /* clear pending irq */
  3855. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3856. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  3857. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3858. kvm_make_request(KVM_REQ_EVENT, vcpu);
  3859. ++vcpu->stat.irq_window_exits;
  3860. /*
  3861. * If the user space waits to inject interrupts, exit as soon as
  3862. * possible
  3863. */
  3864. if (!irqchip_in_kernel(vcpu->kvm) &&
  3865. vcpu->run->request_interrupt_window &&
  3866. !kvm_cpu_has_interrupt(vcpu)) {
  3867. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  3868. return 0;
  3869. }
  3870. return 1;
  3871. }
  3872. static int handle_halt(struct kvm_vcpu *vcpu)
  3873. {
  3874. skip_emulated_instruction(vcpu);
  3875. return kvm_emulate_halt(vcpu);
  3876. }
  3877. static int handle_vmcall(struct kvm_vcpu *vcpu)
  3878. {
  3879. skip_emulated_instruction(vcpu);
  3880. kvm_emulate_hypercall(vcpu);
  3881. return 1;
  3882. }
  3883. static int handle_invd(struct kvm_vcpu *vcpu)
  3884. {
  3885. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  3886. }
  3887. static int handle_invlpg(struct kvm_vcpu *vcpu)
  3888. {
  3889. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3890. kvm_mmu_invlpg(vcpu, exit_qualification);
  3891. skip_emulated_instruction(vcpu);
  3892. return 1;
  3893. }
  3894. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  3895. {
  3896. skip_emulated_instruction(vcpu);
  3897. kvm_emulate_wbinvd(vcpu);
  3898. return 1;
  3899. }
  3900. static int handle_xsetbv(struct kvm_vcpu *vcpu)
  3901. {
  3902. u64 new_bv = kvm_read_edx_eax(vcpu);
  3903. u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3904. if (kvm_set_xcr(vcpu, index, new_bv) == 0)
  3905. skip_emulated_instruction(vcpu);
  3906. return 1;
  3907. }
  3908. static int handle_apic_access(struct kvm_vcpu *vcpu)
  3909. {
  3910. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  3911. }
  3912. static int handle_task_switch(struct kvm_vcpu *vcpu)
  3913. {
  3914. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3915. unsigned long exit_qualification;
  3916. bool has_error_code = false;
  3917. u32 error_code = 0;
  3918. u16 tss_selector;
  3919. int reason, type, idt_v;
  3920. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  3921. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  3922. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3923. reason = (u32)exit_qualification >> 30;
  3924. if (reason == TASK_SWITCH_GATE && idt_v) {
  3925. switch (type) {
  3926. case INTR_TYPE_NMI_INTR:
  3927. vcpu->arch.nmi_injected = false;
  3928. vmx_set_nmi_mask(vcpu, true);
  3929. break;
  3930. case INTR_TYPE_EXT_INTR:
  3931. case INTR_TYPE_SOFT_INTR:
  3932. kvm_clear_interrupt_queue(vcpu);
  3933. break;
  3934. case INTR_TYPE_HARD_EXCEPTION:
  3935. if (vmx->idt_vectoring_info &
  3936. VECTORING_INFO_DELIVER_CODE_MASK) {
  3937. has_error_code = true;
  3938. error_code =
  3939. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  3940. }
  3941. /* fall through */
  3942. case INTR_TYPE_SOFT_EXCEPTION:
  3943. kvm_clear_exception_queue(vcpu);
  3944. break;
  3945. default:
  3946. break;
  3947. }
  3948. }
  3949. tss_selector = exit_qualification;
  3950. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  3951. type != INTR_TYPE_EXT_INTR &&
  3952. type != INTR_TYPE_NMI_INTR))
  3953. skip_emulated_instruction(vcpu);
  3954. if (kvm_task_switch(vcpu, tss_selector, reason,
  3955. has_error_code, error_code) == EMULATE_FAIL) {
  3956. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  3957. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  3958. vcpu->run->internal.ndata = 0;
  3959. return 0;
  3960. }
  3961. /* clear all local breakpoint enable flags */
  3962. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  3963. /*
  3964. * TODO: What about debug traps on tss switch?
  3965. * Are we supposed to inject them and update dr6?
  3966. */
  3967. return 1;
  3968. }
  3969. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  3970. {
  3971. unsigned long exit_qualification;
  3972. gpa_t gpa;
  3973. int gla_validity;
  3974. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3975. if (exit_qualification & (1 << 6)) {
  3976. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  3977. return -EINVAL;
  3978. }
  3979. gla_validity = (exit_qualification >> 7) & 0x3;
  3980. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  3981. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  3982. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  3983. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  3984. vmcs_readl(GUEST_LINEAR_ADDRESS));
  3985. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  3986. (long unsigned int)exit_qualification);
  3987. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  3988. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  3989. return 0;
  3990. }
  3991. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  3992. trace_kvm_page_fault(gpa, exit_qualification);
  3993. return kvm_mmu_page_fault(vcpu, gpa, exit_qualification & 0x3, NULL, 0);
  3994. }
  3995. static u64 ept_rsvd_mask(u64 spte, int level)
  3996. {
  3997. int i;
  3998. u64 mask = 0;
  3999. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  4000. mask |= (1ULL << i);
  4001. if (level > 2)
  4002. /* bits 7:3 reserved */
  4003. mask |= 0xf8;
  4004. else if (level == 2) {
  4005. if (spte & (1ULL << 7))
  4006. /* 2MB ref, bits 20:12 reserved */
  4007. mask |= 0x1ff000;
  4008. else
  4009. /* bits 6:3 reserved */
  4010. mask |= 0x78;
  4011. }
  4012. return mask;
  4013. }
  4014. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  4015. int level)
  4016. {
  4017. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  4018. /* 010b (write-only) */
  4019. WARN_ON((spte & 0x7) == 0x2);
  4020. /* 110b (write/execute) */
  4021. WARN_ON((spte & 0x7) == 0x6);
  4022. /* 100b (execute-only) and value not supported by logical processor */
  4023. if (!cpu_has_vmx_ept_execute_only())
  4024. WARN_ON((spte & 0x7) == 0x4);
  4025. /* not 000b */
  4026. if ((spte & 0x7)) {
  4027. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  4028. if (rsvd_bits != 0) {
  4029. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  4030. __func__, rsvd_bits);
  4031. WARN_ON(1);
  4032. }
  4033. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  4034. u64 ept_mem_type = (spte & 0x38) >> 3;
  4035. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  4036. ept_mem_type == 7) {
  4037. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  4038. __func__, ept_mem_type);
  4039. WARN_ON(1);
  4040. }
  4041. }
  4042. }
  4043. }
  4044. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  4045. {
  4046. u64 sptes[4];
  4047. int nr_sptes, i;
  4048. gpa_t gpa;
  4049. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4050. printk(KERN_ERR "EPT: Misconfiguration.\n");
  4051. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  4052. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  4053. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  4054. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  4055. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4056. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  4057. return 0;
  4058. }
  4059. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  4060. {
  4061. u32 cpu_based_vm_exec_control;
  4062. /* clear pending NMI */
  4063. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4064. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  4065. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4066. ++vcpu->stat.nmi_window_exits;
  4067. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4068. return 1;
  4069. }
  4070. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  4071. {
  4072. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4073. enum emulation_result err = EMULATE_DONE;
  4074. int ret = 1;
  4075. u32 cpu_exec_ctrl;
  4076. bool intr_window_requested;
  4077. cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4078. intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
  4079. while (!guest_state_valid(vcpu)) {
  4080. if (intr_window_requested
  4081. && (kvm_get_rflags(&vmx->vcpu) & X86_EFLAGS_IF))
  4082. return handle_interrupt_window(&vmx->vcpu);
  4083. err = emulate_instruction(vcpu, 0);
  4084. if (err == EMULATE_DO_MMIO) {
  4085. ret = 0;
  4086. goto out;
  4087. }
  4088. if (err != EMULATE_DONE)
  4089. return 0;
  4090. if (signal_pending(current))
  4091. goto out;
  4092. if (need_resched())
  4093. schedule();
  4094. }
  4095. vmx->emulation_required = 0;
  4096. out:
  4097. return ret;
  4098. }
  4099. /*
  4100. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  4101. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  4102. */
  4103. static int handle_pause(struct kvm_vcpu *vcpu)
  4104. {
  4105. skip_emulated_instruction(vcpu);
  4106. kvm_vcpu_on_spin(vcpu);
  4107. return 1;
  4108. }
  4109. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  4110. {
  4111. kvm_queue_exception(vcpu, UD_VECTOR);
  4112. return 1;
  4113. }
  4114. /*
  4115. * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
  4116. * We could reuse a single VMCS for all the L2 guests, but we also want the
  4117. * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
  4118. * allows keeping them loaded on the processor, and in the future will allow
  4119. * optimizations where prepare_vmcs02 doesn't need to set all the fields on
  4120. * every entry if they never change.
  4121. * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
  4122. * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
  4123. *
  4124. * The following functions allocate and free a vmcs02 in this pool.
  4125. */
  4126. /* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
  4127. static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
  4128. {
  4129. struct vmcs02_list *item;
  4130. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4131. if (item->vmptr == vmx->nested.current_vmptr) {
  4132. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4133. return &item->vmcs02;
  4134. }
  4135. if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
  4136. /* Recycle the least recently used VMCS. */
  4137. item = list_entry(vmx->nested.vmcs02_pool.prev,
  4138. struct vmcs02_list, list);
  4139. item->vmptr = vmx->nested.current_vmptr;
  4140. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4141. return &item->vmcs02;
  4142. }
  4143. /* Create a new VMCS */
  4144. item = (struct vmcs02_list *)
  4145. kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
  4146. if (!item)
  4147. return NULL;
  4148. item->vmcs02.vmcs = alloc_vmcs();
  4149. if (!item->vmcs02.vmcs) {
  4150. kfree(item);
  4151. return NULL;
  4152. }
  4153. loaded_vmcs_init(&item->vmcs02);
  4154. item->vmptr = vmx->nested.current_vmptr;
  4155. list_add(&(item->list), &(vmx->nested.vmcs02_pool));
  4156. vmx->nested.vmcs02_num++;
  4157. return &item->vmcs02;
  4158. }
  4159. /* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
  4160. static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
  4161. {
  4162. struct vmcs02_list *item;
  4163. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4164. if (item->vmptr == vmptr) {
  4165. free_loaded_vmcs(&item->vmcs02);
  4166. list_del(&item->list);
  4167. kfree(item);
  4168. vmx->nested.vmcs02_num--;
  4169. return;
  4170. }
  4171. }
  4172. /*
  4173. * Free all VMCSs saved for this vcpu, except the one pointed by
  4174. * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
  4175. * currently used, if running L2), and vmcs01 when running L2.
  4176. */
  4177. static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
  4178. {
  4179. struct vmcs02_list *item, *n;
  4180. list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
  4181. if (vmx->loaded_vmcs != &item->vmcs02)
  4182. free_loaded_vmcs(&item->vmcs02);
  4183. list_del(&item->list);
  4184. kfree(item);
  4185. }
  4186. vmx->nested.vmcs02_num = 0;
  4187. if (vmx->loaded_vmcs != &vmx->vmcs01)
  4188. free_loaded_vmcs(&vmx->vmcs01);
  4189. }
  4190. /*
  4191. * Emulate the VMXON instruction.
  4192. * Currently, we just remember that VMX is active, and do not save or even
  4193. * inspect the argument to VMXON (the so-called "VMXON pointer") because we
  4194. * do not currently need to store anything in that guest-allocated memory
  4195. * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
  4196. * argument is different from the VMXON pointer (which the spec says they do).
  4197. */
  4198. static int handle_vmon(struct kvm_vcpu *vcpu)
  4199. {
  4200. struct kvm_segment cs;
  4201. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4202. /* The Intel VMX Instruction Reference lists a bunch of bits that
  4203. * are prerequisite to running VMXON, most notably cr4.VMXE must be
  4204. * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
  4205. * Otherwise, we should fail with #UD. We test these now:
  4206. */
  4207. if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
  4208. !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
  4209. (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  4210. kvm_queue_exception(vcpu, UD_VECTOR);
  4211. return 1;
  4212. }
  4213. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4214. if (is_long_mode(vcpu) && !cs.l) {
  4215. kvm_queue_exception(vcpu, UD_VECTOR);
  4216. return 1;
  4217. }
  4218. if (vmx_get_cpl(vcpu)) {
  4219. kvm_inject_gp(vcpu, 0);
  4220. return 1;
  4221. }
  4222. INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
  4223. vmx->nested.vmcs02_num = 0;
  4224. vmx->nested.vmxon = true;
  4225. skip_emulated_instruction(vcpu);
  4226. return 1;
  4227. }
  4228. /*
  4229. * Intel's VMX Instruction Reference specifies a common set of prerequisites
  4230. * for running VMX instructions (except VMXON, whose prerequisites are
  4231. * slightly different). It also specifies what exception to inject otherwise.
  4232. */
  4233. static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
  4234. {
  4235. struct kvm_segment cs;
  4236. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4237. if (!vmx->nested.vmxon) {
  4238. kvm_queue_exception(vcpu, UD_VECTOR);
  4239. return 0;
  4240. }
  4241. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4242. if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
  4243. (is_long_mode(vcpu) && !cs.l)) {
  4244. kvm_queue_exception(vcpu, UD_VECTOR);
  4245. return 0;
  4246. }
  4247. if (vmx_get_cpl(vcpu)) {
  4248. kvm_inject_gp(vcpu, 0);
  4249. return 0;
  4250. }
  4251. return 1;
  4252. }
  4253. /*
  4254. * Free whatever needs to be freed from vmx->nested when L1 goes down, or
  4255. * just stops using VMX.
  4256. */
  4257. static void free_nested(struct vcpu_vmx *vmx)
  4258. {
  4259. if (!vmx->nested.vmxon)
  4260. return;
  4261. vmx->nested.vmxon = false;
  4262. if (vmx->nested.current_vmptr != -1ull) {
  4263. kunmap(vmx->nested.current_vmcs12_page);
  4264. nested_release_page(vmx->nested.current_vmcs12_page);
  4265. vmx->nested.current_vmptr = -1ull;
  4266. vmx->nested.current_vmcs12 = NULL;
  4267. }
  4268. /* Unpin physical memory we referred to in current vmcs02 */
  4269. if (vmx->nested.apic_access_page) {
  4270. nested_release_page(vmx->nested.apic_access_page);
  4271. vmx->nested.apic_access_page = 0;
  4272. }
  4273. nested_free_all_saved_vmcss(vmx);
  4274. }
  4275. /* Emulate the VMXOFF instruction */
  4276. static int handle_vmoff(struct kvm_vcpu *vcpu)
  4277. {
  4278. if (!nested_vmx_check_permission(vcpu))
  4279. return 1;
  4280. free_nested(to_vmx(vcpu));
  4281. skip_emulated_instruction(vcpu);
  4282. return 1;
  4283. }
  4284. /*
  4285. * Decode the memory-address operand of a vmx instruction, as recorded on an
  4286. * exit caused by such an instruction (run by a guest hypervisor).
  4287. * On success, returns 0. When the operand is invalid, returns 1 and throws
  4288. * #UD or #GP.
  4289. */
  4290. static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
  4291. unsigned long exit_qualification,
  4292. u32 vmx_instruction_info, gva_t *ret)
  4293. {
  4294. /*
  4295. * According to Vol. 3B, "Information for VM Exits Due to Instruction
  4296. * Execution", on an exit, vmx_instruction_info holds most of the
  4297. * addressing components of the operand. Only the displacement part
  4298. * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
  4299. * For how an actual address is calculated from all these components,
  4300. * refer to Vol. 1, "Operand Addressing".
  4301. */
  4302. int scaling = vmx_instruction_info & 3;
  4303. int addr_size = (vmx_instruction_info >> 7) & 7;
  4304. bool is_reg = vmx_instruction_info & (1u << 10);
  4305. int seg_reg = (vmx_instruction_info >> 15) & 7;
  4306. int index_reg = (vmx_instruction_info >> 18) & 0xf;
  4307. bool index_is_valid = !(vmx_instruction_info & (1u << 22));
  4308. int base_reg = (vmx_instruction_info >> 23) & 0xf;
  4309. bool base_is_valid = !(vmx_instruction_info & (1u << 27));
  4310. if (is_reg) {
  4311. kvm_queue_exception(vcpu, UD_VECTOR);
  4312. return 1;
  4313. }
  4314. /* Addr = segment_base + offset */
  4315. /* offset = base + [index * scale] + displacement */
  4316. *ret = vmx_get_segment_base(vcpu, seg_reg);
  4317. if (base_is_valid)
  4318. *ret += kvm_register_read(vcpu, base_reg);
  4319. if (index_is_valid)
  4320. *ret += kvm_register_read(vcpu, index_reg)<<scaling;
  4321. *ret += exit_qualification; /* holds the displacement */
  4322. if (addr_size == 1) /* 32 bit */
  4323. *ret &= 0xffffffff;
  4324. /*
  4325. * TODO: throw #GP (and return 1) in various cases that the VM*
  4326. * instructions require it - e.g., offset beyond segment limit,
  4327. * unusable or unreadable/unwritable segment, non-canonical 64-bit
  4328. * address, and so on. Currently these are not checked.
  4329. */
  4330. return 0;
  4331. }
  4332. /*
  4333. * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
  4334. * set the success or error code of an emulated VMX instruction, as specified
  4335. * by Vol 2B, VMX Instruction Reference, "Conventions".
  4336. */
  4337. static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
  4338. {
  4339. vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
  4340. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4341. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
  4342. }
  4343. static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
  4344. {
  4345. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4346. & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  4347. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4348. | X86_EFLAGS_CF);
  4349. }
  4350. static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
  4351. u32 vm_instruction_error)
  4352. {
  4353. if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
  4354. /*
  4355. * failValid writes the error number to the current VMCS, which
  4356. * can't be done there isn't a current VMCS.
  4357. */
  4358. nested_vmx_failInvalid(vcpu);
  4359. return;
  4360. }
  4361. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4362. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4363. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4364. | X86_EFLAGS_ZF);
  4365. get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
  4366. }
  4367. /* Emulate the VMCLEAR instruction */
  4368. static int handle_vmclear(struct kvm_vcpu *vcpu)
  4369. {
  4370. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4371. gva_t gva;
  4372. gpa_t vmptr;
  4373. struct vmcs12 *vmcs12;
  4374. struct page *page;
  4375. struct x86_exception e;
  4376. if (!nested_vmx_check_permission(vcpu))
  4377. return 1;
  4378. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  4379. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  4380. return 1;
  4381. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  4382. sizeof(vmptr), &e)) {
  4383. kvm_inject_page_fault(vcpu, &e);
  4384. return 1;
  4385. }
  4386. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  4387. nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
  4388. skip_emulated_instruction(vcpu);
  4389. return 1;
  4390. }
  4391. if (vmptr == vmx->nested.current_vmptr) {
  4392. kunmap(vmx->nested.current_vmcs12_page);
  4393. nested_release_page(vmx->nested.current_vmcs12_page);
  4394. vmx->nested.current_vmptr = -1ull;
  4395. vmx->nested.current_vmcs12 = NULL;
  4396. }
  4397. page = nested_get_page(vcpu, vmptr);
  4398. if (page == NULL) {
  4399. /*
  4400. * For accurate processor emulation, VMCLEAR beyond available
  4401. * physical memory should do nothing at all. However, it is
  4402. * possible that a nested vmx bug, not a guest hypervisor bug,
  4403. * resulted in this case, so let's shut down before doing any
  4404. * more damage:
  4405. */
  4406. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  4407. return 1;
  4408. }
  4409. vmcs12 = kmap(page);
  4410. vmcs12->launch_state = 0;
  4411. kunmap(page);
  4412. nested_release_page(page);
  4413. nested_free_vmcs02(vmx, vmptr);
  4414. skip_emulated_instruction(vcpu);
  4415. nested_vmx_succeed(vcpu);
  4416. return 1;
  4417. }
  4418. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
  4419. /* Emulate the VMLAUNCH instruction */
  4420. static int handle_vmlaunch(struct kvm_vcpu *vcpu)
  4421. {
  4422. return nested_vmx_run(vcpu, true);
  4423. }
  4424. /* Emulate the VMRESUME instruction */
  4425. static int handle_vmresume(struct kvm_vcpu *vcpu)
  4426. {
  4427. return nested_vmx_run(vcpu, false);
  4428. }
  4429. enum vmcs_field_type {
  4430. VMCS_FIELD_TYPE_U16 = 0,
  4431. VMCS_FIELD_TYPE_U64 = 1,
  4432. VMCS_FIELD_TYPE_U32 = 2,
  4433. VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
  4434. };
  4435. static inline int vmcs_field_type(unsigned long field)
  4436. {
  4437. if (0x1 & field) /* the *_HIGH fields are all 32 bit */
  4438. return VMCS_FIELD_TYPE_U32;
  4439. return (field >> 13) & 0x3 ;
  4440. }
  4441. static inline int vmcs_field_readonly(unsigned long field)
  4442. {
  4443. return (((field >> 10) & 0x3) == 1);
  4444. }
  4445. /*
  4446. * Read a vmcs12 field. Since these can have varying lengths and we return
  4447. * one type, we chose the biggest type (u64) and zero-extend the return value
  4448. * to that size. Note that the caller, handle_vmread, might need to use only
  4449. * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
  4450. * 64-bit fields are to be returned).
  4451. */
  4452. static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
  4453. unsigned long field, u64 *ret)
  4454. {
  4455. short offset = vmcs_field_to_offset(field);
  4456. char *p;
  4457. if (offset < 0)
  4458. return 0;
  4459. p = ((char *)(get_vmcs12(vcpu))) + offset;
  4460. switch (vmcs_field_type(field)) {
  4461. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  4462. *ret = *((natural_width *)p);
  4463. return 1;
  4464. case VMCS_FIELD_TYPE_U16:
  4465. *ret = *((u16 *)p);
  4466. return 1;
  4467. case VMCS_FIELD_TYPE_U32:
  4468. *ret = *((u32 *)p);
  4469. return 1;
  4470. case VMCS_FIELD_TYPE_U64:
  4471. *ret = *((u64 *)p);
  4472. return 1;
  4473. default:
  4474. return 0; /* can never happen. */
  4475. }
  4476. }
  4477. /*
  4478. * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
  4479. * used before) all generate the same failure when it is missing.
  4480. */
  4481. static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
  4482. {
  4483. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4484. if (vmx->nested.current_vmptr == -1ull) {
  4485. nested_vmx_failInvalid(vcpu);
  4486. skip_emulated_instruction(vcpu);
  4487. return 0;
  4488. }
  4489. return 1;
  4490. }
  4491. static int handle_vmread(struct kvm_vcpu *vcpu)
  4492. {
  4493. unsigned long field;
  4494. u64 field_value;
  4495. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4496. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4497. gva_t gva = 0;
  4498. if (!nested_vmx_check_permission(vcpu) ||
  4499. !nested_vmx_check_vmcs12(vcpu))
  4500. return 1;
  4501. /* Decode instruction info and find the field to read */
  4502. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  4503. /* Read the field, zero-extended to a u64 field_value */
  4504. if (!vmcs12_read_any(vcpu, field, &field_value)) {
  4505. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4506. skip_emulated_instruction(vcpu);
  4507. return 1;
  4508. }
  4509. /*
  4510. * Now copy part of this value to register or memory, as requested.
  4511. * Note that the number of bits actually copied is 32 or 64 depending
  4512. * on the guest's mode (32 or 64 bit), not on the given field's length.
  4513. */
  4514. if (vmx_instruction_info & (1u << 10)) {
  4515. kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
  4516. field_value);
  4517. } else {
  4518. if (get_vmx_mem_address(vcpu, exit_qualification,
  4519. vmx_instruction_info, &gva))
  4520. return 1;
  4521. /* _system ok, as nested_vmx_check_permission verified cpl=0 */
  4522. kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
  4523. &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
  4524. }
  4525. nested_vmx_succeed(vcpu);
  4526. skip_emulated_instruction(vcpu);
  4527. return 1;
  4528. }
  4529. static int handle_vmwrite(struct kvm_vcpu *vcpu)
  4530. {
  4531. unsigned long field;
  4532. gva_t gva;
  4533. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4534. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4535. char *p;
  4536. short offset;
  4537. /* The value to write might be 32 or 64 bits, depending on L1's long
  4538. * mode, and eventually we need to write that into a field of several
  4539. * possible lengths. The code below first zero-extends the value to 64
  4540. * bit (field_value), and then copies only the approriate number of
  4541. * bits into the vmcs12 field.
  4542. */
  4543. u64 field_value = 0;
  4544. struct x86_exception e;
  4545. if (!nested_vmx_check_permission(vcpu) ||
  4546. !nested_vmx_check_vmcs12(vcpu))
  4547. return 1;
  4548. if (vmx_instruction_info & (1u << 10))
  4549. field_value = kvm_register_read(vcpu,
  4550. (((vmx_instruction_info) >> 3) & 0xf));
  4551. else {
  4552. if (get_vmx_mem_address(vcpu, exit_qualification,
  4553. vmx_instruction_info, &gva))
  4554. return 1;
  4555. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
  4556. &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
  4557. kvm_inject_page_fault(vcpu, &e);
  4558. return 1;
  4559. }
  4560. }
  4561. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  4562. if (vmcs_field_readonly(field)) {
  4563. nested_vmx_failValid(vcpu,
  4564. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
  4565. skip_emulated_instruction(vcpu);
  4566. return 1;
  4567. }
  4568. offset = vmcs_field_to_offset(field);
  4569. if (offset < 0) {
  4570. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4571. skip_emulated_instruction(vcpu);
  4572. return 1;
  4573. }
  4574. p = ((char *) get_vmcs12(vcpu)) + offset;
  4575. switch (vmcs_field_type(field)) {
  4576. case VMCS_FIELD_TYPE_U16:
  4577. *(u16 *)p = field_value;
  4578. break;
  4579. case VMCS_FIELD_TYPE_U32:
  4580. *(u32 *)p = field_value;
  4581. break;
  4582. case VMCS_FIELD_TYPE_U64:
  4583. *(u64 *)p = field_value;
  4584. break;
  4585. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  4586. *(natural_width *)p = field_value;
  4587. break;
  4588. default:
  4589. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4590. skip_emulated_instruction(vcpu);
  4591. return 1;
  4592. }
  4593. nested_vmx_succeed(vcpu);
  4594. skip_emulated_instruction(vcpu);
  4595. return 1;
  4596. }
  4597. /* Emulate the VMPTRLD instruction */
  4598. static int handle_vmptrld(struct kvm_vcpu *vcpu)
  4599. {
  4600. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4601. gva_t gva;
  4602. gpa_t vmptr;
  4603. struct x86_exception e;
  4604. if (!nested_vmx_check_permission(vcpu))
  4605. return 1;
  4606. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  4607. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  4608. return 1;
  4609. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  4610. sizeof(vmptr), &e)) {
  4611. kvm_inject_page_fault(vcpu, &e);
  4612. return 1;
  4613. }
  4614. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  4615. nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
  4616. skip_emulated_instruction(vcpu);
  4617. return 1;
  4618. }
  4619. if (vmx->nested.current_vmptr != vmptr) {
  4620. struct vmcs12 *new_vmcs12;
  4621. struct page *page;
  4622. page = nested_get_page(vcpu, vmptr);
  4623. if (page == NULL) {
  4624. nested_vmx_failInvalid(vcpu);
  4625. skip_emulated_instruction(vcpu);
  4626. return 1;
  4627. }
  4628. new_vmcs12 = kmap(page);
  4629. if (new_vmcs12->revision_id != VMCS12_REVISION) {
  4630. kunmap(page);
  4631. nested_release_page_clean(page);
  4632. nested_vmx_failValid(vcpu,
  4633. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
  4634. skip_emulated_instruction(vcpu);
  4635. return 1;
  4636. }
  4637. if (vmx->nested.current_vmptr != -1ull) {
  4638. kunmap(vmx->nested.current_vmcs12_page);
  4639. nested_release_page(vmx->nested.current_vmcs12_page);
  4640. }
  4641. vmx->nested.current_vmptr = vmptr;
  4642. vmx->nested.current_vmcs12 = new_vmcs12;
  4643. vmx->nested.current_vmcs12_page = page;
  4644. }
  4645. nested_vmx_succeed(vcpu);
  4646. skip_emulated_instruction(vcpu);
  4647. return 1;
  4648. }
  4649. /* Emulate the VMPTRST instruction */
  4650. static int handle_vmptrst(struct kvm_vcpu *vcpu)
  4651. {
  4652. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4653. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4654. gva_t vmcs_gva;
  4655. struct x86_exception e;
  4656. if (!nested_vmx_check_permission(vcpu))
  4657. return 1;
  4658. if (get_vmx_mem_address(vcpu, exit_qualification,
  4659. vmx_instruction_info, &vmcs_gva))
  4660. return 1;
  4661. /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
  4662. if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
  4663. (void *)&to_vmx(vcpu)->nested.current_vmptr,
  4664. sizeof(u64), &e)) {
  4665. kvm_inject_page_fault(vcpu, &e);
  4666. return 1;
  4667. }
  4668. nested_vmx_succeed(vcpu);
  4669. skip_emulated_instruction(vcpu);
  4670. return 1;
  4671. }
  4672. /*
  4673. * The exit handlers return 1 if the exit was handled fully and guest execution
  4674. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  4675. * to be done to userspace and return 0.
  4676. */
  4677. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  4678. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  4679. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  4680. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  4681. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  4682. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  4683. [EXIT_REASON_CR_ACCESS] = handle_cr,
  4684. [EXIT_REASON_DR_ACCESS] = handle_dr,
  4685. [EXIT_REASON_CPUID] = handle_cpuid,
  4686. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  4687. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  4688. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  4689. [EXIT_REASON_HLT] = handle_halt,
  4690. [EXIT_REASON_INVD] = handle_invd,
  4691. [EXIT_REASON_INVLPG] = handle_invlpg,
  4692. [EXIT_REASON_VMCALL] = handle_vmcall,
  4693. [EXIT_REASON_VMCLEAR] = handle_vmclear,
  4694. [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
  4695. [EXIT_REASON_VMPTRLD] = handle_vmptrld,
  4696. [EXIT_REASON_VMPTRST] = handle_vmptrst,
  4697. [EXIT_REASON_VMREAD] = handle_vmread,
  4698. [EXIT_REASON_VMRESUME] = handle_vmresume,
  4699. [EXIT_REASON_VMWRITE] = handle_vmwrite,
  4700. [EXIT_REASON_VMOFF] = handle_vmoff,
  4701. [EXIT_REASON_VMON] = handle_vmon,
  4702. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  4703. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  4704. [EXIT_REASON_WBINVD] = handle_wbinvd,
  4705. [EXIT_REASON_XSETBV] = handle_xsetbv,
  4706. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  4707. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  4708. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  4709. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  4710. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  4711. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  4712. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  4713. };
  4714. static const int kvm_vmx_max_exit_handlers =
  4715. ARRAY_SIZE(kvm_vmx_exit_handlers);
  4716. /*
  4717. * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
  4718. * rather than handle it ourselves in L0. I.e., check whether L1 expressed
  4719. * disinterest in the current event (read or write a specific MSR) by using an
  4720. * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
  4721. */
  4722. static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
  4723. struct vmcs12 *vmcs12, u32 exit_reason)
  4724. {
  4725. u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
  4726. gpa_t bitmap;
  4727. if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
  4728. return 1;
  4729. /*
  4730. * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
  4731. * for the four combinations of read/write and low/high MSR numbers.
  4732. * First we need to figure out which of the four to use:
  4733. */
  4734. bitmap = vmcs12->msr_bitmap;
  4735. if (exit_reason == EXIT_REASON_MSR_WRITE)
  4736. bitmap += 2048;
  4737. if (msr_index >= 0xc0000000) {
  4738. msr_index -= 0xc0000000;
  4739. bitmap += 1024;
  4740. }
  4741. /* Then read the msr_index'th bit from this bitmap: */
  4742. if (msr_index < 1024*8) {
  4743. unsigned char b;
  4744. kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
  4745. return 1 & (b >> (msr_index & 7));
  4746. } else
  4747. return 1; /* let L1 handle the wrong parameter */
  4748. }
  4749. /*
  4750. * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
  4751. * rather than handle it ourselves in L0. I.e., check if L1 wanted to
  4752. * intercept (via guest_host_mask etc.) the current event.
  4753. */
  4754. static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
  4755. struct vmcs12 *vmcs12)
  4756. {
  4757. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4758. int cr = exit_qualification & 15;
  4759. int reg = (exit_qualification >> 8) & 15;
  4760. unsigned long val = kvm_register_read(vcpu, reg);
  4761. switch ((exit_qualification >> 4) & 3) {
  4762. case 0: /* mov to cr */
  4763. switch (cr) {
  4764. case 0:
  4765. if (vmcs12->cr0_guest_host_mask &
  4766. (val ^ vmcs12->cr0_read_shadow))
  4767. return 1;
  4768. break;
  4769. case 3:
  4770. if ((vmcs12->cr3_target_count >= 1 &&
  4771. vmcs12->cr3_target_value0 == val) ||
  4772. (vmcs12->cr3_target_count >= 2 &&
  4773. vmcs12->cr3_target_value1 == val) ||
  4774. (vmcs12->cr3_target_count >= 3 &&
  4775. vmcs12->cr3_target_value2 == val) ||
  4776. (vmcs12->cr3_target_count >= 4 &&
  4777. vmcs12->cr3_target_value3 == val))
  4778. return 0;
  4779. if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
  4780. return 1;
  4781. break;
  4782. case 4:
  4783. if (vmcs12->cr4_guest_host_mask &
  4784. (vmcs12->cr4_read_shadow ^ val))
  4785. return 1;
  4786. break;
  4787. case 8:
  4788. if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
  4789. return 1;
  4790. break;
  4791. }
  4792. break;
  4793. case 2: /* clts */
  4794. if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
  4795. (vmcs12->cr0_read_shadow & X86_CR0_TS))
  4796. return 1;
  4797. break;
  4798. case 1: /* mov from cr */
  4799. switch (cr) {
  4800. case 3:
  4801. if (vmcs12->cpu_based_vm_exec_control &
  4802. CPU_BASED_CR3_STORE_EXITING)
  4803. return 1;
  4804. break;
  4805. case 8:
  4806. if (vmcs12->cpu_based_vm_exec_control &
  4807. CPU_BASED_CR8_STORE_EXITING)
  4808. return 1;
  4809. break;
  4810. }
  4811. break;
  4812. case 3: /* lmsw */
  4813. /*
  4814. * lmsw can change bits 1..3 of cr0, and only set bit 0 of
  4815. * cr0. Other attempted changes are ignored, with no exit.
  4816. */
  4817. if (vmcs12->cr0_guest_host_mask & 0xe &
  4818. (val ^ vmcs12->cr0_read_shadow))
  4819. return 1;
  4820. if ((vmcs12->cr0_guest_host_mask & 0x1) &&
  4821. !(vmcs12->cr0_read_shadow & 0x1) &&
  4822. (val & 0x1))
  4823. return 1;
  4824. break;
  4825. }
  4826. return 0;
  4827. }
  4828. /*
  4829. * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
  4830. * should handle it ourselves in L0 (and then continue L2). Only call this
  4831. * when in is_guest_mode (L2).
  4832. */
  4833. static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
  4834. {
  4835. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  4836. u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  4837. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4838. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4839. if (vmx->nested.nested_run_pending)
  4840. return 0;
  4841. if (unlikely(vmx->fail)) {
  4842. printk(KERN_INFO "%s failed vm entry %x\n",
  4843. __func__, vmcs_read32(VM_INSTRUCTION_ERROR));
  4844. return 1;
  4845. }
  4846. switch (exit_reason) {
  4847. case EXIT_REASON_EXCEPTION_NMI:
  4848. if (!is_exception(intr_info))
  4849. return 0;
  4850. else if (is_page_fault(intr_info))
  4851. return enable_ept;
  4852. return vmcs12->exception_bitmap &
  4853. (1u << (intr_info & INTR_INFO_VECTOR_MASK));
  4854. case EXIT_REASON_EXTERNAL_INTERRUPT:
  4855. return 0;
  4856. case EXIT_REASON_TRIPLE_FAULT:
  4857. return 1;
  4858. case EXIT_REASON_PENDING_INTERRUPT:
  4859. case EXIT_REASON_NMI_WINDOW:
  4860. /*
  4861. * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
  4862. * (aka Interrupt Window Exiting) only when L1 turned it on,
  4863. * so if we got a PENDING_INTERRUPT exit, this must be for L1.
  4864. * Same for NMI Window Exiting.
  4865. */
  4866. return 1;
  4867. case EXIT_REASON_TASK_SWITCH:
  4868. return 1;
  4869. case EXIT_REASON_CPUID:
  4870. return 1;
  4871. case EXIT_REASON_HLT:
  4872. return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
  4873. case EXIT_REASON_INVD:
  4874. return 1;
  4875. case EXIT_REASON_INVLPG:
  4876. return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
  4877. case EXIT_REASON_RDPMC:
  4878. return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
  4879. case EXIT_REASON_RDTSC:
  4880. return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
  4881. case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
  4882. case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
  4883. case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
  4884. case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
  4885. case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
  4886. /*
  4887. * VMX instructions trap unconditionally. This allows L1 to
  4888. * emulate them for its L2 guest, i.e., allows 3-level nesting!
  4889. */
  4890. return 1;
  4891. case EXIT_REASON_CR_ACCESS:
  4892. return nested_vmx_exit_handled_cr(vcpu, vmcs12);
  4893. case EXIT_REASON_DR_ACCESS:
  4894. return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
  4895. case EXIT_REASON_IO_INSTRUCTION:
  4896. /* TODO: support IO bitmaps */
  4897. return 1;
  4898. case EXIT_REASON_MSR_READ:
  4899. case EXIT_REASON_MSR_WRITE:
  4900. return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
  4901. case EXIT_REASON_INVALID_STATE:
  4902. return 1;
  4903. case EXIT_REASON_MWAIT_INSTRUCTION:
  4904. return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
  4905. case EXIT_REASON_MONITOR_INSTRUCTION:
  4906. return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
  4907. case EXIT_REASON_PAUSE_INSTRUCTION:
  4908. return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
  4909. nested_cpu_has2(vmcs12,
  4910. SECONDARY_EXEC_PAUSE_LOOP_EXITING);
  4911. case EXIT_REASON_MCE_DURING_VMENTRY:
  4912. return 0;
  4913. case EXIT_REASON_TPR_BELOW_THRESHOLD:
  4914. return 1;
  4915. case EXIT_REASON_APIC_ACCESS:
  4916. return nested_cpu_has2(vmcs12,
  4917. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  4918. case EXIT_REASON_EPT_VIOLATION:
  4919. case EXIT_REASON_EPT_MISCONFIG:
  4920. return 0;
  4921. case EXIT_REASON_WBINVD:
  4922. return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
  4923. case EXIT_REASON_XSETBV:
  4924. return 1;
  4925. default:
  4926. return 1;
  4927. }
  4928. }
  4929. static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
  4930. {
  4931. *info1 = vmcs_readl(EXIT_QUALIFICATION);
  4932. *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
  4933. }
  4934. /*
  4935. * The guest has exited. See if we can fix it or if we need userspace
  4936. * assistance.
  4937. */
  4938. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  4939. {
  4940. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4941. u32 exit_reason = vmx->exit_reason;
  4942. u32 vectoring_info = vmx->idt_vectoring_info;
  4943. trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
  4944. /* If guest state is invalid, start emulating */
  4945. if (vmx->emulation_required && emulate_invalid_guest_state)
  4946. return handle_invalid_guest_state(vcpu);
  4947. /*
  4948. * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
  4949. * we did not inject a still-pending event to L1 now because of
  4950. * nested_run_pending, we need to re-enable this bit.
  4951. */
  4952. if (vmx->nested.nested_run_pending)
  4953. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4954. if (exit_reason == EXIT_REASON_VMLAUNCH ||
  4955. exit_reason == EXIT_REASON_VMRESUME)
  4956. vmx->nested.nested_run_pending = 1;
  4957. else
  4958. vmx->nested.nested_run_pending = 0;
  4959. if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
  4960. nested_vmx_vmexit(vcpu);
  4961. return 1;
  4962. }
  4963. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  4964. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  4965. vcpu->run->fail_entry.hardware_entry_failure_reason
  4966. = exit_reason;
  4967. return 0;
  4968. }
  4969. if (unlikely(vmx->fail)) {
  4970. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  4971. vcpu->run->fail_entry.hardware_entry_failure_reason
  4972. = vmcs_read32(VM_INSTRUCTION_ERROR);
  4973. return 0;
  4974. }
  4975. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  4976. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  4977. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  4978. exit_reason != EXIT_REASON_TASK_SWITCH))
  4979. printk(KERN_WARNING "%s: unexpected, valid vectoring info "
  4980. "(0x%x) and exit reason is 0x%x\n",
  4981. __func__, vectoring_info, exit_reason);
  4982. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
  4983. !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
  4984. get_vmcs12(vcpu), vcpu)))) {
  4985. if (vmx_interrupt_allowed(vcpu)) {
  4986. vmx->soft_vnmi_blocked = 0;
  4987. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  4988. vcpu->arch.nmi_pending) {
  4989. /*
  4990. * This CPU don't support us in finding the end of an
  4991. * NMI-blocked window if the guest runs with IRQs
  4992. * disabled. So we pull the trigger after 1 s of
  4993. * futile waiting, but inform the user about this.
  4994. */
  4995. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  4996. "state on VCPU %d after 1 s timeout\n",
  4997. __func__, vcpu->vcpu_id);
  4998. vmx->soft_vnmi_blocked = 0;
  4999. }
  5000. }
  5001. if (exit_reason < kvm_vmx_max_exit_handlers
  5002. && kvm_vmx_exit_handlers[exit_reason])
  5003. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  5004. else {
  5005. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  5006. vcpu->run->hw.hardware_exit_reason = exit_reason;
  5007. }
  5008. return 0;
  5009. }
  5010. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  5011. {
  5012. if (irr == -1 || tpr < irr) {
  5013. vmcs_write32(TPR_THRESHOLD, 0);
  5014. return;
  5015. }
  5016. vmcs_write32(TPR_THRESHOLD, irr);
  5017. }
  5018. static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
  5019. {
  5020. u32 exit_intr_info;
  5021. if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
  5022. || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
  5023. return;
  5024. vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5025. exit_intr_info = vmx->exit_intr_info;
  5026. /* Handle machine checks before interrupts are enabled */
  5027. if (is_machine_check(exit_intr_info))
  5028. kvm_machine_check();
  5029. /* We need to handle NMIs before interrupts are enabled */
  5030. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  5031. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  5032. kvm_before_handle_nmi(&vmx->vcpu);
  5033. asm("int $2");
  5034. kvm_after_handle_nmi(&vmx->vcpu);
  5035. }
  5036. }
  5037. static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
  5038. {
  5039. u32 exit_intr_info;
  5040. bool unblock_nmi;
  5041. u8 vector;
  5042. bool idtv_info_valid;
  5043. idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5044. if (cpu_has_virtual_nmis()) {
  5045. if (vmx->nmi_known_unmasked)
  5046. return;
  5047. /*
  5048. * Can't use vmx->exit_intr_info since we're not sure what
  5049. * the exit reason is.
  5050. */
  5051. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5052. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  5053. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  5054. /*
  5055. * SDM 3: 27.7.1.2 (September 2008)
  5056. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  5057. * a guest IRET fault.
  5058. * SDM 3: 23.2.2 (September 2008)
  5059. * Bit 12 is undefined in any of the following cases:
  5060. * If the VM exit sets the valid bit in the IDT-vectoring
  5061. * information field.
  5062. * If the VM exit is due to a double fault.
  5063. */
  5064. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  5065. vector != DF_VECTOR && !idtv_info_valid)
  5066. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  5067. GUEST_INTR_STATE_NMI);
  5068. else
  5069. vmx->nmi_known_unmasked =
  5070. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
  5071. & GUEST_INTR_STATE_NMI);
  5072. } else if (unlikely(vmx->soft_vnmi_blocked))
  5073. vmx->vnmi_blocked_time +=
  5074. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  5075. }
  5076. static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
  5077. u32 idt_vectoring_info,
  5078. int instr_len_field,
  5079. int error_code_field)
  5080. {
  5081. u8 vector;
  5082. int type;
  5083. bool idtv_info_valid;
  5084. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5085. vmx->vcpu.arch.nmi_injected = false;
  5086. kvm_clear_exception_queue(&vmx->vcpu);
  5087. kvm_clear_interrupt_queue(&vmx->vcpu);
  5088. if (!idtv_info_valid)
  5089. return;
  5090. kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
  5091. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  5092. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  5093. switch (type) {
  5094. case INTR_TYPE_NMI_INTR:
  5095. vmx->vcpu.arch.nmi_injected = true;
  5096. /*
  5097. * SDM 3: 27.7.1.2 (September 2008)
  5098. * Clear bit "block by NMI" before VM entry if a NMI
  5099. * delivery faulted.
  5100. */
  5101. vmx_set_nmi_mask(&vmx->vcpu, false);
  5102. break;
  5103. case INTR_TYPE_SOFT_EXCEPTION:
  5104. vmx->vcpu.arch.event_exit_inst_len =
  5105. vmcs_read32(instr_len_field);
  5106. /* fall through */
  5107. case INTR_TYPE_HARD_EXCEPTION:
  5108. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  5109. u32 err = vmcs_read32(error_code_field);
  5110. kvm_queue_exception_e(&vmx->vcpu, vector, err);
  5111. } else
  5112. kvm_queue_exception(&vmx->vcpu, vector);
  5113. break;
  5114. case INTR_TYPE_SOFT_INTR:
  5115. vmx->vcpu.arch.event_exit_inst_len =
  5116. vmcs_read32(instr_len_field);
  5117. /* fall through */
  5118. case INTR_TYPE_EXT_INTR:
  5119. kvm_queue_interrupt(&vmx->vcpu, vector,
  5120. type == INTR_TYPE_SOFT_INTR);
  5121. break;
  5122. default:
  5123. break;
  5124. }
  5125. }
  5126. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  5127. {
  5128. if (is_guest_mode(&vmx->vcpu))
  5129. return;
  5130. __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
  5131. VM_EXIT_INSTRUCTION_LEN,
  5132. IDT_VECTORING_ERROR_CODE);
  5133. }
  5134. static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
  5135. {
  5136. if (is_guest_mode(vcpu))
  5137. return;
  5138. __vmx_complete_interrupts(to_vmx(vcpu),
  5139. vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
  5140. VM_ENTRY_INSTRUCTION_LEN,
  5141. VM_ENTRY_EXCEPTION_ERROR_CODE);
  5142. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
  5143. }
  5144. #ifdef CONFIG_X86_64
  5145. #define R "r"
  5146. #define Q "q"
  5147. #else
  5148. #define R "e"
  5149. #define Q "l"
  5150. #endif
  5151. static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
  5152. {
  5153. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5154. if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
  5155. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5156. if (vmcs12->idt_vectoring_info_field &
  5157. VECTORING_INFO_VALID_MASK) {
  5158. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  5159. vmcs12->idt_vectoring_info_field);
  5160. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  5161. vmcs12->vm_exit_instruction_len);
  5162. if (vmcs12->idt_vectoring_info_field &
  5163. VECTORING_INFO_DELIVER_CODE_MASK)
  5164. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  5165. vmcs12->idt_vectoring_error_code);
  5166. }
  5167. }
  5168. /* Record the guest's net vcpu time for enforced NMI injections. */
  5169. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  5170. vmx->entry_time = ktime_get();
  5171. /* Don't enter VMX if guest state is invalid, let the exit handler
  5172. start emulation until we arrive back to a valid state */
  5173. if (vmx->emulation_required && emulate_invalid_guest_state)
  5174. return;
  5175. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  5176. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  5177. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  5178. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  5179. /* When single-stepping over STI and MOV SS, we must clear the
  5180. * corresponding interruptibility bits in the guest state. Otherwise
  5181. * vmentry fails as it then expects bit 14 (BS) in pending debug
  5182. * exceptions being set, but that's not correct for the guest debugging
  5183. * case. */
  5184. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5185. vmx_set_interrupt_shadow(vcpu, 0);
  5186. vmx->__launched = vmx->loaded_vmcs->launched;
  5187. asm(
  5188. /* Store host registers */
  5189. "push %%"R"dx; push %%"R"bp;"
  5190. "push %%"R"cx \n\t" /* placeholder for guest rcx */
  5191. "push %%"R"cx \n\t"
  5192. "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
  5193. "je 1f \n\t"
  5194. "mov %%"R"sp, %c[host_rsp](%0) \n\t"
  5195. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  5196. "1: \n\t"
  5197. /* Reload cr2 if changed */
  5198. "mov %c[cr2](%0), %%"R"ax \n\t"
  5199. "mov %%cr2, %%"R"dx \n\t"
  5200. "cmp %%"R"ax, %%"R"dx \n\t"
  5201. "je 2f \n\t"
  5202. "mov %%"R"ax, %%cr2 \n\t"
  5203. "2: \n\t"
  5204. /* Check if vmlaunch of vmresume is needed */
  5205. "cmpl $0, %c[launched](%0) \n\t"
  5206. /* Load guest registers. Don't clobber flags. */
  5207. "mov %c[rax](%0), %%"R"ax \n\t"
  5208. "mov %c[rbx](%0), %%"R"bx \n\t"
  5209. "mov %c[rdx](%0), %%"R"dx \n\t"
  5210. "mov %c[rsi](%0), %%"R"si \n\t"
  5211. "mov %c[rdi](%0), %%"R"di \n\t"
  5212. "mov %c[rbp](%0), %%"R"bp \n\t"
  5213. #ifdef CONFIG_X86_64
  5214. "mov %c[r8](%0), %%r8 \n\t"
  5215. "mov %c[r9](%0), %%r9 \n\t"
  5216. "mov %c[r10](%0), %%r10 \n\t"
  5217. "mov %c[r11](%0), %%r11 \n\t"
  5218. "mov %c[r12](%0), %%r12 \n\t"
  5219. "mov %c[r13](%0), %%r13 \n\t"
  5220. "mov %c[r14](%0), %%r14 \n\t"
  5221. "mov %c[r15](%0), %%r15 \n\t"
  5222. #endif
  5223. "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
  5224. /* Enter guest mode */
  5225. "jne .Llaunched \n\t"
  5226. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  5227. "jmp .Lkvm_vmx_return \n\t"
  5228. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  5229. ".Lkvm_vmx_return: "
  5230. /* Save guest registers, load host registers, keep flags */
  5231. "mov %0, %c[wordsize](%%"R"sp) \n\t"
  5232. "pop %0 \n\t"
  5233. "mov %%"R"ax, %c[rax](%0) \n\t"
  5234. "mov %%"R"bx, %c[rbx](%0) \n\t"
  5235. "pop"Q" %c[rcx](%0) \n\t"
  5236. "mov %%"R"dx, %c[rdx](%0) \n\t"
  5237. "mov %%"R"si, %c[rsi](%0) \n\t"
  5238. "mov %%"R"di, %c[rdi](%0) \n\t"
  5239. "mov %%"R"bp, %c[rbp](%0) \n\t"
  5240. #ifdef CONFIG_X86_64
  5241. "mov %%r8, %c[r8](%0) \n\t"
  5242. "mov %%r9, %c[r9](%0) \n\t"
  5243. "mov %%r10, %c[r10](%0) \n\t"
  5244. "mov %%r11, %c[r11](%0) \n\t"
  5245. "mov %%r12, %c[r12](%0) \n\t"
  5246. "mov %%r13, %c[r13](%0) \n\t"
  5247. "mov %%r14, %c[r14](%0) \n\t"
  5248. "mov %%r15, %c[r15](%0) \n\t"
  5249. #endif
  5250. "mov %%cr2, %%"R"ax \n\t"
  5251. "mov %%"R"ax, %c[cr2](%0) \n\t"
  5252. "pop %%"R"bp; pop %%"R"dx \n\t"
  5253. "setbe %c[fail](%0) \n\t"
  5254. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  5255. [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
  5256. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  5257. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  5258. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  5259. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  5260. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  5261. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  5262. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  5263. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  5264. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  5265. #ifdef CONFIG_X86_64
  5266. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  5267. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  5268. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  5269. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  5270. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  5271. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  5272. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  5273. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  5274. #endif
  5275. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
  5276. [wordsize]"i"(sizeof(ulong))
  5277. : "cc", "memory"
  5278. , R"ax", R"bx", R"di", R"si"
  5279. #ifdef CONFIG_X86_64
  5280. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  5281. #endif
  5282. );
  5283. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  5284. | (1 << VCPU_EXREG_RFLAGS)
  5285. | (1 << VCPU_EXREG_CPL)
  5286. | (1 << VCPU_EXREG_PDPTR)
  5287. | (1 << VCPU_EXREG_SEGMENTS)
  5288. | (1 << VCPU_EXREG_CR3));
  5289. vcpu->arch.regs_dirty = 0;
  5290. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  5291. if (is_guest_mode(vcpu)) {
  5292. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5293. vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
  5294. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  5295. vmcs12->idt_vectoring_error_code =
  5296. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  5297. vmcs12->vm_exit_instruction_len =
  5298. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  5299. }
  5300. }
  5301. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  5302. vmx->loaded_vmcs->launched = 1;
  5303. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  5304. vmx_complete_atomic_exit(vmx);
  5305. vmx_recover_nmi_blocking(vmx);
  5306. vmx_complete_interrupts(vmx);
  5307. }
  5308. #undef R
  5309. #undef Q
  5310. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  5311. {
  5312. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5313. free_vpid(vmx);
  5314. free_nested(vmx);
  5315. free_loaded_vmcs(vmx->loaded_vmcs);
  5316. kfree(vmx->guest_msrs);
  5317. kvm_vcpu_uninit(vcpu);
  5318. kmem_cache_free(kvm_vcpu_cache, vmx);
  5319. }
  5320. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  5321. {
  5322. int err;
  5323. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  5324. int cpu;
  5325. if (!vmx)
  5326. return ERR_PTR(-ENOMEM);
  5327. allocate_vpid(vmx);
  5328. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  5329. if (err)
  5330. goto free_vcpu;
  5331. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  5332. err = -ENOMEM;
  5333. if (!vmx->guest_msrs) {
  5334. goto uninit_vcpu;
  5335. }
  5336. vmx->loaded_vmcs = &vmx->vmcs01;
  5337. vmx->loaded_vmcs->vmcs = alloc_vmcs();
  5338. if (!vmx->loaded_vmcs->vmcs)
  5339. goto free_msrs;
  5340. if (!vmm_exclusive)
  5341. kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
  5342. loaded_vmcs_init(vmx->loaded_vmcs);
  5343. if (!vmm_exclusive)
  5344. kvm_cpu_vmxoff();
  5345. cpu = get_cpu();
  5346. vmx_vcpu_load(&vmx->vcpu, cpu);
  5347. vmx->vcpu.cpu = cpu;
  5348. err = vmx_vcpu_setup(vmx);
  5349. vmx_vcpu_put(&vmx->vcpu);
  5350. put_cpu();
  5351. if (err)
  5352. goto free_vmcs;
  5353. if (vm_need_virtualize_apic_accesses(kvm))
  5354. err = alloc_apic_access_page(kvm);
  5355. if (err)
  5356. goto free_vmcs;
  5357. if (enable_ept) {
  5358. if (!kvm->arch.ept_identity_map_addr)
  5359. kvm->arch.ept_identity_map_addr =
  5360. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  5361. err = -ENOMEM;
  5362. if (alloc_identity_pagetable(kvm) != 0)
  5363. goto free_vmcs;
  5364. if (!init_rmode_identity_map(kvm))
  5365. goto free_vmcs;
  5366. }
  5367. vmx->nested.current_vmptr = -1ull;
  5368. vmx->nested.current_vmcs12 = NULL;
  5369. return &vmx->vcpu;
  5370. free_vmcs:
  5371. free_vmcs(vmx->loaded_vmcs->vmcs);
  5372. free_msrs:
  5373. kfree(vmx->guest_msrs);
  5374. uninit_vcpu:
  5375. kvm_vcpu_uninit(&vmx->vcpu);
  5376. free_vcpu:
  5377. free_vpid(vmx);
  5378. kmem_cache_free(kvm_vcpu_cache, vmx);
  5379. return ERR_PTR(err);
  5380. }
  5381. static void __init vmx_check_processor_compat(void *rtn)
  5382. {
  5383. struct vmcs_config vmcs_conf;
  5384. *(int *)rtn = 0;
  5385. if (setup_vmcs_config(&vmcs_conf) < 0)
  5386. *(int *)rtn = -EIO;
  5387. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  5388. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  5389. smp_processor_id());
  5390. *(int *)rtn = -EIO;
  5391. }
  5392. }
  5393. static int get_ept_level(void)
  5394. {
  5395. return VMX_EPT_DEFAULT_GAW + 1;
  5396. }
  5397. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  5398. {
  5399. u64 ret;
  5400. /* For VT-d and EPT combination
  5401. * 1. MMIO: always map as UC
  5402. * 2. EPT with VT-d:
  5403. * a. VT-d without snooping control feature: can't guarantee the
  5404. * result, try to trust guest.
  5405. * b. VT-d with snooping control feature: snooping control feature of
  5406. * VT-d engine can guarantee the cache correctness. Just set it
  5407. * to WB to keep consistent with host. So the same as item 3.
  5408. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  5409. * consistent with host MTRR
  5410. */
  5411. if (is_mmio)
  5412. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  5413. else if (vcpu->kvm->arch.iommu_domain &&
  5414. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  5415. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  5416. VMX_EPT_MT_EPTE_SHIFT;
  5417. else
  5418. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  5419. | VMX_EPT_IPAT_BIT;
  5420. return ret;
  5421. }
  5422. #define _ER(x) { EXIT_REASON_##x, #x }
  5423. static const struct trace_print_flags vmx_exit_reasons_str[] = {
  5424. _ER(EXCEPTION_NMI),
  5425. _ER(EXTERNAL_INTERRUPT),
  5426. _ER(TRIPLE_FAULT),
  5427. _ER(PENDING_INTERRUPT),
  5428. _ER(NMI_WINDOW),
  5429. _ER(TASK_SWITCH),
  5430. _ER(CPUID),
  5431. _ER(HLT),
  5432. _ER(INVLPG),
  5433. _ER(RDPMC),
  5434. _ER(RDTSC),
  5435. _ER(VMCALL),
  5436. _ER(VMCLEAR),
  5437. _ER(VMLAUNCH),
  5438. _ER(VMPTRLD),
  5439. _ER(VMPTRST),
  5440. _ER(VMREAD),
  5441. _ER(VMRESUME),
  5442. _ER(VMWRITE),
  5443. _ER(VMOFF),
  5444. _ER(VMON),
  5445. _ER(CR_ACCESS),
  5446. _ER(DR_ACCESS),
  5447. _ER(IO_INSTRUCTION),
  5448. _ER(MSR_READ),
  5449. _ER(MSR_WRITE),
  5450. _ER(MWAIT_INSTRUCTION),
  5451. _ER(MONITOR_INSTRUCTION),
  5452. _ER(PAUSE_INSTRUCTION),
  5453. _ER(MCE_DURING_VMENTRY),
  5454. _ER(TPR_BELOW_THRESHOLD),
  5455. _ER(APIC_ACCESS),
  5456. _ER(EPT_VIOLATION),
  5457. _ER(EPT_MISCONFIG),
  5458. _ER(WBINVD),
  5459. { -1, NULL }
  5460. };
  5461. #undef _ER
  5462. static int vmx_get_lpage_level(void)
  5463. {
  5464. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  5465. return PT_DIRECTORY_LEVEL;
  5466. else
  5467. /* For shadow and EPT supported 1GB page */
  5468. return PT_PDPE_LEVEL;
  5469. }
  5470. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  5471. {
  5472. struct kvm_cpuid_entry2 *best;
  5473. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5474. u32 exec_control;
  5475. vmx->rdtscp_enabled = false;
  5476. if (vmx_rdtscp_supported()) {
  5477. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5478. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  5479. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  5480. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  5481. vmx->rdtscp_enabled = true;
  5482. else {
  5483. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  5484. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  5485. exec_control);
  5486. }
  5487. }
  5488. }
  5489. }
  5490. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  5491. {
  5492. if (func == 1 && nested)
  5493. entry->ecx |= bit(X86_FEATURE_VMX);
  5494. }
  5495. /*
  5496. * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
  5497. * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
  5498. * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
  5499. * guest in a way that will both be appropriate to L1's requests, and our
  5500. * needs. In addition to modifying the active vmcs (which is vmcs02), this
  5501. * function also has additional necessary side-effects, like setting various
  5502. * vcpu->arch fields.
  5503. */
  5504. static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  5505. {
  5506. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5507. u32 exec_control;
  5508. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
  5509. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
  5510. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
  5511. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
  5512. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
  5513. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
  5514. vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
  5515. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
  5516. vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
  5517. vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
  5518. vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
  5519. vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
  5520. vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
  5521. vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
  5522. vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
  5523. vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
  5524. vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
  5525. vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
  5526. vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
  5527. vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
  5528. vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
  5529. vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
  5530. vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
  5531. vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
  5532. vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
  5533. vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
  5534. vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
  5535. vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
  5536. vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
  5537. vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
  5538. vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
  5539. vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
  5540. vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
  5541. vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
  5542. vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
  5543. vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
  5544. vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
  5545. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  5546. vmcs12->vm_entry_intr_info_field);
  5547. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  5548. vmcs12->vm_entry_exception_error_code);
  5549. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  5550. vmcs12->vm_entry_instruction_len);
  5551. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  5552. vmcs12->guest_interruptibility_info);
  5553. vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
  5554. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
  5555. vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
  5556. vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
  5557. vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
  5558. vmcs12->guest_pending_dbg_exceptions);
  5559. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
  5560. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
  5561. vmcs_write64(VMCS_LINK_POINTER, -1ull);
  5562. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  5563. (vmcs_config.pin_based_exec_ctrl |
  5564. vmcs12->pin_based_vm_exec_control));
  5565. /*
  5566. * Whether page-faults are trapped is determined by a combination of
  5567. * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
  5568. * If enable_ept, L0 doesn't care about page faults and we should
  5569. * set all of these to L1's desires. However, if !enable_ept, L0 does
  5570. * care about (at least some) page faults, and because it is not easy
  5571. * (if at all possible?) to merge L0 and L1's desires, we simply ask
  5572. * to exit on each and every L2 page fault. This is done by setting
  5573. * MASK=MATCH=0 and (see below) EB.PF=1.
  5574. * Note that below we don't need special code to set EB.PF beyond the
  5575. * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
  5576. * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
  5577. * !enable_ept, EB.PF is 1, so the "or" will always be 1.
  5578. *
  5579. * A problem with this approach (when !enable_ept) is that L1 may be
  5580. * injected with more page faults than it asked for. This could have
  5581. * caused problems, but in practice existing hypervisors don't care.
  5582. * To fix this, we will need to emulate the PFEC checking (on the L1
  5583. * page tables), using walk_addr(), when injecting PFs to L1.
  5584. */
  5585. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
  5586. enable_ept ? vmcs12->page_fault_error_code_mask : 0);
  5587. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
  5588. enable_ept ? vmcs12->page_fault_error_code_match : 0);
  5589. if (cpu_has_secondary_exec_ctrls()) {
  5590. u32 exec_control = vmx_secondary_exec_control(vmx);
  5591. if (!vmx->rdtscp_enabled)
  5592. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  5593. /* Take the following fields only from vmcs12 */
  5594. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5595. if (nested_cpu_has(vmcs12,
  5596. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
  5597. exec_control |= vmcs12->secondary_vm_exec_control;
  5598. if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
  5599. /*
  5600. * Translate L1 physical address to host physical
  5601. * address for vmcs02. Keep the page pinned, so this
  5602. * physical address remains valid. We keep a reference
  5603. * to it so we can release it later.
  5604. */
  5605. if (vmx->nested.apic_access_page) /* shouldn't happen */
  5606. nested_release_page(vmx->nested.apic_access_page);
  5607. vmx->nested.apic_access_page =
  5608. nested_get_page(vcpu, vmcs12->apic_access_addr);
  5609. /*
  5610. * If translation failed, no matter: This feature asks
  5611. * to exit when accessing the given address, and if it
  5612. * can never be accessed, this feature won't do
  5613. * anything anyway.
  5614. */
  5615. if (!vmx->nested.apic_access_page)
  5616. exec_control &=
  5617. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5618. else
  5619. vmcs_write64(APIC_ACCESS_ADDR,
  5620. page_to_phys(vmx->nested.apic_access_page));
  5621. }
  5622. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  5623. }
  5624. /*
  5625. * Set host-state according to L0's settings (vmcs12 is irrelevant here)
  5626. * Some constant fields are set here by vmx_set_constant_host_state().
  5627. * Other fields are different per CPU, and will be set later when
  5628. * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
  5629. */
  5630. vmx_set_constant_host_state();
  5631. /*
  5632. * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
  5633. * entry, but only if the current (host) sp changed from the value
  5634. * we wrote last (vmx->host_rsp). This cache is no longer relevant
  5635. * if we switch vmcs, and rather than hold a separate cache per vmcs,
  5636. * here we just force the write to happen on entry.
  5637. */
  5638. vmx->host_rsp = 0;
  5639. exec_control = vmx_exec_control(vmx); /* L0's desires */
  5640. exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  5641. exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  5642. exec_control &= ~CPU_BASED_TPR_SHADOW;
  5643. exec_control |= vmcs12->cpu_based_vm_exec_control;
  5644. /*
  5645. * Merging of IO and MSR bitmaps not currently supported.
  5646. * Rather, exit every time.
  5647. */
  5648. exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
  5649. exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
  5650. exec_control |= CPU_BASED_UNCOND_IO_EXITING;
  5651. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  5652. /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
  5653. * bitwise-or of what L1 wants to trap for L2, and what we want to
  5654. * trap. Note that CR0.TS also needs updating - we do this later.
  5655. */
  5656. update_exception_bitmap(vcpu);
  5657. vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
  5658. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  5659. /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
  5660. vmcs_write32(VM_EXIT_CONTROLS,
  5661. vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
  5662. vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
  5663. (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
  5664. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
  5665. vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
  5666. else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
  5667. vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
  5668. set_cr4_guest_host_mask(vmx);
  5669. vmcs_write64(TSC_OFFSET,
  5670. vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
  5671. if (enable_vpid) {
  5672. /*
  5673. * Trivially support vpid by letting L2s share their parent
  5674. * L1's vpid. TODO: move to a more elaborate solution, giving
  5675. * each L2 its own vpid and exposing the vpid feature to L1.
  5676. */
  5677. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  5678. vmx_flush_tlb(vcpu);
  5679. }
  5680. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
  5681. vcpu->arch.efer = vmcs12->guest_ia32_efer;
  5682. if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
  5683. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  5684. else
  5685. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  5686. /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
  5687. vmx_set_efer(vcpu, vcpu->arch.efer);
  5688. /*
  5689. * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
  5690. * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
  5691. * The CR0_READ_SHADOW is what L2 should have expected to read given
  5692. * the specifications by L1; It's not enough to take
  5693. * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
  5694. * have more bits than L1 expected.
  5695. */
  5696. vmx_set_cr0(vcpu, vmcs12->guest_cr0);
  5697. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  5698. vmx_set_cr4(vcpu, vmcs12->guest_cr4);
  5699. vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
  5700. /* shadow page tables on either EPT or shadow page tables */
  5701. kvm_set_cr3(vcpu, vmcs12->guest_cr3);
  5702. kvm_mmu_reset_context(vcpu);
  5703. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
  5704. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
  5705. }
  5706. /*
  5707. * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
  5708. * for running an L2 nested guest.
  5709. */
  5710. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
  5711. {
  5712. struct vmcs12 *vmcs12;
  5713. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5714. int cpu;
  5715. struct loaded_vmcs *vmcs02;
  5716. if (!nested_vmx_check_permission(vcpu) ||
  5717. !nested_vmx_check_vmcs12(vcpu))
  5718. return 1;
  5719. skip_emulated_instruction(vcpu);
  5720. vmcs12 = get_vmcs12(vcpu);
  5721. /*
  5722. * The nested entry process starts with enforcing various prerequisites
  5723. * on vmcs12 as required by the Intel SDM, and act appropriately when
  5724. * they fail: As the SDM explains, some conditions should cause the
  5725. * instruction to fail, while others will cause the instruction to seem
  5726. * to succeed, but return an EXIT_REASON_INVALID_STATE.
  5727. * To speed up the normal (success) code path, we should avoid checking
  5728. * for misconfigurations which will anyway be caught by the processor
  5729. * when using the merged vmcs02.
  5730. */
  5731. if (vmcs12->launch_state == launch) {
  5732. nested_vmx_failValid(vcpu,
  5733. launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
  5734. : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
  5735. return 1;
  5736. }
  5737. if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
  5738. !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
  5739. /*TODO: Also verify bits beyond physical address width are 0*/
  5740. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  5741. return 1;
  5742. }
  5743. if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
  5744. !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
  5745. /*TODO: Also verify bits beyond physical address width are 0*/
  5746. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  5747. return 1;
  5748. }
  5749. if (vmcs12->vm_entry_msr_load_count > 0 ||
  5750. vmcs12->vm_exit_msr_load_count > 0 ||
  5751. vmcs12->vm_exit_msr_store_count > 0) {
  5752. if (printk_ratelimit())
  5753. printk(KERN_WARNING
  5754. "%s: VMCS MSR_{LOAD,STORE} unsupported\n", __func__);
  5755. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  5756. return 1;
  5757. }
  5758. if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
  5759. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
  5760. !vmx_control_verify(vmcs12->secondary_vm_exec_control,
  5761. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
  5762. !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
  5763. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
  5764. !vmx_control_verify(vmcs12->vm_exit_controls,
  5765. nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
  5766. !vmx_control_verify(vmcs12->vm_entry_controls,
  5767. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
  5768. {
  5769. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  5770. return 1;
  5771. }
  5772. if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  5773. ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  5774. nested_vmx_failValid(vcpu,
  5775. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
  5776. return 1;
  5777. }
  5778. if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  5779. ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  5780. nested_vmx_entry_failure(vcpu, vmcs12,
  5781. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  5782. return 1;
  5783. }
  5784. if (vmcs12->vmcs_link_pointer != -1ull) {
  5785. nested_vmx_entry_failure(vcpu, vmcs12,
  5786. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
  5787. return 1;
  5788. }
  5789. /*
  5790. * We're finally done with prerequisite checking, and can start with
  5791. * the nested entry.
  5792. */
  5793. vmcs02 = nested_get_current_vmcs02(vmx);
  5794. if (!vmcs02)
  5795. return -ENOMEM;
  5796. enter_guest_mode(vcpu);
  5797. vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
  5798. cpu = get_cpu();
  5799. vmx->loaded_vmcs = vmcs02;
  5800. vmx_vcpu_put(vcpu);
  5801. vmx_vcpu_load(vcpu, cpu);
  5802. vcpu->cpu = cpu;
  5803. put_cpu();
  5804. vmcs12->launch_state = 1;
  5805. prepare_vmcs02(vcpu, vmcs12);
  5806. /*
  5807. * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
  5808. * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
  5809. * returned as far as L1 is concerned. It will only return (and set
  5810. * the success flag) when L2 exits (see nested_vmx_vmexit()).
  5811. */
  5812. return 1;
  5813. }
  5814. /*
  5815. * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
  5816. * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
  5817. * This function returns the new value we should put in vmcs12.guest_cr0.
  5818. * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
  5819. * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
  5820. * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
  5821. * didn't trap the bit, because if L1 did, so would L0).
  5822. * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
  5823. * been modified by L2, and L1 knows it. So just leave the old value of
  5824. * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
  5825. * isn't relevant, because if L0 traps this bit it can set it to anything.
  5826. * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
  5827. * changed these bits, and therefore they need to be updated, but L0
  5828. * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
  5829. * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
  5830. */
  5831. static inline unsigned long
  5832. vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  5833. {
  5834. return
  5835. /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
  5836. /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
  5837. /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
  5838. vcpu->arch.cr0_guest_owned_bits));
  5839. }
  5840. static inline unsigned long
  5841. vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  5842. {
  5843. return
  5844. /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
  5845. /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
  5846. /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
  5847. vcpu->arch.cr4_guest_owned_bits));
  5848. }
  5849. /*
  5850. * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
  5851. * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
  5852. * and this function updates it to reflect the changes to the guest state while
  5853. * L2 was running (and perhaps made some exits which were handled directly by L0
  5854. * without going back to L1), and to reflect the exit reason.
  5855. * Note that we do not have to copy here all VMCS fields, just those that
  5856. * could have changed by the L2 guest or the exit - i.e., the guest-state and
  5857. * exit-information fields only. Other fields are modified by L1 with VMWRITE,
  5858. * which already writes to vmcs12 directly.
  5859. */
  5860. void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  5861. {
  5862. /* update guest state fields: */
  5863. vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
  5864. vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
  5865. kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
  5866. vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  5867. vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
  5868. vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
  5869. vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
  5870. vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
  5871. vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
  5872. vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
  5873. vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
  5874. vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
  5875. vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
  5876. vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
  5877. vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
  5878. vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
  5879. vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  5880. vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
  5881. vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
  5882. vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
  5883. vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
  5884. vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
  5885. vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
  5886. vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
  5887. vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
  5888. vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
  5889. vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
  5890. vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
  5891. vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
  5892. vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
  5893. vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
  5894. vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
  5895. vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
  5896. vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
  5897. vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
  5898. vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
  5899. vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
  5900. vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
  5901. vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
  5902. vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
  5903. vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
  5904. vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
  5905. vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
  5906. vmcs12->guest_interruptibility_info =
  5907. vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  5908. vmcs12->guest_pending_dbg_exceptions =
  5909. vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
  5910. /* TODO: These cannot have changed unless we have MSR bitmaps and
  5911. * the relevant bit asks not to trap the change */
  5912. vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
  5913. if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
  5914. vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
  5915. vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
  5916. vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
  5917. vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
  5918. /* update exit information fields: */
  5919. vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
  5920. vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5921. vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5922. vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  5923. vmcs12->idt_vectoring_info_field =
  5924. vmcs_read32(IDT_VECTORING_INFO_FIELD);
  5925. vmcs12->idt_vectoring_error_code =
  5926. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  5927. vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  5928. vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5929. /* clear vm-entry fields which are to be cleared on exit */
  5930. if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
  5931. vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
  5932. }
  5933. /*
  5934. * A part of what we need to when the nested L2 guest exits and we want to
  5935. * run its L1 parent, is to reset L1's guest state to the host state specified
  5936. * in vmcs12.
  5937. * This function is to be called not only on normal nested exit, but also on
  5938. * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
  5939. * Failures During or After Loading Guest State").
  5940. * This function should be called when the active VMCS is L1's (vmcs01).
  5941. */
  5942. void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  5943. {
  5944. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
  5945. vcpu->arch.efer = vmcs12->host_ia32_efer;
  5946. if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
  5947. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  5948. else
  5949. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  5950. vmx_set_efer(vcpu, vcpu->arch.efer);
  5951. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
  5952. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
  5953. /*
  5954. * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
  5955. * actually changed, because it depends on the current state of
  5956. * fpu_active (which may have changed).
  5957. * Note that vmx_set_cr0 refers to efer set above.
  5958. */
  5959. kvm_set_cr0(vcpu, vmcs12->host_cr0);
  5960. /*
  5961. * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
  5962. * to apply the same changes to L1's vmcs. We just set cr0 correctly,
  5963. * but we also need to update cr0_guest_host_mask and exception_bitmap.
  5964. */
  5965. update_exception_bitmap(vcpu);
  5966. vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
  5967. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  5968. /*
  5969. * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
  5970. * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
  5971. */
  5972. vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
  5973. kvm_set_cr4(vcpu, vmcs12->host_cr4);
  5974. /* shadow page tables on either EPT or shadow page tables */
  5975. kvm_set_cr3(vcpu, vmcs12->host_cr3);
  5976. kvm_mmu_reset_context(vcpu);
  5977. if (enable_vpid) {
  5978. /*
  5979. * Trivially support vpid by letting L2s share their parent
  5980. * L1's vpid. TODO: move to a more elaborate solution, giving
  5981. * each L2 its own vpid and exposing the vpid feature to L1.
  5982. */
  5983. vmx_flush_tlb(vcpu);
  5984. }
  5985. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
  5986. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
  5987. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
  5988. vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
  5989. vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
  5990. vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
  5991. vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
  5992. vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
  5993. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
  5994. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
  5995. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
  5996. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
  5997. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
  5998. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
  5999. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
  6000. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
  6001. vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
  6002. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
  6003. vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
  6004. vmcs12->host_ia32_perf_global_ctrl);
  6005. }
  6006. /*
  6007. * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
  6008. * and modify vmcs12 to make it see what it would expect to see there if
  6009. * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
  6010. */
  6011. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
  6012. {
  6013. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6014. int cpu;
  6015. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  6016. leave_guest_mode(vcpu);
  6017. prepare_vmcs12(vcpu, vmcs12);
  6018. cpu = get_cpu();
  6019. vmx->loaded_vmcs = &vmx->vmcs01;
  6020. vmx_vcpu_put(vcpu);
  6021. vmx_vcpu_load(vcpu, cpu);
  6022. vcpu->cpu = cpu;
  6023. put_cpu();
  6024. /* if no vmcs02 cache requested, remove the one we used */
  6025. if (VMCS02_POOL_SIZE == 0)
  6026. nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
  6027. load_vmcs12_host_state(vcpu, vmcs12);
  6028. /* Update TSC_OFFSET if vmx_adjust_tsc_offset() was used while L2 ran */
  6029. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  6030. /* This is needed for same reason as it was needed in prepare_vmcs02 */
  6031. vmx->host_rsp = 0;
  6032. /* Unpin physical memory we referred to in vmcs02 */
  6033. if (vmx->nested.apic_access_page) {
  6034. nested_release_page(vmx->nested.apic_access_page);
  6035. vmx->nested.apic_access_page = 0;
  6036. }
  6037. /*
  6038. * Exiting from L2 to L1, we're now back to L1 which thinks it just
  6039. * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
  6040. * success or failure flag accordingly.
  6041. */
  6042. if (unlikely(vmx->fail)) {
  6043. vmx->fail = 0;
  6044. nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
  6045. } else
  6046. nested_vmx_succeed(vcpu);
  6047. }
  6048. /*
  6049. * L1's failure to enter L2 is a subset of a normal exit, as explained in
  6050. * 23.7 "VM-entry failures during or after loading guest state" (this also
  6051. * lists the acceptable exit-reason and exit-qualification parameters).
  6052. * It should only be called before L2 actually succeeded to run, and when
  6053. * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
  6054. */
  6055. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  6056. struct vmcs12 *vmcs12,
  6057. u32 reason, unsigned long qualification)
  6058. {
  6059. load_vmcs12_host_state(vcpu, vmcs12);
  6060. vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
  6061. vmcs12->exit_qualification = qualification;
  6062. nested_vmx_succeed(vcpu);
  6063. }
  6064. static int vmx_check_intercept(struct kvm_vcpu *vcpu,
  6065. struct x86_instruction_info *info,
  6066. enum x86_intercept_stage stage)
  6067. {
  6068. return X86EMUL_CONTINUE;
  6069. }
  6070. static struct kvm_x86_ops vmx_x86_ops = {
  6071. .cpu_has_kvm_support = cpu_has_kvm_support,
  6072. .disabled_by_bios = vmx_disabled_by_bios,
  6073. .hardware_setup = hardware_setup,
  6074. .hardware_unsetup = hardware_unsetup,
  6075. .check_processor_compatibility = vmx_check_processor_compat,
  6076. .hardware_enable = hardware_enable,
  6077. .hardware_disable = hardware_disable,
  6078. .cpu_has_accelerated_tpr = report_flexpriority,
  6079. .vcpu_create = vmx_create_vcpu,
  6080. .vcpu_free = vmx_free_vcpu,
  6081. .vcpu_reset = vmx_vcpu_reset,
  6082. .prepare_guest_switch = vmx_save_host_state,
  6083. .vcpu_load = vmx_vcpu_load,
  6084. .vcpu_put = vmx_vcpu_put,
  6085. .set_guest_debug = set_guest_debug,
  6086. .get_msr = vmx_get_msr,
  6087. .set_msr = vmx_set_msr,
  6088. .get_segment_base = vmx_get_segment_base,
  6089. .get_segment = vmx_get_segment,
  6090. .set_segment = vmx_set_segment,
  6091. .get_cpl = vmx_get_cpl,
  6092. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  6093. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  6094. .decache_cr3 = vmx_decache_cr3,
  6095. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  6096. .set_cr0 = vmx_set_cr0,
  6097. .set_cr3 = vmx_set_cr3,
  6098. .set_cr4 = vmx_set_cr4,
  6099. .set_efer = vmx_set_efer,
  6100. .get_idt = vmx_get_idt,
  6101. .set_idt = vmx_set_idt,
  6102. .get_gdt = vmx_get_gdt,
  6103. .set_gdt = vmx_set_gdt,
  6104. .set_dr7 = vmx_set_dr7,
  6105. .cache_reg = vmx_cache_reg,
  6106. .get_rflags = vmx_get_rflags,
  6107. .set_rflags = vmx_set_rflags,
  6108. .fpu_activate = vmx_fpu_activate,
  6109. .fpu_deactivate = vmx_fpu_deactivate,
  6110. .tlb_flush = vmx_flush_tlb,
  6111. .run = vmx_vcpu_run,
  6112. .handle_exit = vmx_handle_exit,
  6113. .skip_emulated_instruction = skip_emulated_instruction,
  6114. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  6115. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  6116. .patch_hypercall = vmx_patch_hypercall,
  6117. .set_irq = vmx_inject_irq,
  6118. .set_nmi = vmx_inject_nmi,
  6119. .queue_exception = vmx_queue_exception,
  6120. .cancel_injection = vmx_cancel_injection,
  6121. .interrupt_allowed = vmx_interrupt_allowed,
  6122. .nmi_allowed = vmx_nmi_allowed,
  6123. .get_nmi_mask = vmx_get_nmi_mask,
  6124. .set_nmi_mask = vmx_set_nmi_mask,
  6125. .enable_nmi_window = enable_nmi_window,
  6126. .enable_irq_window = enable_irq_window,
  6127. .update_cr8_intercept = update_cr8_intercept,
  6128. .set_tss_addr = vmx_set_tss_addr,
  6129. .get_tdp_level = get_ept_level,
  6130. .get_mt_mask = vmx_get_mt_mask,
  6131. .get_exit_info = vmx_get_exit_info,
  6132. .exit_reasons_str = vmx_exit_reasons_str,
  6133. .get_lpage_level = vmx_get_lpage_level,
  6134. .cpuid_update = vmx_cpuid_update,
  6135. .rdtscp_supported = vmx_rdtscp_supported,
  6136. .set_supported_cpuid = vmx_set_supported_cpuid,
  6137. .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
  6138. .set_tsc_khz = vmx_set_tsc_khz,
  6139. .write_tsc_offset = vmx_write_tsc_offset,
  6140. .adjust_tsc_offset = vmx_adjust_tsc_offset,
  6141. .compute_tsc_offset = vmx_compute_tsc_offset,
  6142. .set_tdp_cr3 = vmx_set_cr3,
  6143. .check_intercept = vmx_check_intercept,
  6144. };
  6145. static int __init vmx_init(void)
  6146. {
  6147. int r, i;
  6148. rdmsrl_safe(MSR_EFER, &host_efer);
  6149. for (i = 0; i < NR_VMX_MSR; ++i)
  6150. kvm_define_shared_msr(i, vmx_msr_index[i]);
  6151. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  6152. if (!vmx_io_bitmap_a)
  6153. return -ENOMEM;
  6154. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  6155. if (!vmx_io_bitmap_b) {
  6156. r = -ENOMEM;
  6157. goto out;
  6158. }
  6159. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  6160. if (!vmx_msr_bitmap_legacy) {
  6161. r = -ENOMEM;
  6162. goto out1;
  6163. }
  6164. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  6165. if (!vmx_msr_bitmap_longmode) {
  6166. r = -ENOMEM;
  6167. goto out2;
  6168. }
  6169. /*
  6170. * Allow direct access to the PC debug port (it is often used for I/O
  6171. * delays, but the vmexits simply slow things down).
  6172. */
  6173. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  6174. clear_bit(0x80, vmx_io_bitmap_a);
  6175. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  6176. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  6177. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  6178. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  6179. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  6180. __alignof__(struct vcpu_vmx), THIS_MODULE);
  6181. if (r)
  6182. goto out3;
  6183. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  6184. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  6185. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  6186. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  6187. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  6188. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  6189. if (enable_ept) {
  6190. bypass_guest_pf = 0;
  6191. kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
  6192. VMX_EPT_EXECUTABLE_MASK);
  6193. kvm_enable_tdp();
  6194. } else
  6195. kvm_disable_tdp();
  6196. if (bypass_guest_pf)
  6197. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  6198. return 0;
  6199. out3:
  6200. free_page((unsigned long)vmx_msr_bitmap_longmode);
  6201. out2:
  6202. free_page((unsigned long)vmx_msr_bitmap_legacy);
  6203. out1:
  6204. free_page((unsigned long)vmx_io_bitmap_b);
  6205. out:
  6206. free_page((unsigned long)vmx_io_bitmap_a);
  6207. return r;
  6208. }
  6209. static void __exit vmx_exit(void)
  6210. {
  6211. free_page((unsigned long)vmx_msr_bitmap_legacy);
  6212. free_page((unsigned long)vmx_msr_bitmap_longmode);
  6213. free_page((unsigned long)vmx_io_bitmap_b);
  6214. free_page((unsigned long)vmx_io_bitmap_a);
  6215. kvm_exit();
  6216. }
  6217. module_init(vmx_init)
  6218. module_exit(vmx_exit)