common.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. /*
  2. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Common Codes for EXYNOS
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/irq.h>
  14. #include <linux/io.h>
  15. #include <linux/device.h>
  16. #include <linux/gpio.h>
  17. #include <linux/sched.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/of.h>
  20. #include <linux/of_irq.h>
  21. #include <asm/proc-fns.h>
  22. #include <asm/exception.h>
  23. #include <asm/hardware/cache-l2x0.h>
  24. #include <asm/hardware/gic.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/irq.h>
  27. #include <asm/cacheflush.h>
  28. #include <mach/regs-irq.h>
  29. #include <mach/regs-pmu.h>
  30. #include <mach/regs-gpio.h>
  31. #include <mach/pmu.h>
  32. #include <plat/cpu.h>
  33. #include <plat/clock.h>
  34. #include <plat/devs.h>
  35. #include <plat/pm.h>
  36. #include <plat/sdhci.h>
  37. #include <plat/gpio-cfg.h>
  38. #include <plat/adc-core.h>
  39. #include <plat/fb-core.h>
  40. #include <plat/fimc-core.h>
  41. #include <plat/iic-core.h>
  42. #include <plat/tv-core.h>
  43. #include <plat/regs-serial.h>
  44. #include "common.h"
  45. #define L2_AUX_VAL 0x7C470001
  46. #define L2_AUX_MASK 0xC200ffff
  47. static const char name_exynos4210[] = "EXYNOS4210";
  48. static const char name_exynos4212[] = "EXYNOS4212";
  49. static const char name_exynos4412[] = "EXYNOS4412";
  50. static struct cpu_table cpu_ids[] __initdata = {
  51. {
  52. .idcode = EXYNOS4210_CPU_ID,
  53. .idmask = EXYNOS4_CPU_MASK,
  54. .map_io = exynos4_map_io,
  55. .init_clocks = exynos4_init_clocks,
  56. .init_uarts = exynos4_init_uarts,
  57. .init = exynos_init,
  58. .name = name_exynos4210,
  59. }, {
  60. .idcode = EXYNOS4212_CPU_ID,
  61. .idmask = EXYNOS4_CPU_MASK,
  62. .map_io = exynos4_map_io,
  63. .init_clocks = exynos4_init_clocks,
  64. .init_uarts = exynos4_init_uarts,
  65. .init = exynos_init,
  66. .name = name_exynos4212,
  67. }, {
  68. .idcode = EXYNOS4412_CPU_ID,
  69. .idmask = EXYNOS4_CPU_MASK,
  70. .map_io = exynos4_map_io,
  71. .init_clocks = exynos4_init_clocks,
  72. .init_uarts = exynos4_init_uarts,
  73. .init = exynos_init,
  74. .name = name_exynos4412,
  75. },
  76. };
  77. /* Initial IO mappings */
  78. static struct map_desc exynos_iodesc[] __initdata = {
  79. {
  80. .virtual = (unsigned long)S5P_VA_CHIPID,
  81. .pfn = __phys_to_pfn(EXYNOS4_PA_CHIPID),
  82. .length = SZ_4K,
  83. .type = MT_DEVICE,
  84. }, {
  85. .virtual = (unsigned long)S3C_VA_SYS,
  86. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSCON),
  87. .length = SZ_64K,
  88. .type = MT_DEVICE,
  89. }, {
  90. .virtual = (unsigned long)S3C_VA_TIMER,
  91. .pfn = __phys_to_pfn(EXYNOS4_PA_TIMER),
  92. .length = SZ_16K,
  93. .type = MT_DEVICE,
  94. }, {
  95. .virtual = (unsigned long)S3C_VA_WATCHDOG,
  96. .pfn = __phys_to_pfn(EXYNOS4_PA_WATCHDOG),
  97. .length = SZ_4K,
  98. .type = MT_DEVICE,
  99. }, {
  100. .virtual = (unsigned long)S5P_VA_SROMC,
  101. .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
  102. .length = SZ_4K,
  103. .type = MT_DEVICE,
  104. }, {
  105. .virtual = (unsigned long)S5P_VA_SYSTIMER,
  106. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
  107. .length = SZ_4K,
  108. .type = MT_DEVICE,
  109. }, {
  110. .virtual = (unsigned long)S5P_VA_PMU,
  111. .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
  112. .length = SZ_64K,
  113. .type = MT_DEVICE,
  114. }, {
  115. .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
  116. .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
  117. .length = SZ_4K,
  118. .type = MT_DEVICE,
  119. }, {
  120. .virtual = (unsigned long)S5P_VA_GIC_CPU,
  121. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
  122. .length = SZ_64K,
  123. .type = MT_DEVICE,
  124. }, {
  125. .virtual = (unsigned long)S5P_VA_GIC_DIST,
  126. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
  127. .length = SZ_64K,
  128. .type = MT_DEVICE,
  129. }, {
  130. .virtual = (unsigned long)S3C_VA_UART,
  131. .pfn = __phys_to_pfn(EXYNOS4_PA_UART),
  132. .length = SZ_512K,
  133. .type = MT_DEVICE,
  134. },
  135. };
  136. static struct map_desc exynos4_iodesc[] __initdata = {
  137. {
  138. .virtual = (unsigned long)S5P_VA_CMU,
  139. .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
  140. .length = SZ_128K,
  141. .type = MT_DEVICE,
  142. }, {
  143. .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
  144. .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
  145. .length = SZ_8K,
  146. .type = MT_DEVICE,
  147. }, {
  148. .virtual = (unsigned long)S5P_VA_L2CC,
  149. .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
  150. .length = SZ_4K,
  151. .type = MT_DEVICE,
  152. }, {
  153. .virtual = (unsigned long)S5P_VA_GPIO1,
  154. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
  155. .length = SZ_4K,
  156. .type = MT_DEVICE,
  157. }, {
  158. .virtual = (unsigned long)S5P_VA_GPIO2,
  159. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
  160. .length = SZ_4K,
  161. .type = MT_DEVICE,
  162. }, {
  163. .virtual = (unsigned long)S5P_VA_GPIO3,
  164. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
  165. .length = SZ_256,
  166. .type = MT_DEVICE,
  167. }, {
  168. .virtual = (unsigned long)S5P_VA_DMC0,
  169. .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
  170. .length = SZ_64K,
  171. .type = MT_DEVICE,
  172. }, {
  173. .virtual = (unsigned long)S5P_VA_DMC1,
  174. .pfn = __phys_to_pfn(EXYNOS4_PA_DMC1),
  175. .length = SZ_64K,
  176. .type = MT_DEVICE,
  177. }, {
  178. .virtual = (unsigned long)S3C_VA_USB_HSPHY,
  179. .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
  180. .length = SZ_4K,
  181. .type = MT_DEVICE,
  182. },
  183. };
  184. static struct map_desc exynos4_iodesc0[] __initdata = {
  185. {
  186. .virtual = (unsigned long)S5P_VA_SYSRAM,
  187. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
  188. .length = SZ_4K,
  189. .type = MT_DEVICE,
  190. },
  191. };
  192. static struct map_desc exynos4_iodesc1[] __initdata = {
  193. {
  194. .virtual = (unsigned long)S5P_VA_SYSRAM,
  195. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
  196. .length = SZ_4K,
  197. .type = MT_DEVICE,
  198. },
  199. };
  200. void exynos4_restart(char mode, const char *cmd)
  201. {
  202. __raw_writel(0x1, S5P_SWRESET);
  203. }
  204. /*
  205. * exynos_map_io
  206. *
  207. * register the standard cpu IO areas
  208. */
  209. void __init exynos_init_io(struct map_desc *mach_desc, int size)
  210. {
  211. /* initialize the io descriptors we need for initialization */
  212. iotable_init(exynos_iodesc, ARRAY_SIZE(exynos_iodesc));
  213. if (mach_desc)
  214. iotable_init(mach_desc, size);
  215. /* detect cpu id and rev. */
  216. s5p_init_cpu(S5P_VA_CHIPID);
  217. s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
  218. }
  219. void __init exynos4_map_io(void)
  220. {
  221. iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
  222. if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
  223. iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
  224. else
  225. iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));
  226. /* initialize device information early */
  227. exynos4_default_sdhci0();
  228. exynos4_default_sdhci1();
  229. exynos4_default_sdhci2();
  230. exynos4_default_sdhci3();
  231. s3c_adc_setname("samsung-adc-v3");
  232. s3c_fimc_setname(0, "exynos4-fimc");
  233. s3c_fimc_setname(1, "exynos4-fimc");
  234. s3c_fimc_setname(2, "exynos4-fimc");
  235. s3c_fimc_setname(3, "exynos4-fimc");
  236. /* The I2C bus controllers are directly compatible with s3c2440 */
  237. s3c_i2c0_setname("s3c2440-i2c");
  238. s3c_i2c1_setname("s3c2440-i2c");
  239. s3c_i2c2_setname("s3c2440-i2c");
  240. s5p_fb_setname(0, "exynos4-fb");
  241. s5p_hdmi_setname("exynos4-hdmi");
  242. }
  243. void __init exynos4_init_clocks(int xtal)
  244. {
  245. printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
  246. s3c24xx_register_baseclocks(xtal);
  247. s5p_register_clocks(xtal);
  248. if (soc_is_exynos4210())
  249. exynos4210_register_clocks();
  250. else if (soc_is_exynos4212() || soc_is_exynos4412())
  251. exynos4212_register_clocks();
  252. exynos4_register_clocks();
  253. exynos4_setup_clocks();
  254. }
  255. #define COMBINER_ENABLE_SET 0x0
  256. #define COMBINER_ENABLE_CLEAR 0x4
  257. #define COMBINER_INT_STATUS 0xC
  258. static DEFINE_SPINLOCK(irq_controller_lock);
  259. struct combiner_chip_data {
  260. unsigned int irq_offset;
  261. unsigned int irq_mask;
  262. void __iomem *base;
  263. };
  264. static struct combiner_chip_data combiner_data[MAX_COMBINER_NR];
  265. static inline void __iomem *combiner_base(struct irq_data *data)
  266. {
  267. struct combiner_chip_data *combiner_data =
  268. irq_data_get_irq_chip_data(data);
  269. return combiner_data->base;
  270. }
  271. static void combiner_mask_irq(struct irq_data *data)
  272. {
  273. u32 mask = 1 << (data->irq % 32);
  274. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
  275. }
  276. static void combiner_unmask_irq(struct irq_data *data)
  277. {
  278. u32 mask = 1 << (data->irq % 32);
  279. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_SET);
  280. }
  281. static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  282. {
  283. struct combiner_chip_data *chip_data = irq_get_handler_data(irq);
  284. struct irq_chip *chip = irq_get_chip(irq);
  285. unsigned int cascade_irq, combiner_irq;
  286. unsigned long status;
  287. chained_irq_enter(chip, desc);
  288. spin_lock(&irq_controller_lock);
  289. status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
  290. spin_unlock(&irq_controller_lock);
  291. status &= chip_data->irq_mask;
  292. if (status == 0)
  293. goto out;
  294. combiner_irq = __ffs(status);
  295. cascade_irq = combiner_irq + (chip_data->irq_offset & ~31);
  296. if (unlikely(cascade_irq >= NR_IRQS))
  297. do_bad_IRQ(cascade_irq, desc);
  298. else
  299. generic_handle_irq(cascade_irq);
  300. out:
  301. chained_irq_exit(chip, desc);
  302. }
  303. static struct irq_chip combiner_chip = {
  304. .name = "COMBINER",
  305. .irq_mask = combiner_mask_irq,
  306. .irq_unmask = combiner_unmask_irq,
  307. };
  308. static void __init combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq)
  309. {
  310. if (combiner_nr >= MAX_COMBINER_NR)
  311. BUG();
  312. if (irq_set_handler_data(irq, &combiner_data[combiner_nr]) != 0)
  313. BUG();
  314. irq_set_chained_handler(irq, combiner_handle_cascade_irq);
  315. }
  316. static void __init combiner_init(unsigned int combiner_nr, void __iomem *base,
  317. unsigned int irq_start)
  318. {
  319. unsigned int i;
  320. if (combiner_nr >= MAX_COMBINER_NR)
  321. BUG();
  322. combiner_data[combiner_nr].base = base;
  323. combiner_data[combiner_nr].irq_offset = irq_start;
  324. combiner_data[combiner_nr].irq_mask = 0xff << ((combiner_nr % 4) << 3);
  325. /* Disable all interrupts */
  326. __raw_writel(combiner_data[combiner_nr].irq_mask,
  327. base + COMBINER_ENABLE_CLEAR);
  328. /* Setup the Linux IRQ subsystem */
  329. for (i = irq_start; i < combiner_data[combiner_nr].irq_offset
  330. + MAX_IRQ_IN_COMBINER; i++) {
  331. irq_set_chip_and_handler(i, &combiner_chip, handle_level_irq);
  332. irq_set_chip_data(i, &combiner_data[combiner_nr]);
  333. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  334. }
  335. }
  336. #ifdef CONFIG_OF
  337. static const struct of_device_id exynos4_dt_irq_match[] = {
  338. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
  339. {},
  340. };
  341. #endif
  342. void __init exynos4_init_irq(void)
  343. {
  344. int irq;
  345. unsigned int gic_bank_offset;
  346. gic_bank_offset = soc_is_exynos4412() ? 0x4000 : 0x8000;
  347. if (!of_have_populated_dt())
  348. gic_init_bases(0, IRQ_PPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU, gic_bank_offset, NULL);
  349. #ifdef CONFIG_OF
  350. else
  351. of_irq_init(exynos4_dt_irq_match);
  352. #endif
  353. for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
  354. combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
  355. COMBINER_IRQ(irq, 0));
  356. combiner_cascade_irq(irq, IRQ_SPI(irq));
  357. }
  358. /*
  359. * The parameters of s5p_init_irq() are for VIC init.
  360. * Theses parameters should be NULL and 0 because EXYNOS4
  361. * uses GIC instead of VIC.
  362. */
  363. s5p_init_irq(NULL, 0);
  364. }
  365. struct bus_type exynos4_subsys = {
  366. .name = "exynos4-core",
  367. .dev_name = "exynos4-core",
  368. };
  369. static struct device exynos4_dev = {
  370. .bus = &exynos4_subsys,
  371. };
  372. static int __init exynos4_core_init(void)
  373. {
  374. return subsys_system_register(&exynos4_subsys, NULL);
  375. }
  376. core_initcall(exynos4_core_init);
  377. #ifdef CONFIG_CACHE_L2X0
  378. static int __init exynos4_l2x0_cache_init(void)
  379. {
  380. int ret;
  381. ret = l2x0_of_init(L2_AUX_VAL, L2_AUX_MASK);
  382. if (!ret) {
  383. l2x0_regs_phys = virt_to_phys(&l2x0_saved_regs);
  384. clean_dcache_area(&l2x0_regs_phys, sizeof(unsigned long));
  385. return 0;
  386. }
  387. if (!(__raw_readl(S5P_VA_L2CC + L2X0_CTRL) & 0x1)) {
  388. l2x0_saved_regs.phy_base = EXYNOS4_PA_L2CC;
  389. /* TAG, Data Latency Control: 2 cycles */
  390. l2x0_saved_regs.tag_latency = 0x110;
  391. if (soc_is_exynos4212() || soc_is_exynos4412())
  392. l2x0_saved_regs.data_latency = 0x120;
  393. else
  394. l2x0_saved_regs.data_latency = 0x110;
  395. l2x0_saved_regs.prefetch_ctrl = 0x30000007;
  396. l2x0_saved_regs.pwr_ctrl =
  397. (L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN);
  398. l2x0_regs_phys = virt_to_phys(&l2x0_saved_regs);
  399. __raw_writel(l2x0_saved_regs.tag_latency,
  400. S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
  401. __raw_writel(l2x0_saved_regs.data_latency,
  402. S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
  403. /* L2X0 Prefetch Control */
  404. __raw_writel(l2x0_saved_regs.prefetch_ctrl,
  405. S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
  406. /* L2X0 Power Control */
  407. __raw_writel(l2x0_saved_regs.pwr_ctrl,
  408. S5P_VA_L2CC + L2X0_POWER_CTRL);
  409. clean_dcache_area(&l2x0_regs_phys, sizeof(unsigned long));
  410. clean_dcache_area(&l2x0_saved_regs, sizeof(struct l2x0_regs));
  411. }
  412. l2x0_init(S5P_VA_L2CC, L2_AUX_VAL, L2_AUX_MASK);
  413. return 0;
  414. }
  415. early_initcall(exynos4_l2x0_cache_init);
  416. #endif
  417. int __init exynos_init(void)
  418. {
  419. printk(KERN_INFO "EXYNOS: Initializing architecture\n");
  420. return device_register(&exynos4_dev);
  421. }
  422. /* uart registration process */
  423. void __init exynos4_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  424. {
  425. struct s3c2410_uartcfg *tcfg = cfg;
  426. u32 ucnt;
  427. for (ucnt = 0; ucnt < no; ucnt++, tcfg++)
  428. tcfg->has_fracval = 1;
  429. s3c24xx_init_uartdevs("exynos4210-uart", s5p_uart_resources, cfg, no);
  430. }
  431. static DEFINE_SPINLOCK(eint_lock);
  432. static unsigned int eint0_15_data[16];
  433. static unsigned int exynos4_get_irq_nr(unsigned int number)
  434. {
  435. u32 ret = 0;
  436. switch (number) {
  437. case 0 ... 3:
  438. ret = (number + IRQ_EINT0);
  439. break;
  440. case 4 ... 7:
  441. ret = (number + (IRQ_EINT4 - 4));
  442. break;
  443. case 8 ... 15:
  444. ret = (number + (IRQ_EINT8 - 8));
  445. break;
  446. default:
  447. printk(KERN_ERR "number available : %d\n", number);
  448. }
  449. return ret;
  450. }
  451. static inline void exynos4_irq_eint_mask(struct irq_data *data)
  452. {
  453. u32 mask;
  454. spin_lock(&eint_lock);
  455. mask = __raw_readl(S5P_EINT_MASK(EINT_REG_NR(data->irq)));
  456. mask |= eint_irq_to_bit(data->irq);
  457. __raw_writel(mask, S5P_EINT_MASK(EINT_REG_NR(data->irq)));
  458. spin_unlock(&eint_lock);
  459. }
  460. static void exynos4_irq_eint_unmask(struct irq_data *data)
  461. {
  462. u32 mask;
  463. spin_lock(&eint_lock);
  464. mask = __raw_readl(S5P_EINT_MASK(EINT_REG_NR(data->irq)));
  465. mask &= ~(eint_irq_to_bit(data->irq));
  466. __raw_writel(mask, S5P_EINT_MASK(EINT_REG_NR(data->irq)));
  467. spin_unlock(&eint_lock);
  468. }
  469. static inline void exynos4_irq_eint_ack(struct irq_data *data)
  470. {
  471. __raw_writel(eint_irq_to_bit(data->irq),
  472. S5P_EINT_PEND(EINT_REG_NR(data->irq)));
  473. }
  474. static void exynos4_irq_eint_maskack(struct irq_data *data)
  475. {
  476. exynos4_irq_eint_mask(data);
  477. exynos4_irq_eint_ack(data);
  478. }
  479. static int exynos4_irq_eint_set_type(struct irq_data *data, unsigned int type)
  480. {
  481. int offs = EINT_OFFSET(data->irq);
  482. int shift;
  483. u32 ctrl, mask;
  484. u32 newvalue = 0;
  485. switch (type) {
  486. case IRQ_TYPE_EDGE_RISING:
  487. newvalue = S5P_IRQ_TYPE_EDGE_RISING;
  488. break;
  489. case IRQ_TYPE_EDGE_FALLING:
  490. newvalue = S5P_IRQ_TYPE_EDGE_FALLING;
  491. break;
  492. case IRQ_TYPE_EDGE_BOTH:
  493. newvalue = S5P_IRQ_TYPE_EDGE_BOTH;
  494. break;
  495. case IRQ_TYPE_LEVEL_LOW:
  496. newvalue = S5P_IRQ_TYPE_LEVEL_LOW;
  497. break;
  498. case IRQ_TYPE_LEVEL_HIGH:
  499. newvalue = S5P_IRQ_TYPE_LEVEL_HIGH;
  500. break;
  501. default:
  502. printk(KERN_ERR "No such irq type %d", type);
  503. return -EINVAL;
  504. }
  505. shift = (offs & 0x7) * 4;
  506. mask = 0x7 << shift;
  507. spin_lock(&eint_lock);
  508. ctrl = __raw_readl(S5P_EINT_CON(EINT_REG_NR(data->irq)));
  509. ctrl &= ~mask;
  510. ctrl |= newvalue << shift;
  511. __raw_writel(ctrl, S5P_EINT_CON(EINT_REG_NR(data->irq)));
  512. spin_unlock(&eint_lock);
  513. switch (offs) {
  514. case 0 ... 7:
  515. s3c_gpio_cfgpin(EINT_GPIO_0(offs & 0x7), EINT_MODE);
  516. break;
  517. case 8 ... 15:
  518. s3c_gpio_cfgpin(EINT_GPIO_1(offs & 0x7), EINT_MODE);
  519. break;
  520. case 16 ... 23:
  521. s3c_gpio_cfgpin(EINT_GPIO_2(offs & 0x7), EINT_MODE);
  522. break;
  523. case 24 ... 31:
  524. s3c_gpio_cfgpin(EINT_GPIO_3(offs & 0x7), EINT_MODE);
  525. break;
  526. default:
  527. printk(KERN_ERR "No such irq number %d", offs);
  528. }
  529. return 0;
  530. }
  531. static struct irq_chip exynos4_irq_eint = {
  532. .name = "exynos4-eint",
  533. .irq_mask = exynos4_irq_eint_mask,
  534. .irq_unmask = exynos4_irq_eint_unmask,
  535. .irq_mask_ack = exynos4_irq_eint_maskack,
  536. .irq_ack = exynos4_irq_eint_ack,
  537. .irq_set_type = exynos4_irq_eint_set_type,
  538. #ifdef CONFIG_PM
  539. .irq_set_wake = s3c_irqext_wake,
  540. #endif
  541. };
  542. /*
  543. * exynos4_irq_demux_eint
  544. *
  545. * This function demuxes the IRQ from from EINTs 16 to 31.
  546. * It is designed to be inlined into the specific handler
  547. * s5p_irq_demux_eintX_Y.
  548. *
  549. * Each EINT pend/mask registers handle eight of them.
  550. */
  551. static inline void exynos4_irq_demux_eint(unsigned int start)
  552. {
  553. unsigned int irq;
  554. u32 status = __raw_readl(S5P_EINT_PEND(EINT_REG_NR(start)));
  555. u32 mask = __raw_readl(S5P_EINT_MASK(EINT_REG_NR(start)));
  556. status &= ~mask;
  557. status &= 0xff;
  558. while (status) {
  559. irq = fls(status) - 1;
  560. generic_handle_irq(irq + start);
  561. status &= ~(1 << irq);
  562. }
  563. }
  564. static void exynos4_irq_demux_eint16_31(unsigned int irq, struct irq_desc *desc)
  565. {
  566. struct irq_chip *chip = irq_get_chip(irq);
  567. chained_irq_enter(chip, desc);
  568. exynos4_irq_demux_eint(IRQ_EINT(16));
  569. exynos4_irq_demux_eint(IRQ_EINT(24));
  570. chained_irq_exit(chip, desc);
  571. }
  572. static void exynos4_irq_eint0_15(unsigned int irq, struct irq_desc *desc)
  573. {
  574. u32 *irq_data = irq_get_handler_data(irq);
  575. struct irq_chip *chip = irq_get_chip(irq);
  576. chained_irq_enter(chip, desc);
  577. chip->irq_mask(&desc->irq_data);
  578. if (chip->irq_ack)
  579. chip->irq_ack(&desc->irq_data);
  580. generic_handle_irq(*irq_data);
  581. chip->irq_unmask(&desc->irq_data);
  582. chained_irq_exit(chip, desc);
  583. }
  584. static int __init exynos4_init_irq_eint(void)
  585. {
  586. int irq;
  587. for (irq = 0 ; irq <= 31 ; irq++) {
  588. irq_set_chip_and_handler(IRQ_EINT(irq), &exynos4_irq_eint,
  589. handle_level_irq);
  590. set_irq_flags(IRQ_EINT(irq), IRQF_VALID);
  591. }
  592. irq_set_chained_handler(IRQ_EINT16_31, exynos4_irq_demux_eint16_31);
  593. for (irq = 0 ; irq <= 15 ; irq++) {
  594. eint0_15_data[irq] = IRQ_EINT(irq);
  595. irq_set_handler_data(exynos4_get_irq_nr(irq),
  596. &eint0_15_data[irq]);
  597. irq_set_chained_handler(exynos4_get_irq_nr(irq),
  598. exynos4_irq_eint0_15);
  599. }
  600. return 0;
  601. }
  602. arch_initcall(exynos4_init_irq_eint);