main.c 104 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy.h"
  39. #include "dma.h"
  40. #include "sysfs.h"
  41. #include "xmit.h"
  42. #include "lo.h"
  43. #include "pcmcia.h"
  44. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  45. MODULE_AUTHOR("Martin Langer");
  46. MODULE_AUTHOR("Stefano Brivio");
  47. MODULE_AUTHOR("Michael Buesch");
  48. MODULE_LICENSE("GPL");
  49. static int modparam_bad_frames_preempt;
  50. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  51. MODULE_PARM_DESC(bad_frames_preempt,
  52. "enable(1) / disable(0) Bad Frames Preemption");
  53. static char modparam_fwpostfix[16];
  54. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  55. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  56. static int modparam_hwpctl;
  57. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  58. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  59. static int modparam_nohwcrypt;
  60. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  61. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  62. static const struct ssb_device_id b43_ssb_tbl[] = {
  63. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  64. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  65. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  66. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  67. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  68. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  69. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  70. SSB_DEVTABLE_END
  71. };
  72. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  73. /* Channel and ratetables are shared for all devices.
  74. * They can't be const, because ieee80211 puts some precalculated
  75. * data in there. This data is the same for all devices, so we don't
  76. * get concurrency issues */
  77. #define RATETAB_ENT(_rateid, _flags) \
  78. { \
  79. .rate = B43_RATE_TO_BASE100KBPS(_rateid), \
  80. .val = (_rateid), \
  81. .val2 = (_rateid), \
  82. .flags = (_flags), \
  83. }
  84. static struct ieee80211_rate __b43_ratetable[] = {
  85. RATETAB_ENT(B43_CCK_RATE_1MB, IEEE80211_RATE_CCK),
  86. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_CCK_2),
  87. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_CCK_2),
  88. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_CCK_2),
  89. RATETAB_ENT(B43_OFDM_RATE_6MB, IEEE80211_RATE_OFDM),
  90. RATETAB_ENT(B43_OFDM_RATE_9MB, IEEE80211_RATE_OFDM),
  91. RATETAB_ENT(B43_OFDM_RATE_12MB, IEEE80211_RATE_OFDM),
  92. RATETAB_ENT(B43_OFDM_RATE_18MB, IEEE80211_RATE_OFDM),
  93. RATETAB_ENT(B43_OFDM_RATE_24MB, IEEE80211_RATE_OFDM),
  94. RATETAB_ENT(B43_OFDM_RATE_36MB, IEEE80211_RATE_OFDM),
  95. RATETAB_ENT(B43_OFDM_RATE_48MB, IEEE80211_RATE_OFDM),
  96. RATETAB_ENT(B43_OFDM_RATE_54MB, IEEE80211_RATE_OFDM),
  97. };
  98. #define b43_a_ratetable (__b43_ratetable + 4)
  99. #define b43_a_ratetable_size 8
  100. #define b43_b_ratetable (__b43_ratetable + 0)
  101. #define b43_b_ratetable_size 4
  102. #define b43_g_ratetable (__b43_ratetable + 0)
  103. #define b43_g_ratetable_size 12
  104. #define CHANTAB_ENT(_chanid, _freq) \
  105. { \
  106. .chan = (_chanid), \
  107. .freq = (_freq), \
  108. .val = (_chanid), \
  109. .flag = IEEE80211_CHAN_W_SCAN | \
  110. IEEE80211_CHAN_W_ACTIVE_SCAN | \
  111. IEEE80211_CHAN_W_IBSS, \
  112. .power_level = 0xFF, \
  113. .antenna_max = 0xFF, \
  114. }
  115. static struct ieee80211_channel b43_2ghz_chantable[] = {
  116. CHANTAB_ENT(1, 2412),
  117. CHANTAB_ENT(2, 2417),
  118. CHANTAB_ENT(3, 2422),
  119. CHANTAB_ENT(4, 2427),
  120. CHANTAB_ENT(5, 2432),
  121. CHANTAB_ENT(6, 2437),
  122. CHANTAB_ENT(7, 2442),
  123. CHANTAB_ENT(8, 2447),
  124. CHANTAB_ENT(9, 2452),
  125. CHANTAB_ENT(10, 2457),
  126. CHANTAB_ENT(11, 2462),
  127. CHANTAB_ENT(12, 2467),
  128. CHANTAB_ENT(13, 2472),
  129. CHANTAB_ENT(14, 2484),
  130. };
  131. #define b43_2ghz_chantable_size ARRAY_SIZE(b43_2ghz_chantable)
  132. #if 0
  133. static struct ieee80211_channel b43_5ghz_chantable[] = {
  134. CHANTAB_ENT(36, 5180),
  135. CHANTAB_ENT(40, 5200),
  136. CHANTAB_ENT(44, 5220),
  137. CHANTAB_ENT(48, 5240),
  138. CHANTAB_ENT(52, 5260),
  139. CHANTAB_ENT(56, 5280),
  140. CHANTAB_ENT(60, 5300),
  141. CHANTAB_ENT(64, 5320),
  142. CHANTAB_ENT(149, 5745),
  143. CHANTAB_ENT(153, 5765),
  144. CHANTAB_ENT(157, 5785),
  145. CHANTAB_ENT(161, 5805),
  146. CHANTAB_ENT(165, 5825),
  147. };
  148. #define b43_5ghz_chantable_size ARRAY_SIZE(b43_5ghz_chantable)
  149. #endif
  150. static void b43_wireless_core_exit(struct b43_wldev *dev);
  151. static int b43_wireless_core_init(struct b43_wldev *dev);
  152. static void b43_wireless_core_stop(struct b43_wldev *dev);
  153. static int b43_wireless_core_start(struct b43_wldev *dev);
  154. static int b43_ratelimit(struct b43_wl *wl)
  155. {
  156. if (!wl || !wl->current_dev)
  157. return 1;
  158. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  159. return 1;
  160. /* We are up and running.
  161. * Ratelimit the messages to avoid DoS over the net. */
  162. return net_ratelimit();
  163. }
  164. void b43info(struct b43_wl *wl, const char *fmt, ...)
  165. {
  166. va_list args;
  167. if (!b43_ratelimit(wl))
  168. return;
  169. va_start(args, fmt);
  170. printk(KERN_INFO "b43-%s: ",
  171. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  172. vprintk(fmt, args);
  173. va_end(args);
  174. }
  175. void b43err(struct b43_wl *wl, const char *fmt, ...)
  176. {
  177. va_list args;
  178. if (!b43_ratelimit(wl))
  179. return;
  180. va_start(args, fmt);
  181. printk(KERN_ERR "b43-%s ERROR: ",
  182. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  183. vprintk(fmt, args);
  184. va_end(args);
  185. }
  186. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  187. {
  188. va_list args;
  189. if (!b43_ratelimit(wl))
  190. return;
  191. va_start(args, fmt);
  192. printk(KERN_WARNING "b43-%s warning: ",
  193. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  194. vprintk(fmt, args);
  195. va_end(args);
  196. }
  197. #if B43_DEBUG
  198. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  199. {
  200. va_list args;
  201. va_start(args, fmt);
  202. printk(KERN_DEBUG "b43-%s debug: ",
  203. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  204. vprintk(fmt, args);
  205. va_end(args);
  206. }
  207. #endif /* DEBUG */
  208. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  209. {
  210. u32 macctl;
  211. B43_WARN_ON(offset % 4 != 0);
  212. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  213. if (macctl & B43_MACCTL_BE)
  214. val = swab32(val);
  215. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  216. mmiowb();
  217. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  218. }
  219. static inline void b43_shm_control_word(struct b43_wldev *dev,
  220. u16 routing, u16 offset)
  221. {
  222. u32 control;
  223. /* "offset" is the WORD offset. */
  224. control = routing;
  225. control <<= 16;
  226. control |= offset;
  227. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  228. }
  229. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  230. {
  231. struct b43_wl *wl = dev->wl;
  232. unsigned long flags;
  233. u32 ret;
  234. spin_lock_irqsave(&wl->shm_lock, flags);
  235. if (routing == B43_SHM_SHARED) {
  236. B43_WARN_ON(offset & 0x0001);
  237. if (offset & 0x0003) {
  238. /* Unaligned access */
  239. b43_shm_control_word(dev, routing, offset >> 2);
  240. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  241. ret <<= 16;
  242. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  243. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  244. goto out;
  245. }
  246. offset >>= 2;
  247. }
  248. b43_shm_control_word(dev, routing, offset);
  249. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  250. out:
  251. spin_unlock_irqrestore(&wl->shm_lock, flags);
  252. return ret;
  253. }
  254. u16 b43_shm_read16(struct b43_wldev * dev, u16 routing, u16 offset)
  255. {
  256. struct b43_wl *wl = dev->wl;
  257. unsigned long flags;
  258. u16 ret;
  259. spin_lock_irqsave(&wl->shm_lock, flags);
  260. if (routing == B43_SHM_SHARED) {
  261. B43_WARN_ON(offset & 0x0001);
  262. if (offset & 0x0003) {
  263. /* Unaligned access */
  264. b43_shm_control_word(dev, routing, offset >> 2);
  265. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  266. goto out;
  267. }
  268. offset >>= 2;
  269. }
  270. b43_shm_control_word(dev, routing, offset);
  271. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  272. out:
  273. spin_unlock_irqrestore(&wl->shm_lock, flags);
  274. return ret;
  275. }
  276. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  277. {
  278. struct b43_wl *wl = dev->wl;
  279. unsigned long flags;
  280. spin_lock_irqsave(&wl->shm_lock, flags);
  281. if (routing == B43_SHM_SHARED) {
  282. B43_WARN_ON(offset & 0x0001);
  283. if (offset & 0x0003) {
  284. /* Unaligned access */
  285. b43_shm_control_word(dev, routing, offset >> 2);
  286. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  287. (value >> 16) & 0xffff);
  288. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  289. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  290. goto out;
  291. }
  292. offset >>= 2;
  293. }
  294. b43_shm_control_word(dev, routing, offset);
  295. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  296. out:
  297. spin_unlock_irqrestore(&wl->shm_lock, flags);
  298. }
  299. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  300. {
  301. struct b43_wl *wl = dev->wl;
  302. unsigned long flags;
  303. spin_lock_irqsave(&wl->shm_lock, flags);
  304. if (routing == B43_SHM_SHARED) {
  305. B43_WARN_ON(offset & 0x0001);
  306. if (offset & 0x0003) {
  307. /* Unaligned access */
  308. b43_shm_control_word(dev, routing, offset >> 2);
  309. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  310. goto out;
  311. }
  312. offset >>= 2;
  313. }
  314. b43_shm_control_word(dev, routing, offset);
  315. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  316. out:
  317. spin_unlock_irqrestore(&wl->shm_lock, flags);
  318. }
  319. /* Read HostFlags */
  320. u32 b43_hf_read(struct b43_wldev * dev)
  321. {
  322. u32 ret;
  323. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  324. ret <<= 16;
  325. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  326. return ret;
  327. }
  328. /* Write HostFlags */
  329. void b43_hf_write(struct b43_wldev *dev, u32 value)
  330. {
  331. b43_shm_write16(dev, B43_SHM_SHARED,
  332. B43_SHM_SH_HOSTFLO, (value & 0x0000FFFF));
  333. b43_shm_write16(dev, B43_SHM_SHARED,
  334. B43_SHM_SH_HOSTFHI, ((value & 0xFFFF0000) >> 16));
  335. }
  336. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  337. {
  338. /* We need to be careful. As we read the TSF from multiple
  339. * registers, we should take care of register overflows.
  340. * In theory, the whole tsf read process should be atomic.
  341. * We try to be atomic here, by restaring the read process,
  342. * if any of the high registers changed (overflew).
  343. */
  344. if (dev->dev->id.revision >= 3) {
  345. u32 low, high, high2;
  346. do {
  347. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  348. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  349. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  350. } while (unlikely(high != high2));
  351. *tsf = high;
  352. *tsf <<= 32;
  353. *tsf |= low;
  354. } else {
  355. u64 tmp;
  356. u16 v0, v1, v2, v3;
  357. u16 test1, test2, test3;
  358. do {
  359. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  360. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  361. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  362. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  363. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  364. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  365. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  366. } while (v3 != test3 || v2 != test2 || v1 != test1);
  367. *tsf = v3;
  368. *tsf <<= 48;
  369. tmp = v2;
  370. tmp <<= 32;
  371. *tsf |= tmp;
  372. tmp = v1;
  373. tmp <<= 16;
  374. *tsf |= tmp;
  375. *tsf |= v0;
  376. }
  377. }
  378. static void b43_time_lock(struct b43_wldev *dev)
  379. {
  380. u32 macctl;
  381. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  382. macctl |= B43_MACCTL_TBTTHOLD;
  383. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  384. /* Commit the write */
  385. b43_read32(dev, B43_MMIO_MACCTL);
  386. }
  387. static void b43_time_unlock(struct b43_wldev *dev)
  388. {
  389. u32 macctl;
  390. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  391. macctl &= ~B43_MACCTL_TBTTHOLD;
  392. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  393. /* Commit the write */
  394. b43_read32(dev, B43_MMIO_MACCTL);
  395. }
  396. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  397. {
  398. /* Be careful with the in-progress timer.
  399. * First zero out the low register, so we have a full
  400. * register-overflow duration to complete the operation.
  401. */
  402. if (dev->dev->id.revision >= 3) {
  403. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  404. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  405. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  406. mmiowb();
  407. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  408. mmiowb();
  409. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  410. } else {
  411. u16 v0 = (tsf & 0x000000000000FFFFULL);
  412. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  413. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  414. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  415. b43_write16(dev, B43_MMIO_TSF_0, 0);
  416. mmiowb();
  417. b43_write16(dev, B43_MMIO_TSF_3, v3);
  418. mmiowb();
  419. b43_write16(dev, B43_MMIO_TSF_2, v2);
  420. mmiowb();
  421. b43_write16(dev, B43_MMIO_TSF_1, v1);
  422. mmiowb();
  423. b43_write16(dev, B43_MMIO_TSF_0, v0);
  424. }
  425. }
  426. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  427. {
  428. b43_time_lock(dev);
  429. b43_tsf_write_locked(dev, tsf);
  430. b43_time_unlock(dev);
  431. }
  432. static
  433. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  434. {
  435. static const u8 zero_addr[ETH_ALEN] = { 0 };
  436. u16 data;
  437. if (!mac)
  438. mac = zero_addr;
  439. offset |= 0x0020;
  440. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  441. data = mac[0];
  442. data |= mac[1] << 8;
  443. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  444. data = mac[2];
  445. data |= mac[3] << 8;
  446. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  447. data = mac[4];
  448. data |= mac[5] << 8;
  449. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  450. }
  451. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  452. {
  453. const u8 *mac;
  454. const u8 *bssid;
  455. u8 mac_bssid[ETH_ALEN * 2];
  456. int i;
  457. u32 tmp;
  458. bssid = dev->wl->bssid;
  459. mac = dev->wl->mac_addr;
  460. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  461. memcpy(mac_bssid, mac, ETH_ALEN);
  462. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  463. /* Write our MAC address and BSSID to template ram */
  464. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  465. tmp = (u32) (mac_bssid[i + 0]);
  466. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  467. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  468. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  469. b43_ram_write(dev, 0x20 + i, tmp);
  470. }
  471. }
  472. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  473. {
  474. b43_write_mac_bssid_templates(dev);
  475. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  476. }
  477. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  478. {
  479. /* slot_time is in usec. */
  480. if (dev->phy.type != B43_PHYTYPE_G)
  481. return;
  482. b43_write16(dev, 0x684, 510 + slot_time);
  483. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  484. }
  485. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  486. {
  487. b43_set_slot_time(dev, 9);
  488. dev->short_slot = 1;
  489. }
  490. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  491. {
  492. b43_set_slot_time(dev, 20);
  493. dev->short_slot = 0;
  494. }
  495. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  496. * Returns the _previously_ enabled IRQ mask.
  497. */
  498. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  499. {
  500. u32 old_mask;
  501. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  502. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  503. return old_mask;
  504. }
  505. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  506. * Returns the _previously_ enabled IRQ mask.
  507. */
  508. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  509. {
  510. u32 old_mask;
  511. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  512. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  513. return old_mask;
  514. }
  515. /* Synchronize IRQ top- and bottom-half.
  516. * IRQs must be masked before calling this.
  517. * This must not be called with the irq_lock held.
  518. */
  519. static void b43_synchronize_irq(struct b43_wldev *dev)
  520. {
  521. synchronize_irq(dev->dev->irq);
  522. tasklet_kill(&dev->isr_tasklet);
  523. }
  524. /* DummyTransmission function, as documented on
  525. * http://bcm-specs.sipsolutions.net/DummyTransmission
  526. */
  527. void b43_dummy_transmission(struct b43_wldev *dev)
  528. {
  529. struct b43_phy *phy = &dev->phy;
  530. unsigned int i, max_loop;
  531. u16 value;
  532. u32 buffer[5] = {
  533. 0x00000000,
  534. 0x00D40000,
  535. 0x00000000,
  536. 0x01000000,
  537. 0x00000000,
  538. };
  539. switch (phy->type) {
  540. case B43_PHYTYPE_A:
  541. max_loop = 0x1E;
  542. buffer[0] = 0x000201CC;
  543. break;
  544. case B43_PHYTYPE_B:
  545. case B43_PHYTYPE_G:
  546. max_loop = 0xFA;
  547. buffer[0] = 0x000B846E;
  548. break;
  549. default:
  550. B43_WARN_ON(1);
  551. return;
  552. }
  553. for (i = 0; i < 5; i++)
  554. b43_ram_write(dev, i * 4, buffer[i]);
  555. /* Commit writes */
  556. b43_read32(dev, B43_MMIO_MACCTL);
  557. b43_write16(dev, 0x0568, 0x0000);
  558. b43_write16(dev, 0x07C0, 0x0000);
  559. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  560. b43_write16(dev, 0x050C, value);
  561. b43_write16(dev, 0x0508, 0x0000);
  562. b43_write16(dev, 0x050A, 0x0000);
  563. b43_write16(dev, 0x054C, 0x0000);
  564. b43_write16(dev, 0x056A, 0x0014);
  565. b43_write16(dev, 0x0568, 0x0826);
  566. b43_write16(dev, 0x0500, 0x0000);
  567. b43_write16(dev, 0x0502, 0x0030);
  568. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  569. b43_radio_write16(dev, 0x0051, 0x0017);
  570. for (i = 0x00; i < max_loop; i++) {
  571. value = b43_read16(dev, 0x050E);
  572. if (value & 0x0080)
  573. break;
  574. udelay(10);
  575. }
  576. for (i = 0x00; i < 0x0A; i++) {
  577. value = b43_read16(dev, 0x050E);
  578. if (value & 0x0400)
  579. break;
  580. udelay(10);
  581. }
  582. for (i = 0x00; i < 0x0A; i++) {
  583. value = b43_read16(dev, 0x0690);
  584. if (!(value & 0x0100))
  585. break;
  586. udelay(10);
  587. }
  588. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  589. b43_radio_write16(dev, 0x0051, 0x0037);
  590. }
  591. static void key_write(struct b43_wldev *dev,
  592. u8 index, u8 algorithm, const u8 * key)
  593. {
  594. unsigned int i;
  595. u32 offset;
  596. u16 value;
  597. u16 kidx;
  598. /* Key index/algo block */
  599. kidx = b43_kidx_to_fw(dev, index);
  600. value = ((kidx << 4) | algorithm);
  601. b43_shm_write16(dev, B43_SHM_SHARED,
  602. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  603. /* Write the key to the Key Table Pointer offset */
  604. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  605. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  606. value = key[i];
  607. value |= (u16) (key[i + 1]) << 8;
  608. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  609. }
  610. }
  611. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  612. {
  613. u32 addrtmp[2] = { 0, 0, };
  614. u8 per_sta_keys_start = 8;
  615. if (b43_new_kidx_api(dev))
  616. per_sta_keys_start = 4;
  617. B43_WARN_ON(index < per_sta_keys_start);
  618. /* We have two default TX keys and possibly two default RX keys.
  619. * Physical mac 0 is mapped to physical key 4 or 8, depending
  620. * on the firmware version.
  621. * So we must adjust the index here.
  622. */
  623. index -= per_sta_keys_start;
  624. if (addr) {
  625. addrtmp[0] = addr[0];
  626. addrtmp[0] |= ((u32) (addr[1]) << 8);
  627. addrtmp[0] |= ((u32) (addr[2]) << 16);
  628. addrtmp[0] |= ((u32) (addr[3]) << 24);
  629. addrtmp[1] = addr[4];
  630. addrtmp[1] |= ((u32) (addr[5]) << 8);
  631. }
  632. if (dev->dev->id.revision >= 5) {
  633. /* Receive match transmitter address mechanism */
  634. b43_shm_write32(dev, B43_SHM_RCMTA,
  635. (index * 2) + 0, addrtmp[0]);
  636. b43_shm_write16(dev, B43_SHM_RCMTA,
  637. (index * 2) + 1, addrtmp[1]);
  638. } else {
  639. /* RXE (Receive Engine) and
  640. * PSM (Programmable State Machine) mechanism
  641. */
  642. if (index < 8) {
  643. /* TODO write to RCM 16, 19, 22 and 25 */
  644. } else {
  645. b43_shm_write32(dev, B43_SHM_SHARED,
  646. B43_SHM_SH_PSM + (index * 6) + 0,
  647. addrtmp[0]);
  648. b43_shm_write16(dev, B43_SHM_SHARED,
  649. B43_SHM_SH_PSM + (index * 6) + 4,
  650. addrtmp[1]);
  651. }
  652. }
  653. }
  654. static void do_key_write(struct b43_wldev *dev,
  655. u8 index, u8 algorithm,
  656. const u8 * key, size_t key_len, const u8 * mac_addr)
  657. {
  658. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  659. u8 per_sta_keys_start = 8;
  660. if (b43_new_kidx_api(dev))
  661. per_sta_keys_start = 4;
  662. B43_WARN_ON(index >= dev->max_nr_keys);
  663. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  664. if (index >= per_sta_keys_start)
  665. keymac_write(dev, index, NULL); /* First zero out mac. */
  666. if (key)
  667. memcpy(buf, key, key_len);
  668. key_write(dev, index, algorithm, buf);
  669. if (index >= per_sta_keys_start)
  670. keymac_write(dev, index, mac_addr);
  671. dev->key[index].algorithm = algorithm;
  672. }
  673. static int b43_key_write(struct b43_wldev *dev,
  674. int index, u8 algorithm,
  675. const u8 * key, size_t key_len,
  676. const u8 * mac_addr,
  677. struct ieee80211_key_conf *keyconf)
  678. {
  679. int i;
  680. int sta_keys_start;
  681. if (key_len > B43_SEC_KEYSIZE)
  682. return -EINVAL;
  683. for (i = 0; i < dev->max_nr_keys; i++) {
  684. /* Check that we don't already have this key. */
  685. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  686. }
  687. if (index < 0) {
  688. /* Either pairwise key or address is 00:00:00:00:00:00
  689. * for transmit-only keys. Search the index. */
  690. if (b43_new_kidx_api(dev))
  691. sta_keys_start = 4;
  692. else
  693. sta_keys_start = 8;
  694. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  695. if (!dev->key[i].keyconf) {
  696. /* found empty */
  697. index = i;
  698. break;
  699. }
  700. }
  701. if (index < 0) {
  702. b43err(dev->wl, "Out of hardware key memory\n");
  703. return -ENOSPC;
  704. }
  705. } else
  706. B43_WARN_ON(index > 3);
  707. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  708. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  709. /* Default RX key */
  710. B43_WARN_ON(mac_addr);
  711. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  712. }
  713. keyconf->hw_key_idx = index;
  714. dev->key[index].keyconf = keyconf;
  715. return 0;
  716. }
  717. static int b43_key_clear(struct b43_wldev *dev, int index)
  718. {
  719. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  720. return -EINVAL;
  721. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  722. NULL, B43_SEC_KEYSIZE, NULL);
  723. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  724. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  725. NULL, B43_SEC_KEYSIZE, NULL);
  726. }
  727. dev->key[index].keyconf = NULL;
  728. return 0;
  729. }
  730. static void b43_clear_keys(struct b43_wldev *dev)
  731. {
  732. int i;
  733. for (i = 0; i < dev->max_nr_keys; i++)
  734. b43_key_clear(dev, i);
  735. }
  736. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  737. {
  738. u32 macctl;
  739. u16 ucstat;
  740. bool hwps;
  741. bool awake;
  742. int i;
  743. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  744. (ps_flags & B43_PS_DISABLED));
  745. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  746. if (ps_flags & B43_PS_ENABLED) {
  747. hwps = 1;
  748. } else if (ps_flags & B43_PS_DISABLED) {
  749. hwps = 0;
  750. } else {
  751. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  752. // and thus is not an AP and we are associated, set bit 25
  753. }
  754. if (ps_flags & B43_PS_AWAKE) {
  755. awake = 1;
  756. } else if (ps_flags & B43_PS_ASLEEP) {
  757. awake = 0;
  758. } else {
  759. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  760. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  761. // successful, set bit26
  762. }
  763. /* FIXME: For now we force awake-on and hwps-off */
  764. hwps = 0;
  765. awake = 1;
  766. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  767. if (hwps)
  768. macctl |= B43_MACCTL_HWPS;
  769. else
  770. macctl &= ~B43_MACCTL_HWPS;
  771. if (awake)
  772. macctl |= B43_MACCTL_AWAKE;
  773. else
  774. macctl &= ~B43_MACCTL_AWAKE;
  775. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  776. /* Commit write */
  777. b43_read32(dev, B43_MMIO_MACCTL);
  778. if (awake && dev->dev->id.revision >= 5) {
  779. /* Wait for the microcode to wake up. */
  780. for (i = 0; i < 100; i++) {
  781. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  782. B43_SHM_SH_UCODESTAT);
  783. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  784. break;
  785. udelay(10);
  786. }
  787. }
  788. }
  789. /* Turn the Analog ON/OFF */
  790. static void b43_switch_analog(struct b43_wldev *dev, int on)
  791. {
  792. b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
  793. }
  794. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  795. {
  796. u32 tmslow;
  797. u32 macctl;
  798. flags |= B43_TMSLOW_PHYCLKEN;
  799. flags |= B43_TMSLOW_PHYRESET;
  800. ssb_device_enable(dev->dev, flags);
  801. msleep(2); /* Wait for the PLL to turn on. */
  802. /* Now take the PHY out of Reset again */
  803. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  804. tmslow |= SSB_TMSLOW_FGC;
  805. tmslow &= ~B43_TMSLOW_PHYRESET;
  806. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  807. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  808. msleep(1);
  809. tmslow &= ~SSB_TMSLOW_FGC;
  810. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  811. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  812. msleep(1);
  813. /* Turn Analog ON */
  814. b43_switch_analog(dev, 1);
  815. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  816. macctl &= ~B43_MACCTL_GMODE;
  817. if (flags & B43_TMSLOW_GMODE)
  818. macctl |= B43_MACCTL_GMODE;
  819. macctl |= B43_MACCTL_IHR_ENABLED;
  820. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  821. }
  822. static void handle_irq_transmit_status(struct b43_wldev *dev)
  823. {
  824. u32 v0, v1;
  825. u16 tmp;
  826. struct b43_txstatus stat;
  827. while (1) {
  828. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  829. if (!(v0 & 0x00000001))
  830. break;
  831. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  832. stat.cookie = (v0 >> 16);
  833. stat.seq = (v1 & 0x0000FFFF);
  834. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  835. tmp = (v0 & 0x0000FFFF);
  836. stat.frame_count = ((tmp & 0xF000) >> 12);
  837. stat.rts_count = ((tmp & 0x0F00) >> 8);
  838. stat.supp_reason = ((tmp & 0x001C) >> 2);
  839. stat.pm_indicated = !!(tmp & 0x0080);
  840. stat.intermediate = !!(tmp & 0x0040);
  841. stat.for_ampdu = !!(tmp & 0x0020);
  842. stat.acked = !!(tmp & 0x0002);
  843. b43_handle_txstatus(dev, &stat);
  844. }
  845. }
  846. static void drain_txstatus_queue(struct b43_wldev *dev)
  847. {
  848. u32 dummy;
  849. if (dev->dev->id.revision < 5)
  850. return;
  851. /* Read all entries from the microcode TXstatus FIFO
  852. * and throw them away.
  853. */
  854. while (1) {
  855. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  856. if (!(dummy & 0x00000001))
  857. break;
  858. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  859. }
  860. }
  861. static u32 b43_jssi_read(struct b43_wldev *dev)
  862. {
  863. u32 val = 0;
  864. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  865. val <<= 16;
  866. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  867. return val;
  868. }
  869. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  870. {
  871. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  872. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  873. }
  874. static void b43_generate_noise_sample(struct b43_wldev *dev)
  875. {
  876. b43_jssi_write(dev, 0x7F7F7F7F);
  877. b43_write32(dev, B43_MMIO_MACCMD,
  878. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  879. B43_WARN_ON(dev->noisecalc.channel_at_start != dev->phy.channel);
  880. }
  881. static void b43_calculate_link_quality(struct b43_wldev *dev)
  882. {
  883. /* Top half of Link Quality calculation. */
  884. if (dev->noisecalc.calculation_running)
  885. return;
  886. dev->noisecalc.channel_at_start = dev->phy.channel;
  887. dev->noisecalc.calculation_running = 1;
  888. dev->noisecalc.nr_samples = 0;
  889. b43_generate_noise_sample(dev);
  890. }
  891. static void handle_irq_noise(struct b43_wldev *dev)
  892. {
  893. struct b43_phy *phy = &dev->phy;
  894. u16 tmp;
  895. u8 noise[4];
  896. u8 i, j;
  897. s32 average;
  898. /* Bottom half of Link Quality calculation. */
  899. B43_WARN_ON(!dev->noisecalc.calculation_running);
  900. if (dev->noisecalc.channel_at_start != phy->channel)
  901. goto drop_calculation;
  902. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  903. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  904. noise[2] == 0x7F || noise[3] == 0x7F)
  905. goto generate_new;
  906. /* Get the noise samples. */
  907. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  908. i = dev->noisecalc.nr_samples;
  909. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  910. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  911. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  912. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  913. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  914. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  915. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  916. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  917. dev->noisecalc.nr_samples++;
  918. if (dev->noisecalc.nr_samples == 8) {
  919. /* Calculate the Link Quality by the noise samples. */
  920. average = 0;
  921. for (i = 0; i < 8; i++) {
  922. for (j = 0; j < 4; j++)
  923. average += dev->noisecalc.samples[i][j];
  924. }
  925. average /= (8 * 4);
  926. average *= 125;
  927. average += 64;
  928. average /= 128;
  929. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  930. tmp = (tmp / 128) & 0x1F;
  931. if (tmp >= 8)
  932. average += 2;
  933. else
  934. average -= 25;
  935. if (tmp == 8)
  936. average -= 72;
  937. else
  938. average -= 48;
  939. dev->stats.link_noise = average;
  940. drop_calculation:
  941. dev->noisecalc.calculation_running = 0;
  942. return;
  943. }
  944. generate_new:
  945. b43_generate_noise_sample(dev);
  946. }
  947. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  948. {
  949. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
  950. ///TODO: PS TBTT
  951. } else {
  952. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  953. b43_power_saving_ctl_bits(dev, 0);
  954. }
  955. if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
  956. dev->dfq_valid = 1;
  957. }
  958. static void handle_irq_atim_end(struct b43_wldev *dev)
  959. {
  960. if (dev->dfq_valid) {
  961. b43_write32(dev, B43_MMIO_MACCMD,
  962. b43_read32(dev, B43_MMIO_MACCMD)
  963. | B43_MACCMD_DFQ_VALID);
  964. dev->dfq_valid = 0;
  965. }
  966. }
  967. static void handle_irq_pmq(struct b43_wldev *dev)
  968. {
  969. u32 tmp;
  970. //TODO: AP mode.
  971. while (1) {
  972. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  973. if (!(tmp & 0x00000008))
  974. break;
  975. }
  976. /* 16bit write is odd, but correct. */
  977. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  978. }
  979. static void b43_write_template_common(struct b43_wldev *dev,
  980. const u8 * data, u16 size,
  981. u16 ram_offset,
  982. u16 shm_size_offset, u8 rate)
  983. {
  984. u32 i, tmp;
  985. struct b43_plcp_hdr4 plcp;
  986. plcp.data = 0;
  987. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  988. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  989. ram_offset += sizeof(u32);
  990. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  991. * So leave the first two bytes of the next write blank.
  992. */
  993. tmp = (u32) (data[0]) << 16;
  994. tmp |= (u32) (data[1]) << 24;
  995. b43_ram_write(dev, ram_offset, tmp);
  996. ram_offset += sizeof(u32);
  997. for (i = 2; i < size; i += sizeof(u32)) {
  998. tmp = (u32) (data[i + 0]);
  999. if (i + 1 < size)
  1000. tmp |= (u32) (data[i + 1]) << 8;
  1001. if (i + 2 < size)
  1002. tmp |= (u32) (data[i + 2]) << 16;
  1003. if (i + 3 < size)
  1004. tmp |= (u32) (data[i + 3]) << 24;
  1005. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1006. }
  1007. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1008. size + sizeof(struct b43_plcp_hdr6));
  1009. }
  1010. static void b43_write_beacon_template(struct b43_wldev *dev,
  1011. u16 ram_offset,
  1012. u16 shm_size_offset, u8 rate)
  1013. {
  1014. int i, len;
  1015. const struct ieee80211_mgmt *bcn;
  1016. const u8 *ie;
  1017. bool tim_found = 0;
  1018. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1019. len = min((size_t) dev->wl->current_beacon->len,
  1020. 0x200 - sizeof(struct b43_plcp_hdr6));
  1021. b43_write_template_common(dev, (const u8 *)bcn,
  1022. len, ram_offset, shm_size_offset, rate);
  1023. /* Find the position of the TIM and the DTIM_period value
  1024. * and write them to SHM. */
  1025. ie = bcn->u.beacon.variable;
  1026. for (i = 0; i < len - 2; ) {
  1027. uint8_t ie_id, ie_len;
  1028. ie_id = ie[i];
  1029. ie_len = ie[i + 1];
  1030. if (ie_id == 5) {
  1031. u16 tim_position;
  1032. u16 dtim_period;
  1033. /* This is the TIM Information Element */
  1034. /* Check whether the ie_len is in the beacon data range. */
  1035. if (len < ie_len + 2 + i)
  1036. break;
  1037. /* A valid TIM is at least 4 bytes long. */
  1038. if (ie_len < 4)
  1039. break;
  1040. tim_found = 1;
  1041. tim_position = sizeof(struct b43_plcp_hdr6);
  1042. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1043. tim_position += i;
  1044. dtim_period = ie[i + 3];
  1045. b43_shm_write16(dev, B43_SHM_SHARED,
  1046. B43_SHM_SH_TIMBPOS, tim_position);
  1047. b43_shm_write16(dev, B43_SHM_SHARED,
  1048. B43_SHM_SH_DTIMPER, dtim_period);
  1049. break;
  1050. }
  1051. i += ie_len + 2;
  1052. }
  1053. if (!tim_found) {
  1054. b43warn(dev->wl, "Did not find a valid TIM IE in "
  1055. "the beacon template packet. AP or IBSS operation "
  1056. "may be broken.\n");
  1057. }
  1058. }
  1059. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1060. u16 shm_offset, u16 size, u8 rate)
  1061. {
  1062. struct b43_plcp_hdr4 plcp;
  1063. u32 tmp;
  1064. __le16 dur;
  1065. plcp.data = 0;
  1066. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1067. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1068. dev->wl->vif, size,
  1069. B43_RATE_TO_BASE100KBPS(rate));
  1070. /* Write PLCP in two parts and timing for packet transfer */
  1071. tmp = le32_to_cpu(plcp.data);
  1072. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1073. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1074. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1075. }
  1076. /* Instead of using custom probe response template, this function
  1077. * just patches custom beacon template by:
  1078. * 1) Changing packet type
  1079. * 2) Patching duration field
  1080. * 3) Stripping TIM
  1081. */
  1082. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1083. u16 *dest_size, u8 rate)
  1084. {
  1085. const u8 *src_data;
  1086. u8 *dest_data;
  1087. u16 src_size, elem_size, src_pos, dest_pos;
  1088. __le16 dur;
  1089. struct ieee80211_hdr *hdr;
  1090. size_t ie_start;
  1091. src_size = dev->wl->current_beacon->len;
  1092. src_data = (const u8 *)dev->wl->current_beacon->data;
  1093. /* Get the start offset of the variable IEs in the packet. */
  1094. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1095. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1096. if (B43_WARN_ON(src_size < ie_start))
  1097. return NULL;
  1098. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1099. if (unlikely(!dest_data))
  1100. return NULL;
  1101. /* Copy the static data and all Information Elements, except the TIM. */
  1102. memcpy(dest_data, src_data, ie_start);
  1103. src_pos = ie_start;
  1104. dest_pos = ie_start;
  1105. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1106. elem_size = src_data[src_pos + 1] + 2;
  1107. if (src_data[src_pos] == 5) {
  1108. /* This is the TIM. */
  1109. continue;
  1110. }
  1111. memcpy(dest_data + dest_pos, src_data + src_pos,
  1112. elem_size);
  1113. dest_pos += elem_size;
  1114. }
  1115. *dest_size = dest_pos;
  1116. hdr = (struct ieee80211_hdr *)dest_data;
  1117. /* Set the frame control. */
  1118. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1119. IEEE80211_STYPE_PROBE_RESP);
  1120. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1121. dev->wl->vif, *dest_size,
  1122. B43_RATE_TO_BASE100KBPS(rate));
  1123. hdr->duration_id = dur;
  1124. return dest_data;
  1125. }
  1126. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1127. u16 ram_offset,
  1128. u16 shm_size_offset, u8 rate)
  1129. {
  1130. const u8 *probe_resp_data;
  1131. u16 size;
  1132. size = dev->wl->current_beacon->len;
  1133. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1134. if (unlikely(!probe_resp_data))
  1135. return;
  1136. /* Looks like PLCP headers plus packet timings are stored for
  1137. * all possible basic rates
  1138. */
  1139. b43_write_probe_resp_plcp(dev, 0x31A, size, B43_CCK_RATE_1MB);
  1140. b43_write_probe_resp_plcp(dev, 0x32C, size, B43_CCK_RATE_2MB);
  1141. b43_write_probe_resp_plcp(dev, 0x33E, size, B43_CCK_RATE_5MB);
  1142. b43_write_probe_resp_plcp(dev, 0x350, size, B43_CCK_RATE_11MB);
  1143. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1144. b43_write_template_common(dev, probe_resp_data,
  1145. size, ram_offset, shm_size_offset, rate);
  1146. kfree(probe_resp_data);
  1147. }
  1148. /* Asynchronously update the packet templates in template RAM.
  1149. * Locking: Requires wl->irq_lock to be locked. */
  1150. static void b43_update_templates(struct b43_wl *wl, struct sk_buff *beacon)
  1151. {
  1152. /* This is the top half of the ansynchronous beacon update.
  1153. * The bottom half is the beacon IRQ.
  1154. * Beacon update must be asynchronous to avoid sending an
  1155. * invalid beacon. This can happen for example, if the firmware
  1156. * transmits a beacon while we are updating it. */
  1157. if (wl->current_beacon)
  1158. dev_kfree_skb_any(wl->current_beacon);
  1159. wl->current_beacon = beacon;
  1160. wl->beacon0_uploaded = 0;
  1161. wl->beacon1_uploaded = 0;
  1162. }
  1163. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1164. {
  1165. u32 tmp;
  1166. u16 i, len;
  1167. len = min((u16) ssid_len, (u16) 0x100);
  1168. for (i = 0; i < len; i += sizeof(u32)) {
  1169. tmp = (u32) (ssid[i + 0]);
  1170. if (i + 1 < len)
  1171. tmp |= (u32) (ssid[i + 1]) << 8;
  1172. if (i + 2 < len)
  1173. tmp |= (u32) (ssid[i + 2]) << 16;
  1174. if (i + 3 < len)
  1175. tmp |= (u32) (ssid[i + 3]) << 24;
  1176. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1177. }
  1178. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1179. }
  1180. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1181. {
  1182. b43_time_lock(dev);
  1183. if (dev->dev->id.revision >= 3) {
  1184. b43_write32(dev, 0x188, (beacon_int << 16));
  1185. } else {
  1186. b43_write16(dev, 0x606, (beacon_int >> 6));
  1187. b43_write16(dev, 0x610, beacon_int);
  1188. }
  1189. b43_time_unlock(dev);
  1190. }
  1191. static void handle_irq_beacon(struct b43_wldev *dev)
  1192. {
  1193. struct b43_wl *wl = dev->wl;
  1194. u32 cmd;
  1195. if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1196. return;
  1197. /* This is the bottom half of the asynchronous beacon update. */
  1198. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1199. if (!(cmd & B43_MACCMD_BEACON0_VALID)) {
  1200. if (!wl->beacon0_uploaded) {
  1201. b43_write_beacon_template(dev, 0x68, 0x18,
  1202. B43_CCK_RATE_1MB);
  1203. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1204. B43_CCK_RATE_11MB);
  1205. wl->beacon0_uploaded = 1;
  1206. }
  1207. cmd |= B43_MACCMD_BEACON0_VALID;
  1208. }
  1209. if (!(cmd & B43_MACCMD_BEACON1_VALID)) {
  1210. if (!wl->beacon1_uploaded) {
  1211. b43_write_beacon_template(dev, 0x468, 0x1A,
  1212. B43_CCK_RATE_1MB);
  1213. wl->beacon1_uploaded = 1;
  1214. }
  1215. cmd |= B43_MACCMD_BEACON1_VALID;
  1216. }
  1217. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1218. }
  1219. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1220. {
  1221. //TODO
  1222. }
  1223. /* Interrupt handler bottom-half */
  1224. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1225. {
  1226. u32 reason;
  1227. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1228. u32 merged_dma_reason = 0;
  1229. int i;
  1230. unsigned long flags;
  1231. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1232. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1233. reason = dev->irq_reason;
  1234. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1235. dma_reason[i] = dev->dma_reason[i];
  1236. merged_dma_reason |= dma_reason[i];
  1237. }
  1238. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1239. b43err(dev->wl, "MAC transmission error\n");
  1240. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1241. b43err(dev->wl, "PHY transmission error\n");
  1242. rmb();
  1243. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1244. atomic_set(&dev->phy.txerr_cnt,
  1245. B43_PHY_TX_BADNESS_LIMIT);
  1246. b43err(dev->wl, "Too many PHY TX errors, "
  1247. "restarting the controller\n");
  1248. b43_controller_restart(dev, "PHY TX errors");
  1249. }
  1250. }
  1251. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1252. B43_DMAIRQ_NONFATALMASK))) {
  1253. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1254. b43err(dev->wl, "Fatal DMA error: "
  1255. "0x%08X, 0x%08X, 0x%08X, "
  1256. "0x%08X, 0x%08X, 0x%08X\n",
  1257. dma_reason[0], dma_reason[1],
  1258. dma_reason[2], dma_reason[3],
  1259. dma_reason[4], dma_reason[5]);
  1260. b43_controller_restart(dev, "DMA error");
  1261. mmiowb();
  1262. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1263. return;
  1264. }
  1265. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1266. b43err(dev->wl, "DMA error: "
  1267. "0x%08X, 0x%08X, 0x%08X, "
  1268. "0x%08X, 0x%08X, 0x%08X\n",
  1269. dma_reason[0], dma_reason[1],
  1270. dma_reason[2], dma_reason[3],
  1271. dma_reason[4], dma_reason[5]);
  1272. }
  1273. }
  1274. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1275. handle_irq_ucode_debug(dev);
  1276. if (reason & B43_IRQ_TBTT_INDI)
  1277. handle_irq_tbtt_indication(dev);
  1278. if (reason & B43_IRQ_ATIM_END)
  1279. handle_irq_atim_end(dev);
  1280. if (reason & B43_IRQ_BEACON)
  1281. handle_irq_beacon(dev);
  1282. if (reason & B43_IRQ_PMQ)
  1283. handle_irq_pmq(dev);
  1284. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1285. ;/* TODO */
  1286. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1287. handle_irq_noise(dev);
  1288. /* Check the DMA reason registers for received data. */
  1289. if (dma_reason[0] & B43_DMAIRQ_RX_DONE)
  1290. b43_dma_rx(dev->dma.rx_ring0);
  1291. if (dma_reason[3] & B43_DMAIRQ_RX_DONE)
  1292. b43_dma_rx(dev->dma.rx_ring3);
  1293. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1294. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1295. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1296. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1297. if (reason & B43_IRQ_TX_OK)
  1298. handle_irq_transmit_status(dev);
  1299. b43_interrupt_enable(dev, dev->irq_savedstate);
  1300. mmiowb();
  1301. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1302. }
  1303. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1304. {
  1305. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1306. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1307. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1308. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1309. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1310. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1311. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1312. }
  1313. /* Interrupt handler top-half */
  1314. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1315. {
  1316. irqreturn_t ret = IRQ_NONE;
  1317. struct b43_wldev *dev = dev_id;
  1318. u32 reason;
  1319. if (!dev)
  1320. return IRQ_NONE;
  1321. spin_lock(&dev->wl->irq_lock);
  1322. if (b43_status(dev) < B43_STAT_STARTED)
  1323. goto out;
  1324. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1325. if (reason == 0xffffffff) /* shared IRQ */
  1326. goto out;
  1327. ret = IRQ_HANDLED;
  1328. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1329. if (!reason)
  1330. goto out;
  1331. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1332. & 0x0001DC00;
  1333. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1334. & 0x0000DC00;
  1335. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1336. & 0x0000DC00;
  1337. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1338. & 0x0001DC00;
  1339. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1340. & 0x0000DC00;
  1341. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1342. & 0x0000DC00;
  1343. b43_interrupt_ack(dev, reason);
  1344. /* disable all IRQs. They are enabled again in the bottom half. */
  1345. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1346. /* save the reason code and call our bottom half. */
  1347. dev->irq_reason = reason;
  1348. tasklet_schedule(&dev->isr_tasklet);
  1349. out:
  1350. mmiowb();
  1351. spin_unlock(&dev->wl->irq_lock);
  1352. return ret;
  1353. }
  1354. static void b43_release_firmware(struct b43_wldev *dev)
  1355. {
  1356. release_firmware(dev->fw.ucode);
  1357. dev->fw.ucode = NULL;
  1358. release_firmware(dev->fw.pcm);
  1359. dev->fw.pcm = NULL;
  1360. release_firmware(dev->fw.initvals);
  1361. dev->fw.initvals = NULL;
  1362. release_firmware(dev->fw.initvals_band);
  1363. dev->fw.initvals_band = NULL;
  1364. }
  1365. static void b43_print_fw_helptext(struct b43_wl *wl)
  1366. {
  1367. b43err(wl, "You must go to "
  1368. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1369. "and download the correct firmware (version 4).\n");
  1370. }
  1371. static int do_request_fw(struct b43_wldev *dev,
  1372. const char *name,
  1373. const struct firmware **fw)
  1374. {
  1375. char path[sizeof(modparam_fwpostfix) + 32];
  1376. struct b43_fw_header *hdr;
  1377. u32 size;
  1378. int err;
  1379. if (!name)
  1380. return 0;
  1381. snprintf(path, ARRAY_SIZE(path),
  1382. "b43%s/%s.fw",
  1383. modparam_fwpostfix, name);
  1384. err = request_firmware(fw, path, dev->dev->dev);
  1385. if (err) {
  1386. b43err(dev->wl, "Firmware file \"%s\" not found "
  1387. "or load failed.\n", path);
  1388. return err;
  1389. }
  1390. if ((*fw)->size < sizeof(struct b43_fw_header))
  1391. goto err_format;
  1392. hdr = (struct b43_fw_header *)((*fw)->data);
  1393. switch (hdr->type) {
  1394. case B43_FW_TYPE_UCODE:
  1395. case B43_FW_TYPE_PCM:
  1396. size = be32_to_cpu(hdr->size);
  1397. if (size != (*fw)->size - sizeof(struct b43_fw_header))
  1398. goto err_format;
  1399. /* fallthrough */
  1400. case B43_FW_TYPE_IV:
  1401. if (hdr->ver != 1)
  1402. goto err_format;
  1403. break;
  1404. default:
  1405. goto err_format;
  1406. }
  1407. return err;
  1408. err_format:
  1409. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1410. return -EPROTO;
  1411. }
  1412. static int b43_request_firmware(struct b43_wldev *dev)
  1413. {
  1414. struct b43_firmware *fw = &dev->fw;
  1415. const u8 rev = dev->dev->id.revision;
  1416. const char *filename;
  1417. u32 tmshigh;
  1418. int err;
  1419. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1420. if (!fw->ucode) {
  1421. if ((rev >= 5) && (rev <= 10))
  1422. filename = "ucode5";
  1423. else if ((rev >= 11) && (rev <= 12))
  1424. filename = "ucode11";
  1425. else if (rev >= 13)
  1426. filename = "ucode13";
  1427. else
  1428. goto err_no_ucode;
  1429. err = do_request_fw(dev, filename, &fw->ucode);
  1430. if (err)
  1431. goto err_load;
  1432. }
  1433. if (!fw->pcm) {
  1434. if ((rev >= 5) && (rev <= 10))
  1435. filename = "pcm5";
  1436. else if (rev >= 11)
  1437. filename = NULL;
  1438. else
  1439. goto err_no_pcm;
  1440. err = do_request_fw(dev, filename, &fw->pcm);
  1441. if (err)
  1442. goto err_load;
  1443. }
  1444. if (!fw->initvals) {
  1445. switch (dev->phy.type) {
  1446. case B43_PHYTYPE_A:
  1447. if ((rev >= 5) && (rev <= 10)) {
  1448. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1449. filename = "a0g1initvals5";
  1450. else
  1451. filename = "a0g0initvals5";
  1452. } else
  1453. goto err_no_initvals;
  1454. break;
  1455. case B43_PHYTYPE_G:
  1456. if ((rev >= 5) && (rev <= 10))
  1457. filename = "b0g0initvals5";
  1458. else if (rev >= 13)
  1459. filename = "lp0initvals13";
  1460. else
  1461. goto err_no_initvals;
  1462. break;
  1463. default:
  1464. goto err_no_initvals;
  1465. }
  1466. err = do_request_fw(dev, filename, &fw->initvals);
  1467. if (err)
  1468. goto err_load;
  1469. }
  1470. if (!fw->initvals_band) {
  1471. switch (dev->phy.type) {
  1472. case B43_PHYTYPE_A:
  1473. if ((rev >= 5) && (rev <= 10)) {
  1474. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1475. filename = "a0g1bsinitvals5";
  1476. else
  1477. filename = "a0g0bsinitvals5";
  1478. } else if (rev >= 11)
  1479. filename = NULL;
  1480. else
  1481. goto err_no_initvals;
  1482. break;
  1483. case B43_PHYTYPE_G:
  1484. if ((rev >= 5) && (rev <= 10))
  1485. filename = "b0g0bsinitvals5";
  1486. else if (rev >= 11)
  1487. filename = NULL;
  1488. else
  1489. goto err_no_initvals;
  1490. break;
  1491. default:
  1492. goto err_no_initvals;
  1493. }
  1494. err = do_request_fw(dev, filename, &fw->initvals_band);
  1495. if (err)
  1496. goto err_load;
  1497. }
  1498. return 0;
  1499. err_load:
  1500. b43_print_fw_helptext(dev->wl);
  1501. goto error;
  1502. err_no_ucode:
  1503. err = -ENODEV;
  1504. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1505. goto error;
  1506. err_no_pcm:
  1507. err = -ENODEV;
  1508. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1509. goto error;
  1510. err_no_initvals:
  1511. err = -ENODEV;
  1512. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1513. "core rev %u\n", dev->phy.type, rev);
  1514. goto error;
  1515. error:
  1516. b43_release_firmware(dev);
  1517. return err;
  1518. }
  1519. static int b43_upload_microcode(struct b43_wldev *dev)
  1520. {
  1521. const size_t hdr_len = sizeof(struct b43_fw_header);
  1522. const __be32 *data;
  1523. unsigned int i, len;
  1524. u16 fwrev, fwpatch, fwdate, fwtime;
  1525. u32 tmp;
  1526. int err = 0;
  1527. /* Upload Microcode. */
  1528. data = (__be32 *) (dev->fw.ucode->data + hdr_len);
  1529. len = (dev->fw.ucode->size - hdr_len) / sizeof(__be32);
  1530. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1531. for (i = 0; i < len; i++) {
  1532. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1533. udelay(10);
  1534. }
  1535. if (dev->fw.pcm) {
  1536. /* Upload PCM data. */
  1537. data = (__be32 *) (dev->fw.pcm->data + hdr_len);
  1538. len = (dev->fw.pcm->size - hdr_len) / sizeof(__be32);
  1539. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1540. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1541. /* No need for autoinc bit in SHM_HW */
  1542. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1543. for (i = 0; i < len; i++) {
  1544. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1545. udelay(10);
  1546. }
  1547. }
  1548. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1549. b43_write32(dev, B43_MMIO_MACCTL,
  1550. B43_MACCTL_PSM_RUN |
  1551. B43_MACCTL_IHR_ENABLED | B43_MACCTL_INFRA);
  1552. /* Wait for the microcode to load and respond */
  1553. i = 0;
  1554. while (1) {
  1555. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1556. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1557. break;
  1558. i++;
  1559. if (i >= 50) {
  1560. b43err(dev->wl, "Microcode not responding\n");
  1561. b43_print_fw_helptext(dev->wl);
  1562. err = -ENODEV;
  1563. goto out;
  1564. }
  1565. udelay(10);
  1566. }
  1567. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1568. /* Get and check the revisions. */
  1569. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1570. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1571. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1572. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1573. if (fwrev <= 0x128) {
  1574. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1575. "binary drivers older than version 4.x is unsupported. "
  1576. "You must upgrade your firmware files.\n");
  1577. b43_print_fw_helptext(dev->wl);
  1578. b43_write32(dev, B43_MMIO_MACCTL, 0);
  1579. err = -EOPNOTSUPP;
  1580. goto out;
  1581. }
  1582. b43dbg(dev->wl, "Loading firmware version %u.%u "
  1583. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  1584. fwrev, fwpatch,
  1585. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  1586. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  1587. dev->fw.rev = fwrev;
  1588. dev->fw.patch = fwpatch;
  1589. out:
  1590. return err;
  1591. }
  1592. static int b43_write_initvals(struct b43_wldev *dev,
  1593. const struct b43_iv *ivals,
  1594. size_t count,
  1595. size_t array_size)
  1596. {
  1597. const struct b43_iv *iv;
  1598. u16 offset;
  1599. size_t i;
  1600. bool bit32;
  1601. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  1602. iv = ivals;
  1603. for (i = 0; i < count; i++) {
  1604. if (array_size < sizeof(iv->offset_size))
  1605. goto err_format;
  1606. array_size -= sizeof(iv->offset_size);
  1607. offset = be16_to_cpu(iv->offset_size);
  1608. bit32 = !!(offset & B43_IV_32BIT);
  1609. offset &= B43_IV_OFFSET_MASK;
  1610. if (offset >= 0x1000)
  1611. goto err_format;
  1612. if (bit32) {
  1613. u32 value;
  1614. if (array_size < sizeof(iv->data.d32))
  1615. goto err_format;
  1616. array_size -= sizeof(iv->data.d32);
  1617. value = be32_to_cpu(get_unaligned(&iv->data.d32));
  1618. b43_write32(dev, offset, value);
  1619. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1620. sizeof(__be16) +
  1621. sizeof(__be32));
  1622. } else {
  1623. u16 value;
  1624. if (array_size < sizeof(iv->data.d16))
  1625. goto err_format;
  1626. array_size -= sizeof(iv->data.d16);
  1627. value = be16_to_cpu(iv->data.d16);
  1628. b43_write16(dev, offset, value);
  1629. iv = (const struct b43_iv *)((const uint8_t *)iv +
  1630. sizeof(__be16) +
  1631. sizeof(__be16));
  1632. }
  1633. }
  1634. if (array_size)
  1635. goto err_format;
  1636. return 0;
  1637. err_format:
  1638. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  1639. b43_print_fw_helptext(dev->wl);
  1640. return -EPROTO;
  1641. }
  1642. static int b43_upload_initvals(struct b43_wldev *dev)
  1643. {
  1644. const size_t hdr_len = sizeof(struct b43_fw_header);
  1645. const struct b43_fw_header *hdr;
  1646. struct b43_firmware *fw = &dev->fw;
  1647. const struct b43_iv *ivals;
  1648. size_t count;
  1649. int err;
  1650. hdr = (const struct b43_fw_header *)(fw->initvals->data);
  1651. ivals = (const struct b43_iv *)(fw->initvals->data + hdr_len);
  1652. count = be32_to_cpu(hdr->size);
  1653. err = b43_write_initvals(dev, ivals, count,
  1654. fw->initvals->size - hdr_len);
  1655. if (err)
  1656. goto out;
  1657. if (fw->initvals_band) {
  1658. hdr = (const struct b43_fw_header *)(fw->initvals_band->data);
  1659. ivals = (const struct b43_iv *)(fw->initvals_band->data + hdr_len);
  1660. count = be32_to_cpu(hdr->size);
  1661. err = b43_write_initvals(dev, ivals, count,
  1662. fw->initvals_band->size - hdr_len);
  1663. if (err)
  1664. goto out;
  1665. }
  1666. out:
  1667. return err;
  1668. }
  1669. /* Initialize the GPIOs
  1670. * http://bcm-specs.sipsolutions.net/GPIO
  1671. */
  1672. static int b43_gpio_init(struct b43_wldev *dev)
  1673. {
  1674. struct ssb_bus *bus = dev->dev->bus;
  1675. struct ssb_device *gpiodev, *pcidev = NULL;
  1676. u32 mask, set;
  1677. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1678. & ~B43_MACCTL_GPOUTSMSK);
  1679. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  1680. | 0x000F);
  1681. mask = 0x0000001F;
  1682. set = 0x0000000F;
  1683. if (dev->dev->bus->chip_id == 0x4301) {
  1684. mask |= 0x0060;
  1685. set |= 0x0060;
  1686. }
  1687. if (0 /* FIXME: conditional unknown */ ) {
  1688. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1689. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1690. | 0x0100);
  1691. mask |= 0x0180;
  1692. set |= 0x0180;
  1693. }
  1694. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  1695. b43_write16(dev, B43_MMIO_GPIO_MASK,
  1696. b43_read16(dev, B43_MMIO_GPIO_MASK)
  1697. | 0x0200);
  1698. mask |= 0x0200;
  1699. set |= 0x0200;
  1700. }
  1701. if (dev->dev->id.revision >= 2)
  1702. mask |= 0x0010; /* FIXME: This is redundant. */
  1703. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1704. pcidev = bus->pcicore.dev;
  1705. #endif
  1706. gpiodev = bus->chipco.dev ? : pcidev;
  1707. if (!gpiodev)
  1708. return 0;
  1709. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  1710. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  1711. & mask) | set);
  1712. return 0;
  1713. }
  1714. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1715. static void b43_gpio_cleanup(struct b43_wldev *dev)
  1716. {
  1717. struct ssb_bus *bus = dev->dev->bus;
  1718. struct ssb_device *gpiodev, *pcidev = NULL;
  1719. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1720. pcidev = bus->pcicore.dev;
  1721. #endif
  1722. gpiodev = bus->chipco.dev ? : pcidev;
  1723. if (!gpiodev)
  1724. return;
  1725. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  1726. }
  1727. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1728. void b43_mac_enable(struct b43_wldev *dev)
  1729. {
  1730. dev->mac_suspended--;
  1731. B43_WARN_ON(dev->mac_suspended < 0);
  1732. B43_WARN_ON(irqs_disabled());
  1733. if (dev->mac_suspended == 0) {
  1734. b43_write32(dev, B43_MMIO_MACCTL,
  1735. b43_read32(dev, B43_MMIO_MACCTL)
  1736. | B43_MACCTL_ENABLED);
  1737. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  1738. B43_IRQ_MAC_SUSPENDED);
  1739. /* Commit writes */
  1740. b43_read32(dev, B43_MMIO_MACCTL);
  1741. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1742. b43_power_saving_ctl_bits(dev, 0);
  1743. /* Re-enable IRQs. */
  1744. spin_lock_irq(&dev->wl->irq_lock);
  1745. b43_interrupt_enable(dev, dev->irq_savedstate);
  1746. spin_unlock_irq(&dev->wl->irq_lock);
  1747. }
  1748. }
  1749. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1750. void b43_mac_suspend(struct b43_wldev *dev)
  1751. {
  1752. int i;
  1753. u32 tmp;
  1754. might_sleep();
  1755. B43_WARN_ON(irqs_disabled());
  1756. B43_WARN_ON(dev->mac_suspended < 0);
  1757. if (dev->mac_suspended == 0) {
  1758. /* Mask IRQs before suspending MAC. Otherwise
  1759. * the MAC stays busy and won't suspend. */
  1760. spin_lock_irq(&dev->wl->irq_lock);
  1761. tmp = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1762. spin_unlock_irq(&dev->wl->irq_lock);
  1763. b43_synchronize_irq(dev);
  1764. dev->irq_savedstate = tmp;
  1765. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1766. b43_write32(dev, B43_MMIO_MACCTL,
  1767. b43_read32(dev, B43_MMIO_MACCTL)
  1768. & ~B43_MACCTL_ENABLED);
  1769. /* force pci to flush the write */
  1770. b43_read32(dev, B43_MMIO_MACCTL);
  1771. for (i = 40; i; i--) {
  1772. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1773. if (tmp & B43_IRQ_MAC_SUSPENDED)
  1774. goto out;
  1775. msleep(1);
  1776. }
  1777. b43err(dev->wl, "MAC suspend failed\n");
  1778. }
  1779. out:
  1780. dev->mac_suspended++;
  1781. }
  1782. static void b43_adjust_opmode(struct b43_wldev *dev)
  1783. {
  1784. struct b43_wl *wl = dev->wl;
  1785. u32 ctl;
  1786. u16 cfp_pretbtt;
  1787. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  1788. /* Reset status to STA infrastructure mode. */
  1789. ctl &= ~B43_MACCTL_AP;
  1790. ctl &= ~B43_MACCTL_KEEP_CTL;
  1791. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  1792. ctl &= ~B43_MACCTL_KEEP_BAD;
  1793. ctl &= ~B43_MACCTL_PROMISC;
  1794. ctl &= ~B43_MACCTL_BEACPROMISC;
  1795. ctl |= B43_MACCTL_INFRA;
  1796. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  1797. ctl |= B43_MACCTL_AP;
  1798. else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
  1799. ctl &= ~B43_MACCTL_INFRA;
  1800. if (wl->filter_flags & FIF_CONTROL)
  1801. ctl |= B43_MACCTL_KEEP_CTL;
  1802. if (wl->filter_flags & FIF_FCSFAIL)
  1803. ctl |= B43_MACCTL_KEEP_BAD;
  1804. if (wl->filter_flags & FIF_PLCPFAIL)
  1805. ctl |= B43_MACCTL_KEEP_BADPLCP;
  1806. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  1807. ctl |= B43_MACCTL_PROMISC;
  1808. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  1809. ctl |= B43_MACCTL_BEACPROMISC;
  1810. /* Workaround: On old hardware the HW-MAC-address-filter
  1811. * doesn't work properly, so always run promisc in filter
  1812. * it in software. */
  1813. if (dev->dev->id.revision <= 4)
  1814. ctl |= B43_MACCTL_PROMISC;
  1815. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  1816. cfp_pretbtt = 2;
  1817. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  1818. if (dev->dev->bus->chip_id == 0x4306 &&
  1819. dev->dev->bus->chip_rev == 3)
  1820. cfp_pretbtt = 100;
  1821. else
  1822. cfp_pretbtt = 50;
  1823. }
  1824. b43_write16(dev, 0x612, cfp_pretbtt);
  1825. }
  1826. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  1827. {
  1828. u16 offset;
  1829. if (is_ofdm) {
  1830. offset = 0x480;
  1831. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  1832. } else {
  1833. offset = 0x4C0;
  1834. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  1835. }
  1836. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  1837. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  1838. }
  1839. static void b43_rate_memory_init(struct b43_wldev *dev)
  1840. {
  1841. switch (dev->phy.type) {
  1842. case B43_PHYTYPE_A:
  1843. case B43_PHYTYPE_G:
  1844. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  1845. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  1846. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  1847. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  1848. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  1849. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  1850. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  1851. if (dev->phy.type == B43_PHYTYPE_A)
  1852. break;
  1853. /* fallthrough */
  1854. case B43_PHYTYPE_B:
  1855. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  1856. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  1857. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  1858. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  1859. break;
  1860. default:
  1861. B43_WARN_ON(1);
  1862. }
  1863. }
  1864. /* Set the TX-Antenna for management frames sent by firmware. */
  1865. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  1866. {
  1867. u16 ant = 0;
  1868. u16 tmp;
  1869. switch (antenna) {
  1870. case B43_ANTENNA0:
  1871. ant |= B43_TX4_PHY_ANT0;
  1872. break;
  1873. case B43_ANTENNA1:
  1874. ant |= B43_TX4_PHY_ANT1;
  1875. break;
  1876. case B43_ANTENNA_AUTO:
  1877. ant |= B43_TX4_PHY_ANTLAST;
  1878. break;
  1879. default:
  1880. B43_WARN_ON(1);
  1881. }
  1882. /* FIXME We also need to set the other flags of the PHY control field somewhere. */
  1883. /* For Beacons */
  1884. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1885. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1886. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, tmp);
  1887. /* For ACK/CTS */
  1888. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  1889. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1890. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  1891. /* For Probe Resposes */
  1892. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  1893. tmp = (tmp & ~B43_TX4_PHY_ANT) | ant;
  1894. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  1895. }
  1896. /* This is the opposite of b43_chip_init() */
  1897. static void b43_chip_exit(struct b43_wldev *dev)
  1898. {
  1899. b43_radio_turn_off(dev, 1);
  1900. b43_gpio_cleanup(dev);
  1901. /* firmware is released later */
  1902. }
  1903. /* Initialize the chip
  1904. * http://bcm-specs.sipsolutions.net/ChipInit
  1905. */
  1906. static int b43_chip_init(struct b43_wldev *dev)
  1907. {
  1908. struct b43_phy *phy = &dev->phy;
  1909. int err, tmp;
  1910. u32 value32;
  1911. u16 value16;
  1912. b43_write32(dev, B43_MMIO_MACCTL,
  1913. B43_MACCTL_PSM_JMP0 | B43_MACCTL_IHR_ENABLED);
  1914. err = b43_request_firmware(dev);
  1915. if (err)
  1916. goto out;
  1917. err = b43_upload_microcode(dev);
  1918. if (err)
  1919. goto out; /* firmware is released later */
  1920. err = b43_gpio_init(dev);
  1921. if (err)
  1922. goto out; /* firmware is released later */
  1923. err = b43_upload_initvals(dev);
  1924. if (err)
  1925. goto err_gpio_clean;
  1926. b43_radio_turn_on(dev);
  1927. b43_write16(dev, 0x03E6, 0x0000);
  1928. err = b43_phy_init(dev);
  1929. if (err)
  1930. goto err_radio_off;
  1931. /* Select initial Interference Mitigation. */
  1932. tmp = phy->interfmode;
  1933. phy->interfmode = B43_INTERFMODE_NONE;
  1934. b43_radio_set_interference_mitigation(dev, tmp);
  1935. b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  1936. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  1937. if (phy->type == B43_PHYTYPE_B) {
  1938. value16 = b43_read16(dev, 0x005E);
  1939. value16 |= 0x0004;
  1940. b43_write16(dev, 0x005E, value16);
  1941. }
  1942. b43_write32(dev, 0x0100, 0x01000000);
  1943. if (dev->dev->id.revision < 5)
  1944. b43_write32(dev, 0x010C, 0x01000000);
  1945. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1946. & ~B43_MACCTL_INFRA);
  1947. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  1948. | B43_MACCTL_INFRA);
  1949. /* Probe Response Timeout value */
  1950. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  1951. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  1952. /* Initially set the wireless operation mode. */
  1953. b43_adjust_opmode(dev);
  1954. if (dev->dev->id.revision < 3) {
  1955. b43_write16(dev, 0x060E, 0x0000);
  1956. b43_write16(dev, 0x0610, 0x8000);
  1957. b43_write16(dev, 0x0604, 0x0000);
  1958. b43_write16(dev, 0x0606, 0x0200);
  1959. } else {
  1960. b43_write32(dev, 0x0188, 0x80000000);
  1961. b43_write32(dev, 0x018C, 0x02000000);
  1962. }
  1963. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  1964. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  1965. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  1966. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  1967. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  1968. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  1969. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  1970. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  1971. value32 |= 0x00100000;
  1972. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  1973. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  1974. dev->dev->bus->chipco.fast_pwrup_delay);
  1975. err = 0;
  1976. b43dbg(dev->wl, "Chip initialized\n");
  1977. out:
  1978. return err;
  1979. err_radio_off:
  1980. b43_radio_turn_off(dev, 1);
  1981. err_gpio_clean:
  1982. b43_gpio_cleanup(dev);
  1983. return err;
  1984. }
  1985. static void b43_periodic_every120sec(struct b43_wldev *dev)
  1986. {
  1987. struct b43_phy *phy = &dev->phy;
  1988. if (phy->type != B43_PHYTYPE_G || phy->rev < 2)
  1989. return;
  1990. b43_mac_suspend(dev);
  1991. b43_lo_g_measure(dev);
  1992. b43_mac_enable(dev);
  1993. if (b43_has_hardware_pctl(phy))
  1994. b43_lo_g_ctl_mark_all_unused(dev);
  1995. }
  1996. static void b43_periodic_every60sec(struct b43_wldev *dev)
  1997. {
  1998. struct b43_phy *phy = &dev->phy;
  1999. if (!b43_has_hardware_pctl(phy))
  2000. b43_lo_g_ctl_mark_all_unused(dev);
  2001. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  2002. b43_mac_suspend(dev);
  2003. b43_calc_nrssi_slope(dev);
  2004. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
  2005. u8 old_chan = phy->channel;
  2006. /* VCO Calibration */
  2007. if (old_chan >= 8)
  2008. b43_radio_selectchannel(dev, 1, 0);
  2009. else
  2010. b43_radio_selectchannel(dev, 13, 0);
  2011. b43_radio_selectchannel(dev, old_chan, 0);
  2012. }
  2013. b43_mac_enable(dev);
  2014. }
  2015. }
  2016. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2017. {
  2018. /* Update device statistics. */
  2019. b43_calculate_link_quality(dev);
  2020. }
  2021. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2022. {
  2023. struct b43_phy *phy = &dev->phy;
  2024. if (phy->type == B43_PHYTYPE_G) {
  2025. //TODO: update_aci_moving_average
  2026. if (phy->aci_enable && phy->aci_wlan_automatic) {
  2027. b43_mac_suspend(dev);
  2028. if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
  2029. if (0 /*TODO: bunch of conditions */ ) {
  2030. b43_radio_set_interference_mitigation
  2031. (dev, B43_INTERFMODE_MANUALWLAN);
  2032. }
  2033. } else if (1 /*TODO*/) {
  2034. /*
  2035. if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
  2036. b43_radio_set_interference_mitigation(dev,
  2037. B43_INTERFMODE_NONE);
  2038. }
  2039. */
  2040. }
  2041. b43_mac_enable(dev);
  2042. } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
  2043. phy->rev == 1) {
  2044. //TODO: implement rev1 workaround
  2045. }
  2046. }
  2047. b43_phy_xmitpower(dev); //FIXME: unless scanning?
  2048. //TODO for APHY (temperature?)
  2049. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2050. wmb();
  2051. }
  2052. static void do_periodic_work(struct b43_wldev *dev)
  2053. {
  2054. unsigned int state;
  2055. state = dev->periodic_state;
  2056. if (state % 8 == 0)
  2057. b43_periodic_every120sec(dev);
  2058. if (state % 4 == 0)
  2059. b43_periodic_every60sec(dev);
  2060. if (state % 2 == 0)
  2061. b43_periodic_every30sec(dev);
  2062. b43_periodic_every15sec(dev);
  2063. }
  2064. /* Periodic work locking policy:
  2065. * The whole periodic work handler is protected by
  2066. * wl->mutex. If another lock is needed somewhere in the
  2067. * pwork callchain, it's aquired in-place, where it's needed.
  2068. */
  2069. static void b43_periodic_work_handler(struct work_struct *work)
  2070. {
  2071. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2072. periodic_work.work);
  2073. struct b43_wl *wl = dev->wl;
  2074. unsigned long delay;
  2075. mutex_lock(&wl->mutex);
  2076. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2077. goto out;
  2078. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2079. goto out_requeue;
  2080. do_periodic_work(dev);
  2081. dev->periodic_state++;
  2082. out_requeue:
  2083. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2084. delay = msecs_to_jiffies(50);
  2085. else
  2086. delay = round_jiffies_relative(HZ * 15);
  2087. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2088. out:
  2089. mutex_unlock(&wl->mutex);
  2090. }
  2091. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2092. {
  2093. struct delayed_work *work = &dev->periodic_work;
  2094. dev->periodic_state = 0;
  2095. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2096. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2097. }
  2098. /* Check if communication with the device works correctly. */
  2099. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2100. {
  2101. u32 v, backup;
  2102. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2103. /* Check for read/write and endianness problems. */
  2104. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2105. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2106. goto error;
  2107. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2108. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2109. goto error;
  2110. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2111. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2112. /* The 32bit register shadows the two 16bit registers
  2113. * with update sideeffects. Validate this. */
  2114. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2115. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2116. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2117. goto error;
  2118. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2119. goto error;
  2120. }
  2121. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2122. v = b43_read32(dev, B43_MMIO_MACCTL);
  2123. v |= B43_MACCTL_GMODE;
  2124. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2125. goto error;
  2126. return 0;
  2127. error:
  2128. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2129. return -ENODEV;
  2130. }
  2131. static void b43_security_init(struct b43_wldev *dev)
  2132. {
  2133. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2134. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2135. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2136. /* KTP is a word address, but we address SHM bytewise.
  2137. * So multiply by two.
  2138. */
  2139. dev->ktp *= 2;
  2140. if (dev->dev->id.revision >= 5) {
  2141. /* Number of RCMTA address slots */
  2142. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2143. }
  2144. b43_clear_keys(dev);
  2145. }
  2146. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2147. {
  2148. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2149. unsigned long flags;
  2150. /* Don't take wl->mutex here, as it could deadlock with
  2151. * hwrng internal locking. It's not needed to take
  2152. * wl->mutex here, anyway. */
  2153. spin_lock_irqsave(&wl->irq_lock, flags);
  2154. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2155. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2156. return (sizeof(u16));
  2157. }
  2158. static void b43_rng_exit(struct b43_wl *wl)
  2159. {
  2160. if (wl->rng_initialized)
  2161. hwrng_unregister(&wl->rng);
  2162. }
  2163. static int b43_rng_init(struct b43_wl *wl)
  2164. {
  2165. int err;
  2166. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2167. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2168. wl->rng.name = wl->rng_name;
  2169. wl->rng.data_read = b43_rng_read;
  2170. wl->rng.priv = (unsigned long)wl;
  2171. wl->rng_initialized = 1;
  2172. err = hwrng_register(&wl->rng);
  2173. if (err) {
  2174. wl->rng_initialized = 0;
  2175. b43err(wl, "Failed to register the random "
  2176. "number generator (%d)\n", err);
  2177. }
  2178. return err;
  2179. }
  2180. static int b43_op_tx(struct ieee80211_hw *hw,
  2181. struct sk_buff *skb,
  2182. struct ieee80211_tx_control *ctl)
  2183. {
  2184. struct b43_wl *wl = hw_to_b43_wl(hw);
  2185. struct b43_wldev *dev = wl->current_dev;
  2186. int err = -ENODEV;
  2187. if (unlikely(!dev))
  2188. goto out;
  2189. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  2190. goto out;
  2191. /* DMA-TX is done without a global lock. */
  2192. err = b43_dma_tx(dev, skb, ctl);
  2193. out:
  2194. if (unlikely(err))
  2195. return NETDEV_TX_BUSY;
  2196. return NETDEV_TX_OK;
  2197. }
  2198. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  2199. int queue,
  2200. const struct ieee80211_tx_queue_params *params)
  2201. {
  2202. return 0;
  2203. }
  2204. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2205. struct ieee80211_tx_queue_stats *stats)
  2206. {
  2207. struct b43_wl *wl = hw_to_b43_wl(hw);
  2208. struct b43_wldev *dev = wl->current_dev;
  2209. unsigned long flags;
  2210. int err = -ENODEV;
  2211. if (!dev)
  2212. goto out;
  2213. spin_lock_irqsave(&wl->irq_lock, flags);
  2214. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2215. b43_dma_get_tx_stats(dev, stats);
  2216. err = 0;
  2217. }
  2218. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2219. out:
  2220. return err;
  2221. }
  2222. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2223. struct ieee80211_low_level_stats *stats)
  2224. {
  2225. struct b43_wl *wl = hw_to_b43_wl(hw);
  2226. unsigned long flags;
  2227. spin_lock_irqsave(&wl->irq_lock, flags);
  2228. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2229. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2230. return 0;
  2231. }
  2232. static const char *phymode_to_string(unsigned int phymode)
  2233. {
  2234. switch (phymode) {
  2235. case B43_PHYMODE_A:
  2236. return "A";
  2237. case B43_PHYMODE_B:
  2238. return "B";
  2239. case B43_PHYMODE_G:
  2240. return "G";
  2241. default:
  2242. B43_WARN_ON(1);
  2243. }
  2244. return "";
  2245. }
  2246. static int find_wldev_for_phymode(struct b43_wl *wl,
  2247. unsigned int phymode,
  2248. struct b43_wldev **dev, bool * gmode)
  2249. {
  2250. struct b43_wldev *d;
  2251. list_for_each_entry(d, &wl->devlist, list) {
  2252. if (d->phy.possible_phymodes & phymode) {
  2253. /* Ok, this device supports the PHY-mode.
  2254. * Now figure out how the gmode bit has to be
  2255. * set to support it. */
  2256. if (phymode == B43_PHYMODE_A)
  2257. *gmode = 0;
  2258. else
  2259. *gmode = 1;
  2260. *dev = d;
  2261. return 0;
  2262. }
  2263. }
  2264. return -ESRCH;
  2265. }
  2266. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2267. {
  2268. struct ssb_device *sdev = dev->dev;
  2269. u32 tmslow;
  2270. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2271. tmslow &= ~B43_TMSLOW_GMODE;
  2272. tmslow |= B43_TMSLOW_PHYRESET;
  2273. tmslow |= SSB_TMSLOW_FGC;
  2274. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2275. msleep(1);
  2276. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2277. tmslow &= ~SSB_TMSLOW_FGC;
  2278. tmslow |= B43_TMSLOW_PHYRESET;
  2279. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2280. msleep(1);
  2281. }
  2282. /* Expects wl->mutex locked */
  2283. static int b43_switch_phymode(struct b43_wl *wl, unsigned int new_mode)
  2284. {
  2285. struct b43_wldev *up_dev;
  2286. struct b43_wldev *down_dev;
  2287. int err;
  2288. bool gmode = 0;
  2289. int prev_status;
  2290. err = find_wldev_for_phymode(wl, new_mode, &up_dev, &gmode);
  2291. if (err) {
  2292. b43err(wl, "Could not find a device for %s-PHY mode\n",
  2293. phymode_to_string(new_mode));
  2294. return err;
  2295. }
  2296. if ((up_dev == wl->current_dev) &&
  2297. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2298. /* This device is already running. */
  2299. return 0;
  2300. }
  2301. b43dbg(wl, "Reconfiguring PHYmode to %s-PHY\n",
  2302. phymode_to_string(new_mode));
  2303. down_dev = wl->current_dev;
  2304. prev_status = b43_status(down_dev);
  2305. /* Shutdown the currently running core. */
  2306. if (prev_status >= B43_STAT_STARTED)
  2307. b43_wireless_core_stop(down_dev);
  2308. if (prev_status >= B43_STAT_INITIALIZED)
  2309. b43_wireless_core_exit(down_dev);
  2310. if (down_dev != up_dev) {
  2311. /* We switch to a different core, so we put PHY into
  2312. * RESET on the old core. */
  2313. b43_put_phy_into_reset(down_dev);
  2314. }
  2315. /* Now start the new core. */
  2316. up_dev->phy.gmode = gmode;
  2317. if (prev_status >= B43_STAT_INITIALIZED) {
  2318. err = b43_wireless_core_init(up_dev);
  2319. if (err) {
  2320. b43err(wl, "Fatal: Could not initialize device for "
  2321. "newly selected %s-PHY mode\n",
  2322. phymode_to_string(new_mode));
  2323. goto init_failure;
  2324. }
  2325. }
  2326. if (prev_status >= B43_STAT_STARTED) {
  2327. err = b43_wireless_core_start(up_dev);
  2328. if (err) {
  2329. b43err(wl, "Fatal: Coult not start device for "
  2330. "newly selected %s-PHY mode\n",
  2331. phymode_to_string(new_mode));
  2332. b43_wireless_core_exit(up_dev);
  2333. goto init_failure;
  2334. }
  2335. }
  2336. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2337. wl->current_dev = up_dev;
  2338. return 0;
  2339. init_failure:
  2340. /* Whoops, failed to init the new core. No core is operating now. */
  2341. wl->current_dev = NULL;
  2342. return err;
  2343. }
  2344. /* Check if the use of the antenna that ieee80211 told us to
  2345. * use is possible. This will fall back to DEFAULT.
  2346. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  2347. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  2348. u8 antenna_nr)
  2349. {
  2350. u8 antenna_mask;
  2351. if (antenna_nr == 0) {
  2352. /* Zero means "use default antenna". That's always OK. */
  2353. return 0;
  2354. }
  2355. /* Get the mask of available antennas. */
  2356. if (dev->phy.gmode)
  2357. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  2358. else
  2359. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  2360. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  2361. /* This antenna is not available. Fall back to default. */
  2362. return 0;
  2363. }
  2364. return antenna_nr;
  2365. }
  2366. static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
  2367. {
  2368. antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
  2369. switch (antenna) {
  2370. case 0: /* default/diversity */
  2371. return B43_ANTENNA_DEFAULT;
  2372. case 1: /* Antenna 0 */
  2373. return B43_ANTENNA0;
  2374. case 2: /* Antenna 1 */
  2375. return B43_ANTENNA1;
  2376. default:
  2377. return B43_ANTENNA_DEFAULT;
  2378. }
  2379. }
  2380. static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
  2381. {
  2382. struct b43_wl *wl = hw_to_b43_wl(hw);
  2383. struct b43_wldev *dev;
  2384. struct b43_phy *phy;
  2385. unsigned long flags;
  2386. unsigned int new_phymode = 0xFFFF;
  2387. int antenna;
  2388. int err = 0;
  2389. u32 savedirqs;
  2390. mutex_lock(&wl->mutex);
  2391. /* Switch the PHY mode (if necessary). */
  2392. switch (conf->phymode) {
  2393. case MODE_IEEE80211A:
  2394. new_phymode = B43_PHYMODE_A;
  2395. break;
  2396. case MODE_IEEE80211B:
  2397. new_phymode = B43_PHYMODE_B;
  2398. break;
  2399. case MODE_IEEE80211G:
  2400. new_phymode = B43_PHYMODE_G;
  2401. break;
  2402. default:
  2403. B43_WARN_ON(1);
  2404. }
  2405. err = b43_switch_phymode(wl, new_phymode);
  2406. if (err)
  2407. goto out_unlock_mutex;
  2408. dev = wl->current_dev;
  2409. phy = &dev->phy;
  2410. /* Disable IRQs while reconfiguring the device.
  2411. * This makes it possible to drop the spinlock throughout
  2412. * the reconfiguration process. */
  2413. spin_lock_irqsave(&wl->irq_lock, flags);
  2414. if (b43_status(dev) < B43_STAT_STARTED) {
  2415. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2416. goto out_unlock_mutex;
  2417. }
  2418. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2419. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2420. b43_synchronize_irq(dev);
  2421. /* Switch to the requested channel.
  2422. * The firmware takes care of races with the TX handler. */
  2423. if (conf->channel_val != phy->channel)
  2424. b43_radio_selectchannel(dev, conf->channel_val, 0);
  2425. /* Enable/Disable ShortSlot timing. */
  2426. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2427. dev->short_slot) {
  2428. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2429. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2430. b43_short_slot_timing_enable(dev);
  2431. else
  2432. b43_short_slot_timing_disable(dev);
  2433. }
  2434. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2435. /* Adjust the desired TX power level. */
  2436. if (conf->power_level != 0) {
  2437. if (conf->power_level != phy->power_level) {
  2438. phy->power_level = conf->power_level;
  2439. b43_phy_xmitpower(dev);
  2440. }
  2441. }
  2442. /* Antennas for RX and management frame TX. */
  2443. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
  2444. b43_mgmtframe_txantenna(dev, antenna);
  2445. antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
  2446. b43_set_rx_antenna(dev, antenna);
  2447. /* Update templates for AP mode. */
  2448. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
  2449. b43_set_beacon_int(dev, conf->beacon_int);
  2450. if (!!conf->radio_enabled != phy->radio_on) {
  2451. if (conf->radio_enabled) {
  2452. b43_radio_turn_on(dev);
  2453. b43info(dev->wl, "Radio turned on by software\n");
  2454. if (!dev->radio_hw_enable) {
  2455. b43info(dev->wl, "The hardware RF-kill button "
  2456. "still turns the radio physically off. "
  2457. "Press the button to turn it on.\n");
  2458. }
  2459. } else {
  2460. b43_radio_turn_off(dev, 0);
  2461. b43info(dev->wl, "Radio turned off by software\n");
  2462. }
  2463. }
  2464. spin_lock_irqsave(&wl->irq_lock, flags);
  2465. b43_interrupt_enable(dev, savedirqs);
  2466. mmiowb();
  2467. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2468. out_unlock_mutex:
  2469. mutex_unlock(&wl->mutex);
  2470. return err;
  2471. }
  2472. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2473. const u8 *local_addr, const u8 *addr,
  2474. struct ieee80211_key_conf *key)
  2475. {
  2476. struct b43_wl *wl = hw_to_b43_wl(hw);
  2477. struct b43_wldev *dev;
  2478. unsigned long flags;
  2479. u8 algorithm;
  2480. u8 index;
  2481. int err;
  2482. DECLARE_MAC_BUF(mac);
  2483. if (modparam_nohwcrypt)
  2484. return -ENOSPC; /* User disabled HW-crypto */
  2485. mutex_lock(&wl->mutex);
  2486. spin_lock_irqsave(&wl->irq_lock, flags);
  2487. dev = wl->current_dev;
  2488. err = -ENODEV;
  2489. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  2490. goto out_unlock;
  2491. err = -EINVAL;
  2492. switch (key->alg) {
  2493. case ALG_WEP:
  2494. if (key->keylen == 5)
  2495. algorithm = B43_SEC_ALGO_WEP40;
  2496. else
  2497. algorithm = B43_SEC_ALGO_WEP104;
  2498. break;
  2499. case ALG_TKIP:
  2500. algorithm = B43_SEC_ALGO_TKIP;
  2501. break;
  2502. case ALG_CCMP:
  2503. algorithm = B43_SEC_ALGO_AES;
  2504. break;
  2505. default:
  2506. B43_WARN_ON(1);
  2507. goto out_unlock;
  2508. }
  2509. index = (u8) (key->keyidx);
  2510. if (index > 3)
  2511. goto out_unlock;
  2512. switch (cmd) {
  2513. case SET_KEY:
  2514. if (algorithm == B43_SEC_ALGO_TKIP) {
  2515. /* FIXME: No TKIP hardware encryption for now. */
  2516. err = -EOPNOTSUPP;
  2517. goto out_unlock;
  2518. }
  2519. if (is_broadcast_ether_addr(addr)) {
  2520. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  2521. err = b43_key_write(dev, index, algorithm,
  2522. key->key, key->keylen, NULL, key);
  2523. } else {
  2524. /*
  2525. * either pairwise key or address is 00:00:00:00:00:00
  2526. * for transmit-only keys
  2527. */
  2528. err = b43_key_write(dev, -1, algorithm,
  2529. key->key, key->keylen, addr, key);
  2530. }
  2531. if (err)
  2532. goto out_unlock;
  2533. if (algorithm == B43_SEC_ALGO_WEP40 ||
  2534. algorithm == B43_SEC_ALGO_WEP104) {
  2535. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  2536. } else {
  2537. b43_hf_write(dev,
  2538. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  2539. }
  2540. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2541. break;
  2542. case DISABLE_KEY: {
  2543. err = b43_key_clear(dev, key->hw_key_idx);
  2544. if (err)
  2545. goto out_unlock;
  2546. break;
  2547. }
  2548. default:
  2549. B43_WARN_ON(1);
  2550. }
  2551. out_unlock:
  2552. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2553. mutex_unlock(&wl->mutex);
  2554. if (!err) {
  2555. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  2556. "mac: %s\n",
  2557. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  2558. print_mac(mac, addr));
  2559. }
  2560. return err;
  2561. }
  2562. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  2563. unsigned int changed, unsigned int *fflags,
  2564. int mc_count, struct dev_addr_list *mc_list)
  2565. {
  2566. struct b43_wl *wl = hw_to_b43_wl(hw);
  2567. struct b43_wldev *dev = wl->current_dev;
  2568. unsigned long flags;
  2569. if (!dev) {
  2570. *fflags = 0;
  2571. return;
  2572. }
  2573. spin_lock_irqsave(&wl->irq_lock, flags);
  2574. *fflags &= FIF_PROMISC_IN_BSS |
  2575. FIF_ALLMULTI |
  2576. FIF_FCSFAIL |
  2577. FIF_PLCPFAIL |
  2578. FIF_CONTROL |
  2579. FIF_OTHER_BSS |
  2580. FIF_BCN_PRBRESP_PROMISC;
  2581. changed &= FIF_PROMISC_IN_BSS |
  2582. FIF_ALLMULTI |
  2583. FIF_FCSFAIL |
  2584. FIF_PLCPFAIL |
  2585. FIF_CONTROL |
  2586. FIF_OTHER_BSS |
  2587. FIF_BCN_PRBRESP_PROMISC;
  2588. wl->filter_flags = *fflags;
  2589. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  2590. b43_adjust_opmode(dev);
  2591. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2592. }
  2593. static int b43_op_config_interface(struct ieee80211_hw *hw,
  2594. struct ieee80211_vif *vif,
  2595. struct ieee80211_if_conf *conf)
  2596. {
  2597. struct b43_wl *wl = hw_to_b43_wl(hw);
  2598. struct b43_wldev *dev = wl->current_dev;
  2599. unsigned long flags;
  2600. if (!dev)
  2601. return -ENODEV;
  2602. mutex_lock(&wl->mutex);
  2603. spin_lock_irqsave(&wl->irq_lock, flags);
  2604. B43_WARN_ON(wl->vif != vif);
  2605. if (conf->bssid)
  2606. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  2607. else
  2608. memset(wl->bssid, 0, ETH_ALEN);
  2609. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  2610. if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP)) {
  2611. B43_WARN_ON(conf->type != IEEE80211_IF_TYPE_AP);
  2612. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  2613. if (conf->beacon)
  2614. b43_update_templates(wl, conf->beacon);
  2615. }
  2616. b43_write_mac_bssid_templates(dev);
  2617. }
  2618. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2619. mutex_unlock(&wl->mutex);
  2620. return 0;
  2621. }
  2622. /* Locking: wl->mutex */
  2623. static void b43_wireless_core_stop(struct b43_wldev *dev)
  2624. {
  2625. struct b43_wl *wl = dev->wl;
  2626. unsigned long flags;
  2627. if (b43_status(dev) < B43_STAT_STARTED)
  2628. return;
  2629. /* Disable and sync interrupts. We must do this before than
  2630. * setting the status to INITIALIZED, as the interrupt handler
  2631. * won't care about IRQs then. */
  2632. spin_lock_irqsave(&wl->irq_lock, flags);
  2633. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2634. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  2635. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2636. b43_synchronize_irq(dev);
  2637. b43_set_status(dev, B43_STAT_INITIALIZED);
  2638. mutex_unlock(&wl->mutex);
  2639. /* Must unlock as it would otherwise deadlock. No races here.
  2640. * Cancel the possibly running self-rearming periodic work. */
  2641. cancel_delayed_work_sync(&dev->periodic_work);
  2642. mutex_lock(&wl->mutex);
  2643. ieee80211_stop_queues(wl->hw); //FIXME this could cause a deadlock, as mac80211 seems buggy.
  2644. b43_mac_suspend(dev);
  2645. free_irq(dev->dev->irq, dev);
  2646. b43dbg(wl, "Wireless interface stopped\n");
  2647. }
  2648. /* Locking: wl->mutex */
  2649. static int b43_wireless_core_start(struct b43_wldev *dev)
  2650. {
  2651. int err;
  2652. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  2653. drain_txstatus_queue(dev);
  2654. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  2655. IRQF_SHARED, KBUILD_MODNAME, dev);
  2656. if (err) {
  2657. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  2658. goto out;
  2659. }
  2660. /* We are ready to run. */
  2661. b43_set_status(dev, B43_STAT_STARTED);
  2662. /* Start data flow (TX/RX). */
  2663. b43_mac_enable(dev);
  2664. b43_interrupt_enable(dev, dev->irq_savedstate);
  2665. ieee80211_start_queues(dev->wl->hw);
  2666. /* Start maintainance work */
  2667. b43_periodic_tasks_setup(dev);
  2668. b43dbg(dev->wl, "Wireless interface started\n");
  2669. out:
  2670. return err;
  2671. }
  2672. /* Get PHY and RADIO versioning numbers */
  2673. static int b43_phy_versioning(struct b43_wldev *dev)
  2674. {
  2675. struct b43_phy *phy = &dev->phy;
  2676. u32 tmp;
  2677. u8 analog_type;
  2678. u8 phy_type;
  2679. u8 phy_rev;
  2680. u16 radio_manuf;
  2681. u16 radio_ver;
  2682. u16 radio_rev;
  2683. int unsupported = 0;
  2684. /* Get PHY versioning */
  2685. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  2686. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  2687. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  2688. phy_rev = (tmp & B43_PHYVER_VERSION);
  2689. switch (phy_type) {
  2690. case B43_PHYTYPE_A:
  2691. if (phy_rev >= 4)
  2692. unsupported = 1;
  2693. break;
  2694. case B43_PHYTYPE_B:
  2695. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  2696. && phy_rev != 7)
  2697. unsupported = 1;
  2698. break;
  2699. case B43_PHYTYPE_G:
  2700. if (phy_rev > 9)
  2701. unsupported = 1;
  2702. break;
  2703. #ifdef CONFIG_B43_NPHY
  2704. case B43_PHYTYPE_N:
  2705. if (phy_rev > 1)
  2706. unsupported = 1;
  2707. break;
  2708. #endif
  2709. default:
  2710. unsupported = 1;
  2711. };
  2712. if (unsupported) {
  2713. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  2714. "(Analog %u, Type %u, Revision %u)\n",
  2715. analog_type, phy_type, phy_rev);
  2716. return -EOPNOTSUPP;
  2717. }
  2718. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  2719. analog_type, phy_type, phy_rev);
  2720. /* Get RADIO versioning */
  2721. if (dev->dev->bus->chip_id == 0x4317) {
  2722. if (dev->dev->bus->chip_rev == 0)
  2723. tmp = 0x3205017F;
  2724. else if (dev->dev->bus->chip_rev == 1)
  2725. tmp = 0x4205017F;
  2726. else
  2727. tmp = 0x5205017F;
  2728. } else {
  2729. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  2730. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH);
  2731. tmp <<= 16;
  2732. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  2733. tmp |= b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2734. }
  2735. radio_manuf = (tmp & 0x00000FFF);
  2736. radio_ver = (tmp & 0x0FFFF000) >> 12;
  2737. radio_rev = (tmp & 0xF0000000) >> 28;
  2738. if (radio_manuf != 0x17F /* Broadcom */)
  2739. unsupported = 1;
  2740. switch (phy_type) {
  2741. case B43_PHYTYPE_A:
  2742. if (radio_ver != 0x2060)
  2743. unsupported = 1;
  2744. if (radio_rev != 1)
  2745. unsupported = 1;
  2746. if (radio_manuf != 0x17F)
  2747. unsupported = 1;
  2748. break;
  2749. case B43_PHYTYPE_B:
  2750. if ((radio_ver & 0xFFF0) != 0x2050)
  2751. unsupported = 1;
  2752. break;
  2753. case B43_PHYTYPE_G:
  2754. if (radio_ver != 0x2050)
  2755. unsupported = 1;
  2756. break;
  2757. case B43_PHYTYPE_N:
  2758. if (radio_ver != 5)
  2759. unsupported = 1;
  2760. break;
  2761. default:
  2762. B43_WARN_ON(1);
  2763. }
  2764. if (unsupported) {
  2765. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  2766. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  2767. radio_manuf, radio_ver, radio_rev);
  2768. return -EOPNOTSUPP;
  2769. }
  2770. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  2771. radio_manuf, radio_ver, radio_rev);
  2772. phy->radio_manuf = radio_manuf;
  2773. phy->radio_ver = radio_ver;
  2774. phy->radio_rev = radio_rev;
  2775. phy->analog = analog_type;
  2776. phy->type = phy_type;
  2777. phy->rev = phy_rev;
  2778. return 0;
  2779. }
  2780. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  2781. struct b43_phy *phy)
  2782. {
  2783. struct b43_txpower_lo_control *lo;
  2784. int i;
  2785. memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
  2786. memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
  2787. phy->aci_enable = 0;
  2788. phy->aci_wlan_automatic = 0;
  2789. phy->aci_hw_rssi = 0;
  2790. phy->radio_off_context.valid = 0;
  2791. lo = phy->lo_control;
  2792. if (lo) {
  2793. memset(lo, 0, sizeof(*(phy->lo_control)));
  2794. lo->rebuild = 1;
  2795. lo->tx_bias = 0xFF;
  2796. }
  2797. phy->max_lb_gain = 0;
  2798. phy->trsw_rx_gain = 0;
  2799. phy->txpwr_offset = 0;
  2800. /* NRSSI */
  2801. phy->nrssislope = 0;
  2802. for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
  2803. phy->nrssi[i] = -1000;
  2804. for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
  2805. phy->nrssi_lt[i] = i;
  2806. phy->lofcal = 0xFFFF;
  2807. phy->initval = 0xFFFF;
  2808. phy->interfmode = B43_INTERFMODE_NONE;
  2809. phy->channel = 0xFF;
  2810. phy->hardware_power_control = !!modparam_hwpctl;
  2811. /* PHY TX errors counter. */
  2812. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2813. /* OFDM-table address caching. */
  2814. phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
  2815. }
  2816. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  2817. {
  2818. dev->dfq_valid = 0;
  2819. /* Assume the radio is enabled. If it's not enabled, the state will
  2820. * immediately get fixed on the first periodic work run. */
  2821. dev->radio_hw_enable = 1;
  2822. /* Stats */
  2823. memset(&dev->stats, 0, sizeof(dev->stats));
  2824. setup_struct_phy_for_init(dev, &dev->phy);
  2825. /* IRQ related flags */
  2826. dev->irq_reason = 0;
  2827. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  2828. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  2829. dev->mac_suspended = 1;
  2830. /* Noise calculation context */
  2831. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  2832. }
  2833. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  2834. {
  2835. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  2836. u32 hf;
  2837. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  2838. return;
  2839. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  2840. return;
  2841. hf = b43_hf_read(dev);
  2842. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  2843. hf |= B43_HF_BTCOEXALT;
  2844. else
  2845. hf |= B43_HF_BTCOEX;
  2846. b43_hf_write(dev, hf);
  2847. //TODO
  2848. }
  2849. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  2850. { //TODO
  2851. }
  2852. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  2853. {
  2854. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2855. struct ssb_bus *bus = dev->dev->bus;
  2856. u32 tmp;
  2857. if (bus->pcicore.dev &&
  2858. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  2859. bus->pcicore.dev->id.revision <= 5) {
  2860. /* IMCFGLO timeouts workaround. */
  2861. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  2862. tmp &= ~SSB_IMCFGLO_REQTO;
  2863. tmp &= ~SSB_IMCFGLO_SERTO;
  2864. switch (bus->bustype) {
  2865. case SSB_BUSTYPE_PCI:
  2866. case SSB_BUSTYPE_PCMCIA:
  2867. tmp |= 0x32;
  2868. break;
  2869. case SSB_BUSTYPE_SSB:
  2870. tmp |= 0x53;
  2871. break;
  2872. }
  2873. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  2874. }
  2875. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  2876. }
  2877. /* Write the short and long frame retry limit values. */
  2878. static void b43_set_retry_limits(struct b43_wldev *dev,
  2879. unsigned int short_retry,
  2880. unsigned int long_retry)
  2881. {
  2882. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  2883. * the chip-internal counter. */
  2884. short_retry = min(short_retry, (unsigned int)0xF);
  2885. long_retry = min(long_retry, (unsigned int)0xF);
  2886. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  2887. short_retry);
  2888. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  2889. long_retry);
  2890. }
  2891. /* Shutdown a wireless core */
  2892. /* Locking: wl->mutex */
  2893. static void b43_wireless_core_exit(struct b43_wldev *dev)
  2894. {
  2895. struct b43_phy *phy = &dev->phy;
  2896. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  2897. if (b43_status(dev) != B43_STAT_INITIALIZED)
  2898. return;
  2899. b43_set_status(dev, B43_STAT_UNINIT);
  2900. b43_leds_exit(dev);
  2901. b43_rng_exit(dev->wl);
  2902. b43_dma_free(dev);
  2903. b43_chip_exit(dev);
  2904. b43_radio_turn_off(dev, 1);
  2905. b43_switch_analog(dev, 0);
  2906. if (phy->dyn_tssi_tbl)
  2907. kfree(phy->tssi2dbm);
  2908. kfree(phy->lo_control);
  2909. phy->lo_control = NULL;
  2910. if (dev->wl->current_beacon) {
  2911. dev_kfree_skb_any(dev->wl->current_beacon);
  2912. dev->wl->current_beacon = NULL;
  2913. }
  2914. ssb_device_disable(dev->dev, 0);
  2915. ssb_bus_may_powerdown(dev->dev->bus);
  2916. }
  2917. /* Initialize a wireless core */
  2918. static int b43_wireless_core_init(struct b43_wldev *dev)
  2919. {
  2920. struct b43_wl *wl = dev->wl;
  2921. struct ssb_bus *bus = dev->dev->bus;
  2922. struct ssb_sprom *sprom = &bus->sprom;
  2923. struct b43_phy *phy = &dev->phy;
  2924. int err;
  2925. u32 hf, tmp;
  2926. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  2927. err = ssb_bus_powerup(bus, 0);
  2928. if (err)
  2929. goto out;
  2930. if (!ssb_device_is_enabled(dev->dev)) {
  2931. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  2932. b43_wireless_core_reset(dev, tmp);
  2933. }
  2934. if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
  2935. phy->lo_control =
  2936. kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
  2937. if (!phy->lo_control) {
  2938. err = -ENOMEM;
  2939. goto err_busdown;
  2940. }
  2941. }
  2942. setup_struct_wldev_for_init(dev);
  2943. err = b43_phy_init_tssi2dbm_table(dev);
  2944. if (err)
  2945. goto err_kfree_lo_control;
  2946. /* Enable IRQ routing to this device. */
  2947. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  2948. b43_imcfglo_timeouts_workaround(dev);
  2949. b43_bluetooth_coext_disable(dev);
  2950. b43_phy_early_init(dev);
  2951. err = b43_chip_init(dev);
  2952. if (err)
  2953. goto err_kfree_tssitbl;
  2954. b43_shm_write16(dev, B43_SHM_SHARED,
  2955. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  2956. hf = b43_hf_read(dev);
  2957. if (phy->type == B43_PHYTYPE_G) {
  2958. hf |= B43_HF_SYMW;
  2959. if (phy->rev == 1)
  2960. hf |= B43_HF_GDCW;
  2961. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  2962. hf |= B43_HF_OFDMPABOOST;
  2963. } else if (phy->type == B43_PHYTYPE_B) {
  2964. hf |= B43_HF_SYMW;
  2965. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  2966. hf &= ~B43_HF_GDCW;
  2967. }
  2968. b43_hf_write(dev, hf);
  2969. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  2970. B43_DEFAULT_LONG_RETRY_LIMIT);
  2971. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  2972. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  2973. /* Disable sending probe responses from firmware.
  2974. * Setting the MaxTime to one usec will always trigger
  2975. * a timeout, so we never send any probe resp.
  2976. * A timeout of zero is infinite. */
  2977. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  2978. b43_rate_memory_init(dev);
  2979. /* Minimum Contention Window */
  2980. if (phy->type == B43_PHYTYPE_B) {
  2981. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  2982. } else {
  2983. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  2984. }
  2985. /* Maximum Contention Window */
  2986. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  2987. err = b43_dma_init(dev);
  2988. if (err)
  2989. goto err_chip_exit;
  2990. b43_qos_init(dev);
  2991. //FIXME
  2992. #if 1
  2993. b43_write16(dev, 0x0612, 0x0050);
  2994. b43_shm_write16(dev, B43_SHM_SHARED, 0x0416, 0x0050);
  2995. b43_shm_write16(dev, B43_SHM_SHARED, 0x0414, 0x01F4);
  2996. #endif
  2997. b43_bluetooth_coext_enable(dev);
  2998. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  2999. memset(wl->bssid, 0, ETH_ALEN);
  3000. memset(wl->mac_addr, 0, ETH_ALEN);
  3001. b43_upload_card_macaddress(dev);
  3002. b43_security_init(dev);
  3003. b43_rng_init(wl);
  3004. b43_set_status(dev, B43_STAT_INITIALIZED);
  3005. b43_leds_init(dev);
  3006. out:
  3007. return err;
  3008. err_chip_exit:
  3009. b43_chip_exit(dev);
  3010. err_kfree_tssitbl:
  3011. if (phy->dyn_tssi_tbl)
  3012. kfree(phy->tssi2dbm);
  3013. err_kfree_lo_control:
  3014. kfree(phy->lo_control);
  3015. phy->lo_control = NULL;
  3016. err_busdown:
  3017. ssb_bus_may_powerdown(bus);
  3018. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3019. return err;
  3020. }
  3021. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3022. struct ieee80211_if_init_conf *conf)
  3023. {
  3024. struct b43_wl *wl = hw_to_b43_wl(hw);
  3025. struct b43_wldev *dev;
  3026. unsigned long flags;
  3027. int err = -EOPNOTSUPP;
  3028. /* TODO: allow WDS/AP devices to coexist */
  3029. if (conf->type != IEEE80211_IF_TYPE_AP &&
  3030. conf->type != IEEE80211_IF_TYPE_STA &&
  3031. conf->type != IEEE80211_IF_TYPE_WDS &&
  3032. conf->type != IEEE80211_IF_TYPE_IBSS)
  3033. return -EOPNOTSUPP;
  3034. mutex_lock(&wl->mutex);
  3035. if (wl->operating)
  3036. goto out_mutex_unlock;
  3037. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3038. dev = wl->current_dev;
  3039. wl->operating = 1;
  3040. wl->vif = conf->vif;
  3041. wl->if_type = conf->type;
  3042. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3043. spin_lock_irqsave(&wl->irq_lock, flags);
  3044. b43_adjust_opmode(dev);
  3045. b43_upload_card_macaddress(dev);
  3046. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3047. err = 0;
  3048. out_mutex_unlock:
  3049. mutex_unlock(&wl->mutex);
  3050. return err;
  3051. }
  3052. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3053. struct ieee80211_if_init_conf *conf)
  3054. {
  3055. struct b43_wl *wl = hw_to_b43_wl(hw);
  3056. struct b43_wldev *dev = wl->current_dev;
  3057. unsigned long flags;
  3058. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3059. mutex_lock(&wl->mutex);
  3060. B43_WARN_ON(!wl->operating);
  3061. B43_WARN_ON(wl->vif != conf->vif);
  3062. wl->vif = NULL;
  3063. wl->operating = 0;
  3064. spin_lock_irqsave(&wl->irq_lock, flags);
  3065. b43_adjust_opmode(dev);
  3066. memset(wl->mac_addr, 0, ETH_ALEN);
  3067. b43_upload_card_macaddress(dev);
  3068. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3069. mutex_unlock(&wl->mutex);
  3070. }
  3071. static int b43_op_start(struct ieee80211_hw *hw)
  3072. {
  3073. struct b43_wl *wl = hw_to_b43_wl(hw);
  3074. struct b43_wldev *dev = wl->current_dev;
  3075. int did_init = 0;
  3076. int err = 0;
  3077. /* First register RFkill.
  3078. * LEDs that are registered later depend on it. */
  3079. b43_rfkill_init(dev);
  3080. mutex_lock(&wl->mutex);
  3081. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3082. err = b43_wireless_core_init(dev);
  3083. if (err)
  3084. goto out_mutex_unlock;
  3085. did_init = 1;
  3086. }
  3087. if (b43_status(dev) < B43_STAT_STARTED) {
  3088. err = b43_wireless_core_start(dev);
  3089. if (err) {
  3090. if (did_init)
  3091. b43_wireless_core_exit(dev);
  3092. goto out_mutex_unlock;
  3093. }
  3094. }
  3095. out_mutex_unlock:
  3096. mutex_unlock(&wl->mutex);
  3097. return err;
  3098. }
  3099. static void b43_op_stop(struct ieee80211_hw *hw)
  3100. {
  3101. struct b43_wl *wl = hw_to_b43_wl(hw);
  3102. struct b43_wldev *dev = wl->current_dev;
  3103. b43_rfkill_exit(dev);
  3104. mutex_lock(&wl->mutex);
  3105. if (b43_status(dev) >= B43_STAT_STARTED)
  3106. b43_wireless_core_stop(dev);
  3107. b43_wireless_core_exit(dev);
  3108. mutex_unlock(&wl->mutex);
  3109. }
  3110. static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
  3111. u32 short_retry_limit, u32 long_retry_limit)
  3112. {
  3113. struct b43_wl *wl = hw_to_b43_wl(hw);
  3114. struct b43_wldev *dev;
  3115. int err = 0;
  3116. mutex_lock(&wl->mutex);
  3117. dev = wl->current_dev;
  3118. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
  3119. err = -ENODEV;
  3120. goto out_unlock;
  3121. }
  3122. b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
  3123. out_unlock:
  3124. mutex_unlock(&wl->mutex);
  3125. return err;
  3126. }
  3127. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
  3128. {
  3129. struct b43_wl *wl = hw_to_b43_wl(hw);
  3130. struct sk_buff *beacon;
  3131. unsigned long flags;
  3132. /* We could modify the existing beacon and set the aid bit in
  3133. * the TIM field, but that would probably require resizing and
  3134. * moving of data within the beacon template.
  3135. * Simply request a new beacon and let mac80211 do the hard work. */
  3136. beacon = ieee80211_beacon_get(hw, wl->vif, NULL);
  3137. if (unlikely(!beacon))
  3138. return -ENOMEM;
  3139. spin_lock_irqsave(&wl->irq_lock, flags);
  3140. b43_update_templates(wl, beacon);
  3141. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3142. return 0;
  3143. }
  3144. static int b43_op_ibss_beacon_update(struct ieee80211_hw *hw,
  3145. struct sk_buff *beacon,
  3146. struct ieee80211_tx_control *ctl)
  3147. {
  3148. struct b43_wl *wl = hw_to_b43_wl(hw);
  3149. unsigned long flags;
  3150. spin_lock_irqsave(&wl->irq_lock, flags);
  3151. b43_update_templates(wl, beacon);
  3152. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3153. return 0;
  3154. }
  3155. static const struct ieee80211_ops b43_hw_ops = {
  3156. .tx = b43_op_tx,
  3157. .conf_tx = b43_op_conf_tx,
  3158. .add_interface = b43_op_add_interface,
  3159. .remove_interface = b43_op_remove_interface,
  3160. .config = b43_op_config,
  3161. .config_interface = b43_op_config_interface,
  3162. .configure_filter = b43_op_configure_filter,
  3163. .set_key = b43_op_set_key,
  3164. .get_stats = b43_op_get_stats,
  3165. .get_tx_stats = b43_op_get_tx_stats,
  3166. .start = b43_op_start,
  3167. .stop = b43_op_stop,
  3168. .set_retry_limit = b43_op_set_retry_limit,
  3169. .set_tim = b43_op_beacon_set_tim,
  3170. .beacon_update = b43_op_ibss_beacon_update,
  3171. };
  3172. /* Hard-reset the chip. Do not call this directly.
  3173. * Use b43_controller_restart()
  3174. */
  3175. static void b43_chip_reset(struct work_struct *work)
  3176. {
  3177. struct b43_wldev *dev =
  3178. container_of(work, struct b43_wldev, restart_work);
  3179. struct b43_wl *wl = dev->wl;
  3180. int err = 0;
  3181. int prev_status;
  3182. mutex_lock(&wl->mutex);
  3183. prev_status = b43_status(dev);
  3184. /* Bring the device down... */
  3185. if (prev_status >= B43_STAT_STARTED)
  3186. b43_wireless_core_stop(dev);
  3187. if (prev_status >= B43_STAT_INITIALIZED)
  3188. b43_wireless_core_exit(dev);
  3189. /* ...and up again. */
  3190. if (prev_status >= B43_STAT_INITIALIZED) {
  3191. err = b43_wireless_core_init(dev);
  3192. if (err)
  3193. goto out;
  3194. }
  3195. if (prev_status >= B43_STAT_STARTED) {
  3196. err = b43_wireless_core_start(dev);
  3197. if (err) {
  3198. b43_wireless_core_exit(dev);
  3199. goto out;
  3200. }
  3201. }
  3202. out:
  3203. mutex_unlock(&wl->mutex);
  3204. if (err)
  3205. b43err(wl, "Controller restart FAILED\n");
  3206. else
  3207. b43info(wl, "Controller restarted\n");
  3208. }
  3209. static int b43_setup_modes(struct b43_wldev *dev,
  3210. bool have_2ghz_phy, bool have_5ghz_phy)
  3211. {
  3212. struct ieee80211_hw *hw = dev->wl->hw;
  3213. struct ieee80211_hw_mode *mode;
  3214. struct b43_phy *phy = &dev->phy;
  3215. int err;
  3216. /* XXX: This function will go away soon, when mac80211
  3217. * band stuff is rewritten. So this is just a hack.
  3218. * For now we always claim GPHY mode, as there is no
  3219. * support for NPHY and APHY in the device, yet.
  3220. * This assumption is OK, as any B, N or A PHY will already
  3221. * have died a horrible sanity check death earlier. */
  3222. mode = &phy->hwmodes[0];
  3223. mode->mode = MODE_IEEE80211G;
  3224. mode->num_channels = b43_2ghz_chantable_size;
  3225. mode->channels = b43_2ghz_chantable;
  3226. mode->num_rates = b43_g_ratetable_size;
  3227. mode->rates = b43_g_ratetable;
  3228. err = ieee80211_register_hwmode(hw, mode);
  3229. if (err)
  3230. return err;
  3231. phy->possible_phymodes |= B43_PHYMODE_G;
  3232. return 0;
  3233. }
  3234. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3235. {
  3236. /* We release firmware that late to not be required to re-request
  3237. * is all the time when we reinit the core. */
  3238. b43_release_firmware(dev);
  3239. }
  3240. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3241. {
  3242. struct b43_wl *wl = dev->wl;
  3243. struct ssb_bus *bus = dev->dev->bus;
  3244. struct pci_dev *pdev = bus->host_pci;
  3245. int err;
  3246. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3247. u32 tmp;
  3248. /* Do NOT do any device initialization here.
  3249. * Do it in wireless_core_init() instead.
  3250. * This function is for gathering basic information about the HW, only.
  3251. * Also some structs may be set up here. But most likely you want to have
  3252. * that in core_init(), too.
  3253. */
  3254. err = ssb_bus_powerup(bus, 0);
  3255. if (err) {
  3256. b43err(wl, "Bus powerup failed\n");
  3257. goto out;
  3258. }
  3259. /* Get the PHY type. */
  3260. if (dev->dev->id.revision >= 5) {
  3261. u32 tmshigh;
  3262. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3263. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3264. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3265. } else
  3266. B43_WARN_ON(1);
  3267. dev->phy.gmode = have_2ghz_phy;
  3268. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3269. b43_wireless_core_reset(dev, tmp);
  3270. err = b43_phy_versioning(dev);
  3271. if (err)
  3272. goto err_powerdown;
  3273. /* Check if this device supports multiband. */
  3274. if (!pdev ||
  3275. (pdev->device != 0x4312 &&
  3276. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3277. /* No multiband support. */
  3278. have_2ghz_phy = 0;
  3279. have_5ghz_phy = 0;
  3280. switch (dev->phy.type) {
  3281. case B43_PHYTYPE_A:
  3282. have_5ghz_phy = 1;
  3283. break;
  3284. case B43_PHYTYPE_G:
  3285. case B43_PHYTYPE_N:
  3286. have_2ghz_phy = 1;
  3287. break;
  3288. default:
  3289. B43_WARN_ON(1);
  3290. }
  3291. }
  3292. if (dev->phy.type == B43_PHYTYPE_A) {
  3293. /* FIXME */
  3294. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3295. err = -EOPNOTSUPP;
  3296. goto err_powerdown;
  3297. }
  3298. dev->phy.gmode = have_2ghz_phy;
  3299. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3300. b43_wireless_core_reset(dev, tmp);
  3301. err = b43_validate_chipaccess(dev);
  3302. if (err)
  3303. goto err_powerdown;
  3304. err = b43_setup_modes(dev, have_2ghz_phy, have_5ghz_phy);
  3305. if (err)
  3306. goto err_powerdown;
  3307. /* Now set some default "current_dev" */
  3308. if (!wl->current_dev)
  3309. wl->current_dev = dev;
  3310. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3311. b43_radio_turn_off(dev, 1);
  3312. b43_switch_analog(dev, 0);
  3313. ssb_device_disable(dev->dev, 0);
  3314. ssb_bus_may_powerdown(bus);
  3315. out:
  3316. return err;
  3317. err_powerdown:
  3318. ssb_bus_may_powerdown(bus);
  3319. return err;
  3320. }
  3321. static void b43_one_core_detach(struct ssb_device *dev)
  3322. {
  3323. struct b43_wldev *wldev;
  3324. struct b43_wl *wl;
  3325. wldev = ssb_get_drvdata(dev);
  3326. wl = wldev->wl;
  3327. cancel_work_sync(&wldev->restart_work);
  3328. b43_debugfs_remove_device(wldev);
  3329. b43_wireless_core_detach(wldev);
  3330. list_del(&wldev->list);
  3331. wl->nr_devs--;
  3332. ssb_set_drvdata(dev, NULL);
  3333. kfree(wldev);
  3334. }
  3335. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3336. {
  3337. struct b43_wldev *wldev;
  3338. struct pci_dev *pdev;
  3339. int err = -ENOMEM;
  3340. if (!list_empty(&wl->devlist)) {
  3341. /* We are not the first core on this chip. */
  3342. pdev = dev->bus->host_pci;
  3343. /* Only special chips support more than one wireless
  3344. * core, although some of the other chips have more than
  3345. * one wireless core as well. Check for this and
  3346. * bail out early.
  3347. */
  3348. if (!pdev ||
  3349. ((pdev->device != 0x4321) &&
  3350. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3351. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3352. return -ENODEV;
  3353. }
  3354. }
  3355. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3356. if (!wldev)
  3357. goto out;
  3358. wldev->dev = dev;
  3359. wldev->wl = wl;
  3360. b43_set_status(wldev, B43_STAT_UNINIT);
  3361. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3362. tasklet_init(&wldev->isr_tasklet,
  3363. (void (*)(unsigned long))b43_interrupt_tasklet,
  3364. (unsigned long)wldev);
  3365. INIT_LIST_HEAD(&wldev->list);
  3366. err = b43_wireless_core_attach(wldev);
  3367. if (err)
  3368. goto err_kfree_wldev;
  3369. list_add(&wldev->list, &wl->devlist);
  3370. wl->nr_devs++;
  3371. ssb_set_drvdata(dev, wldev);
  3372. b43_debugfs_add_device(wldev);
  3373. out:
  3374. return err;
  3375. err_kfree_wldev:
  3376. kfree(wldev);
  3377. return err;
  3378. }
  3379. static void b43_sprom_fixup(struct ssb_bus *bus)
  3380. {
  3381. /* boardflags workarounds */
  3382. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3383. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3384. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3385. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3386. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3387. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3388. }
  3389. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3390. {
  3391. struct ieee80211_hw *hw = wl->hw;
  3392. ssb_set_devtypedata(dev, NULL);
  3393. ieee80211_free_hw(hw);
  3394. }
  3395. static int b43_wireless_init(struct ssb_device *dev)
  3396. {
  3397. struct ssb_sprom *sprom = &dev->bus->sprom;
  3398. struct ieee80211_hw *hw;
  3399. struct b43_wl *wl;
  3400. int err = -ENOMEM;
  3401. b43_sprom_fixup(dev->bus);
  3402. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3403. if (!hw) {
  3404. b43err(NULL, "Could not allocate ieee80211 device\n");
  3405. goto out;
  3406. }
  3407. /* fill hw info */
  3408. hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  3409. IEEE80211_HW_RX_INCLUDES_FCS;
  3410. hw->max_signal = 100;
  3411. hw->max_rssi = -110;
  3412. hw->max_noise = -110;
  3413. hw->queues = 1; /* FIXME: hardware has more queues */
  3414. SET_IEEE80211_DEV(hw, dev->dev);
  3415. if (is_valid_ether_addr(sprom->et1mac))
  3416. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3417. else
  3418. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3419. /* Get and initialize struct b43_wl */
  3420. wl = hw_to_b43_wl(hw);
  3421. memset(wl, 0, sizeof(*wl));
  3422. wl->hw = hw;
  3423. spin_lock_init(&wl->irq_lock);
  3424. spin_lock_init(&wl->leds_lock);
  3425. spin_lock_init(&wl->shm_lock);
  3426. mutex_init(&wl->mutex);
  3427. INIT_LIST_HEAD(&wl->devlist);
  3428. ssb_set_devtypedata(dev, wl);
  3429. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  3430. err = 0;
  3431. out:
  3432. return err;
  3433. }
  3434. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  3435. {
  3436. struct b43_wl *wl;
  3437. int err;
  3438. int first = 0;
  3439. wl = ssb_get_devtypedata(dev);
  3440. if (!wl) {
  3441. /* Probing the first core. Must setup common struct b43_wl */
  3442. first = 1;
  3443. err = b43_wireless_init(dev);
  3444. if (err)
  3445. goto out;
  3446. wl = ssb_get_devtypedata(dev);
  3447. B43_WARN_ON(!wl);
  3448. }
  3449. err = b43_one_core_attach(dev, wl);
  3450. if (err)
  3451. goto err_wireless_exit;
  3452. if (first) {
  3453. err = ieee80211_register_hw(wl->hw);
  3454. if (err)
  3455. goto err_one_core_detach;
  3456. }
  3457. out:
  3458. return err;
  3459. err_one_core_detach:
  3460. b43_one_core_detach(dev);
  3461. err_wireless_exit:
  3462. if (first)
  3463. b43_wireless_exit(dev, wl);
  3464. return err;
  3465. }
  3466. static void b43_remove(struct ssb_device *dev)
  3467. {
  3468. struct b43_wl *wl = ssb_get_devtypedata(dev);
  3469. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3470. B43_WARN_ON(!wl);
  3471. if (wl->current_dev == wldev)
  3472. ieee80211_unregister_hw(wl->hw);
  3473. b43_one_core_detach(dev);
  3474. if (list_empty(&wl->devlist)) {
  3475. /* Last core on the chip unregistered.
  3476. * We can destroy common struct b43_wl.
  3477. */
  3478. b43_wireless_exit(dev, wl);
  3479. }
  3480. }
  3481. /* Perform a hardware reset. This can be called from any context. */
  3482. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  3483. {
  3484. /* Must avoid requeueing, if we are in shutdown. */
  3485. if (b43_status(dev) < B43_STAT_INITIALIZED)
  3486. return;
  3487. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  3488. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  3489. }
  3490. #ifdef CONFIG_PM
  3491. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  3492. {
  3493. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3494. struct b43_wl *wl = wldev->wl;
  3495. b43dbg(wl, "Suspending...\n");
  3496. mutex_lock(&wl->mutex);
  3497. wldev->suspend_init_status = b43_status(wldev);
  3498. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  3499. b43_wireless_core_stop(wldev);
  3500. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  3501. b43_wireless_core_exit(wldev);
  3502. mutex_unlock(&wl->mutex);
  3503. b43dbg(wl, "Device suspended.\n");
  3504. return 0;
  3505. }
  3506. static int b43_resume(struct ssb_device *dev)
  3507. {
  3508. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  3509. struct b43_wl *wl = wldev->wl;
  3510. int err = 0;
  3511. b43dbg(wl, "Resuming...\n");
  3512. mutex_lock(&wl->mutex);
  3513. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  3514. err = b43_wireless_core_init(wldev);
  3515. if (err) {
  3516. b43err(wl, "Resume failed at core init\n");
  3517. goto out;
  3518. }
  3519. }
  3520. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  3521. err = b43_wireless_core_start(wldev);
  3522. if (err) {
  3523. b43_wireless_core_exit(wldev);
  3524. b43err(wl, "Resume failed at core start\n");
  3525. goto out;
  3526. }
  3527. }
  3528. mutex_unlock(&wl->mutex);
  3529. b43dbg(wl, "Device resumed.\n");
  3530. out:
  3531. return err;
  3532. }
  3533. #else /* CONFIG_PM */
  3534. # define b43_suspend NULL
  3535. # define b43_resume NULL
  3536. #endif /* CONFIG_PM */
  3537. static struct ssb_driver b43_ssb_driver = {
  3538. .name = KBUILD_MODNAME,
  3539. .id_table = b43_ssb_tbl,
  3540. .probe = b43_probe,
  3541. .remove = b43_remove,
  3542. .suspend = b43_suspend,
  3543. .resume = b43_resume,
  3544. };
  3545. static int __init b43_init(void)
  3546. {
  3547. int err;
  3548. b43_debugfs_init();
  3549. err = b43_pcmcia_init();
  3550. if (err)
  3551. goto err_dfs_exit;
  3552. err = ssb_driver_register(&b43_ssb_driver);
  3553. if (err)
  3554. goto err_pcmcia_exit;
  3555. return err;
  3556. err_pcmcia_exit:
  3557. b43_pcmcia_exit();
  3558. err_dfs_exit:
  3559. b43_debugfs_exit();
  3560. return err;
  3561. }
  3562. static void __exit b43_exit(void)
  3563. {
  3564. ssb_driver_unregister(&b43_ssb_driver);
  3565. b43_pcmcia_exit();
  3566. b43_debugfs_exit();
  3567. }
  3568. module_init(b43_init)
  3569. module_exit(b43_exit)