clk-divider.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  3. * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
  4. * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Adjustable divider clock implementation
  11. */
  12. #include <linux/clk-provider.h>
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/io.h>
  16. #include <linux/err.h>
  17. #include <linux/string.h>
  18. /*
  19. * DOC: basic adjustable divider clock that cannot gate
  20. *
  21. * Traits of this clock:
  22. * prepare - clk_prepare only ensures that parents are prepared
  23. * enable - clk_enable only ensures that parents are enabled
  24. * rate - rate is adjustable. clk->rate = parent->rate / divisor
  25. * parent - fixed parent. No clk_set_parent support
  26. */
  27. #define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
  28. #define div_mask(d) ((1 << (d->width)) - 1)
  29. static unsigned long clk_divider_recalc_rate(struct clk_hw *hw,
  30. unsigned long parent_rate)
  31. {
  32. struct clk_divider *divider = to_clk_divider(hw);
  33. unsigned int div;
  34. div = readl(divider->reg) >> divider->shift;
  35. div &= div_mask(divider);
  36. if (!(divider->flags & CLK_DIVIDER_ONE_BASED))
  37. div++;
  38. return parent_rate / div;
  39. }
  40. /*
  41. * The reverse of DIV_ROUND_UP: The maximum number which
  42. * divided by m is r
  43. */
  44. #define MULT_ROUND_UP(r, m) ((r) * (m) + (m) - 1)
  45. static int clk_divider_bestdiv(struct clk_hw *hw, unsigned long rate,
  46. unsigned long *best_parent_rate)
  47. {
  48. struct clk_divider *divider = to_clk_divider(hw);
  49. int i, bestdiv = 0;
  50. unsigned long parent_rate, best = 0, now, maxdiv;
  51. if (!rate)
  52. rate = 1;
  53. maxdiv = (1 << divider->width);
  54. if (divider->flags & CLK_DIVIDER_ONE_BASED)
  55. maxdiv--;
  56. if (!best_parent_rate) {
  57. parent_rate = __clk_get_rate(__clk_get_parent(hw->clk));
  58. bestdiv = DIV_ROUND_UP(parent_rate, rate);
  59. bestdiv = bestdiv == 0 ? 1 : bestdiv;
  60. bestdiv = bestdiv > maxdiv ? maxdiv : bestdiv;
  61. return bestdiv;
  62. }
  63. /*
  64. * The maximum divider we can use without overflowing
  65. * unsigned long in rate * i below
  66. */
  67. maxdiv = min(ULONG_MAX / rate, maxdiv);
  68. for (i = 1; i <= maxdiv; i++) {
  69. parent_rate = __clk_round_rate(__clk_get_parent(hw->clk),
  70. MULT_ROUND_UP(rate, i));
  71. now = parent_rate / i;
  72. if (now <= rate && now > best) {
  73. bestdiv = i;
  74. best = now;
  75. *best_parent_rate = parent_rate;
  76. }
  77. }
  78. if (!bestdiv) {
  79. bestdiv = (1 << divider->width);
  80. if (divider->flags & CLK_DIVIDER_ONE_BASED)
  81. bestdiv--;
  82. *best_parent_rate = __clk_round_rate(__clk_get_parent(hw->clk), 1);
  83. }
  84. return bestdiv;
  85. }
  86. static long clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
  87. unsigned long *prate)
  88. {
  89. int div;
  90. div = clk_divider_bestdiv(hw, rate, prate);
  91. if (prate)
  92. return *prate / div;
  93. else {
  94. unsigned long r;
  95. r = __clk_get_rate(__clk_get_parent(hw->clk));
  96. return r / div;
  97. }
  98. }
  99. static int clk_divider_set_rate(struct clk_hw *hw, unsigned long rate)
  100. {
  101. struct clk_divider *divider = to_clk_divider(hw);
  102. unsigned int div;
  103. unsigned long flags = 0;
  104. u32 val;
  105. div = __clk_get_rate(__clk_get_parent(hw->clk)) / rate;
  106. if (!(divider->flags & CLK_DIVIDER_ONE_BASED))
  107. div--;
  108. if (div > div_mask(divider))
  109. div = div_mask(divider);
  110. if (divider->lock)
  111. spin_lock_irqsave(divider->lock, flags);
  112. val = readl(divider->reg);
  113. val &= ~(div_mask(divider) << divider->shift);
  114. val |= div << divider->shift;
  115. writel(val, divider->reg);
  116. if (divider->lock)
  117. spin_unlock_irqrestore(divider->lock, flags);
  118. return 0;
  119. }
  120. const struct clk_ops clk_divider_ops = {
  121. .recalc_rate = clk_divider_recalc_rate,
  122. .round_rate = clk_divider_round_rate,
  123. .set_rate = clk_divider_set_rate,
  124. };
  125. EXPORT_SYMBOL_GPL(clk_divider_ops);
  126. /**
  127. * clk_register_divider - register a divider clock with the clock framework
  128. * @dev: device registering this clock
  129. * @name: name of this clock
  130. * @parent_name: name of clock's parent
  131. * @flags: framework-specific flags
  132. * @reg: register address to adjust divider
  133. * @shift: number of bits to shift the bitfield
  134. * @width: width of the bitfield
  135. * @clk_divider_flags: divider-specific flags for this clock
  136. * @lock: shared register lock for this clock
  137. */
  138. struct clk *clk_register_divider(struct device *dev, const char *name,
  139. const char *parent_name, unsigned long flags,
  140. void __iomem *reg, u8 shift, u8 width,
  141. u8 clk_divider_flags, spinlock_t *lock)
  142. {
  143. struct clk_divider *div;
  144. struct clk *clk;
  145. /* allocate the divider */
  146. div = kzalloc(sizeof(struct clk_divider), GFP_KERNEL);
  147. if (!div) {
  148. pr_err("%s: could not allocate divider clk\n", __func__);
  149. return ERR_PTR(-ENOMEM);
  150. }
  151. /* struct clk_divider assignments */
  152. div->reg = reg;
  153. div->shift = shift;
  154. div->width = width;
  155. div->flags = clk_divider_flags;
  156. div->lock = lock;
  157. /* register the clock */
  158. clk = clk_register(dev, name,
  159. &clk_divider_ops, &div->hw,
  160. (parent_name ? &parent_name: NULL),
  161. (parent_name ? 1 : 0),
  162. flags);
  163. if (IS_ERR(clk))
  164. kfree(div);
  165. return clk;
  166. }