i2c-eg20t.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; version 2 of the License.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/i2c.h>
  23. #include <linux/fs.h>
  24. #include <linux/io.h>
  25. #include <linux/types.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/jiffies.h>
  28. #include <linux/pci.h>
  29. #include <linux/mutex.h>
  30. #include <linux/ktime.h>
  31. #include <linux/slab.h>
  32. #define PCH_EVENT_SET 0 /* I2C Interrupt Event Set Status */
  33. #define PCH_EVENT_NONE 1 /* I2C Interrupt Event Clear Status */
  34. #define PCH_MAX_CLK 100000 /* Maximum Clock speed in MHz */
  35. #define PCH_BUFFER_MODE_ENABLE 0x0002 /* flag for Buffer mode enable */
  36. #define PCH_EEPROM_SW_RST_MODE_ENABLE 0x0008 /* EEPROM SW RST enable flag */
  37. #define PCH_I2CSADR 0x00 /* I2C slave address register */
  38. #define PCH_I2CCTL 0x04 /* I2C control register */
  39. #define PCH_I2CSR 0x08 /* I2C status register */
  40. #define PCH_I2CDR 0x0C /* I2C data register */
  41. #define PCH_I2CMON 0x10 /* I2C bus monitor register */
  42. #define PCH_I2CBC 0x14 /* I2C bus transfer rate setup counter */
  43. #define PCH_I2CMOD 0x18 /* I2C mode register */
  44. #define PCH_I2CBUFSLV 0x1C /* I2C buffer mode slave address register */
  45. #define PCH_I2CBUFSUB 0x20 /* I2C buffer mode subaddress register */
  46. #define PCH_I2CBUFFOR 0x24 /* I2C buffer mode format register */
  47. #define PCH_I2CBUFCTL 0x28 /* I2C buffer mode control register */
  48. #define PCH_I2CBUFMSK 0x2C /* I2C buffer mode interrupt mask register */
  49. #define PCH_I2CBUFSTA 0x30 /* I2C buffer mode status register */
  50. #define PCH_I2CBUFLEV 0x34 /* I2C buffer mode level register */
  51. #define PCH_I2CESRFOR 0x38 /* EEPROM software reset mode format register */
  52. #define PCH_I2CESRCTL 0x3C /* EEPROM software reset mode ctrl register */
  53. #define PCH_I2CESRMSK 0x40 /* EEPROM software reset mode */
  54. #define PCH_I2CESRSTA 0x44 /* EEPROM software reset mode status register */
  55. #define PCH_I2CTMR 0x48 /* I2C timer register */
  56. #define PCH_I2CSRST 0xFC /* I2C reset register */
  57. #define PCH_I2CNF 0xF8 /* I2C noise filter register */
  58. #define BUS_IDLE_TIMEOUT 20
  59. #define PCH_I2CCTL_I2CMEN 0x0080
  60. #define TEN_BIT_ADDR_DEFAULT 0xF000
  61. #define TEN_BIT_ADDR_MASK 0xF0
  62. #define PCH_START 0x0020
  63. #define PCH_ESR_START 0x0001
  64. #define PCH_BUFF_START 0x1
  65. #define PCH_REPSTART 0x0004
  66. #define PCH_ACK 0x0008
  67. #define PCH_GETACK 0x0001
  68. #define CLR_REG 0x0
  69. #define I2C_RD 0x1
  70. #define I2CMCF_BIT 0x0080
  71. #define I2CMIF_BIT 0x0002
  72. #define I2CMAL_BIT 0x0010
  73. #define I2CBMFI_BIT 0x0001
  74. #define I2CBMAL_BIT 0x0002
  75. #define I2CBMNA_BIT 0x0004
  76. #define I2CBMTO_BIT 0x0008
  77. #define I2CBMIS_BIT 0x0010
  78. #define I2CESRFI_BIT 0X0001
  79. #define I2CESRTO_BIT 0x0002
  80. #define I2CESRFIIE_BIT 0x1
  81. #define I2CESRTOIE_BIT 0x2
  82. #define I2CBMDZ_BIT 0x0040
  83. #define I2CBMAG_BIT 0x0020
  84. #define I2CMBB_BIT 0x0020
  85. #define BUFFER_MODE_MASK (I2CBMFI_BIT | I2CBMAL_BIT | I2CBMNA_BIT | \
  86. I2CBMTO_BIT | I2CBMIS_BIT)
  87. #define I2C_ADDR_MSK 0xFF
  88. #define I2C_MSB_2B_MSK 0x300
  89. #define FAST_MODE_CLK 400
  90. #define FAST_MODE_EN 0x0001
  91. #define SUB_ADDR_LEN_MAX 4
  92. #define BUF_LEN_MAX 32
  93. #define PCH_BUFFER_MODE 0x1
  94. #define EEPROM_SW_RST_MODE 0x0002
  95. #define NORMAL_INTR_ENBL 0x0300
  96. #define EEPROM_RST_INTR_ENBL (I2CESRFIIE_BIT | I2CESRTOIE_BIT)
  97. #define EEPROM_RST_INTR_DISBL 0x0
  98. #define BUFFER_MODE_INTR_ENBL 0x001F
  99. #define BUFFER_MODE_INTR_DISBL 0x0
  100. #define NORMAL_MODE 0x0
  101. #define BUFFER_MODE 0x1
  102. #define EEPROM_SR_MODE 0x2
  103. #define I2C_TX_MODE 0x0010
  104. #define PCH_BUF_TX 0xFFF7
  105. #define PCH_BUF_RD 0x0008
  106. #define I2C_ERROR_MASK (I2CESRTO_EVENT | I2CBMIS_EVENT | I2CBMTO_EVENT | \
  107. I2CBMNA_EVENT | I2CBMAL_EVENT | I2CMAL_EVENT)
  108. #define I2CMAL_EVENT 0x0001
  109. #define I2CMCF_EVENT 0x0002
  110. #define I2CBMFI_EVENT 0x0004
  111. #define I2CBMAL_EVENT 0x0008
  112. #define I2CBMNA_EVENT 0x0010
  113. #define I2CBMTO_EVENT 0x0020
  114. #define I2CBMIS_EVENT 0x0040
  115. #define I2CESRFI_EVENT 0x0080
  116. #define I2CESRTO_EVENT 0x0100
  117. #define PCI_DEVICE_ID_PCH_I2C 0x8817
  118. #define pch_dbg(adap, fmt, arg...) \
  119. dev_dbg(adap->pch_adapter.dev.parent, "%s :" fmt, __func__, ##arg)
  120. #define pch_err(adap, fmt, arg...) \
  121. dev_err(adap->pch_adapter.dev.parent, "%s :" fmt, __func__, ##arg)
  122. #define pch_pci_err(pdev, fmt, arg...) \
  123. dev_err(&pdev->dev, "%s :" fmt, __func__, ##arg)
  124. #define pch_pci_dbg(pdev, fmt, arg...) \
  125. dev_dbg(&pdev->dev, "%s :" fmt, __func__, ##arg)
  126. /**
  127. * struct i2c_algo_pch_data - for I2C driver functionalities
  128. * @pch_adapter: stores the reference to i2c_adapter structure
  129. * @p_adapter_info: stores the reference to adapter_info structure
  130. * @pch_base_address: specifies the remapped base address
  131. * @pch_buff_mode_en: specifies if buffer mode is enabled
  132. * @pch_event_flag: specifies occurrence of interrupt events
  133. * @pch_i2c_xfer_in_progress: specifies whether the transfer is completed
  134. */
  135. struct i2c_algo_pch_data {
  136. struct i2c_adapter pch_adapter;
  137. struct adapter_info *p_adapter_info;
  138. void __iomem *pch_base_address;
  139. int pch_buff_mode_en;
  140. u32 pch_event_flag;
  141. bool pch_i2c_xfer_in_progress;
  142. };
  143. /**
  144. * struct adapter_info - This structure holds the adapter information for the
  145. PCH i2c controller
  146. * @pch_data: stores a list of i2c_algo_pch_data
  147. * @pch_i2c_suspended: specifies whether the system is suspended or not
  148. * perhaps with more lines and words.
  149. *
  150. * pch_data has as many elements as maximum I2C channels
  151. */
  152. struct adapter_info {
  153. struct i2c_algo_pch_data pch_data;
  154. bool pch_i2c_suspended;
  155. };
  156. static int pch_i2c_speed = 100; /* I2C bus speed in Kbps */
  157. static int pch_clk = 50000; /* specifies I2C clock speed in KHz */
  158. static wait_queue_head_t pch_event;
  159. static DEFINE_MUTEX(pch_mutex);
  160. static struct pci_device_id __devinitdata pch_pcidev_id[] = {
  161. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_PCH_I2C)},
  162. {0,}
  163. };
  164. static irqreturn_t pch_i2c_handler(int irq, void *pData);
  165. static inline void pch_setbit(void __iomem *addr, u32 offset, u32 bitmask)
  166. {
  167. u32 val;
  168. val = ioread32(addr + offset);
  169. val |= bitmask;
  170. iowrite32(val, addr + offset);
  171. }
  172. static inline void pch_clrbit(void __iomem *addr, u32 offset, u32 bitmask)
  173. {
  174. u32 val;
  175. val = ioread32(addr + offset);
  176. val &= (~bitmask);
  177. iowrite32(val, addr + offset);
  178. }
  179. /**
  180. * pch_i2c_init() - hardware initialization of I2C module
  181. * @adap: Pointer to struct i2c_algo_pch_data.
  182. */
  183. static void pch_i2c_init(struct i2c_algo_pch_data *adap)
  184. {
  185. void __iomem *p = adap->pch_base_address;
  186. u32 pch_i2cbc;
  187. u32 pch_i2ctmr;
  188. u32 reg_value;
  189. /* reset I2C controller */
  190. iowrite32(0x01, p + PCH_I2CSRST);
  191. msleep(20);
  192. iowrite32(0x0, p + PCH_I2CSRST);
  193. /* Initialize I2C registers */
  194. iowrite32(0x21, p + PCH_I2CNF);
  195. pch_setbit(adap->pch_base_address, PCH_I2CCTL,
  196. PCH_I2CCTL_I2CMEN);
  197. if (pch_i2c_speed != 400)
  198. pch_i2c_speed = 100;
  199. reg_value = PCH_I2CCTL_I2CMEN;
  200. if (pch_i2c_speed == FAST_MODE_CLK) {
  201. reg_value |= FAST_MODE_EN;
  202. pch_dbg(adap, "Fast mode enabled\n");
  203. }
  204. if (pch_clk > PCH_MAX_CLK)
  205. pch_clk = 62500;
  206. pch_i2cbc = (pch_clk + (pch_i2c_speed * 4)) / pch_i2c_speed * 8;
  207. /* Set transfer speed in I2CBC */
  208. iowrite32(pch_i2cbc, p + PCH_I2CBC);
  209. pch_i2ctmr = (pch_clk) / 8;
  210. iowrite32(pch_i2ctmr, p + PCH_I2CTMR);
  211. reg_value |= NORMAL_INTR_ENBL; /* Enable interrupts in normal mode */
  212. iowrite32(reg_value, p + PCH_I2CCTL);
  213. pch_dbg(adap,
  214. "I2CCTL=%x pch_i2cbc=%x pch_i2ctmr=%x Enable interrupts\n",
  215. ioread32(p + PCH_I2CCTL), pch_i2cbc, pch_i2ctmr);
  216. init_waitqueue_head(&pch_event);
  217. }
  218. static inline bool ktime_lt(const ktime_t cmp1, const ktime_t cmp2)
  219. {
  220. return cmp1.tv64 < cmp2.tv64;
  221. }
  222. /**
  223. * pch_i2c_wait_for_bus_idle() - check the status of bus.
  224. * @adap: Pointer to struct i2c_algo_pch_data.
  225. * @timeout: waiting time counter (us).
  226. */
  227. static s32 pch_i2c_wait_for_bus_idle(struct i2c_algo_pch_data *adap,
  228. s32 timeout)
  229. {
  230. void __iomem *p = adap->pch_base_address;
  231. /* MAX timeout value is timeout*1000*1000nsec */
  232. ktime_t ns_val = ktime_add_ns(ktime_get(), timeout*1000*1000);
  233. do {
  234. if ((ioread32(p + PCH_I2CSR) & I2CMBB_BIT) == 0)
  235. break;
  236. msleep(20);
  237. } while (ktime_lt(ktime_get(), ns_val));
  238. pch_dbg(adap, "I2CSR = %x\n", ioread32(p + PCH_I2CSR));
  239. if (timeout == 0) {
  240. pch_err(adap, "%s: Timeout Error.return%d\n", __func__, -ETIME);
  241. return -ETIME;
  242. }
  243. return 0;
  244. }
  245. /**
  246. * pch_i2c_start() - Generate I2C start condition in normal mode.
  247. * @adap: Pointer to struct i2c_algo_pch_data.
  248. *
  249. * Generate I2C start condition in normal mode by setting I2CCTL.I2CMSTA to 1.
  250. */
  251. static void pch_i2c_start(struct i2c_algo_pch_data *adap)
  252. {
  253. void __iomem *p = adap->pch_base_address;
  254. pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
  255. pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_START);
  256. }
  257. /**
  258. * pch_i2c_wait_for_xfer_complete() - initiates a wait for the tx complete event
  259. * @adap: Pointer to struct i2c_algo_pch_data.
  260. */
  261. static s32 pch_i2c_wait_for_xfer_complete(struct i2c_algo_pch_data *adap)
  262. {
  263. s32 ret;
  264. ret = wait_event_timeout(pch_event,
  265. (adap->pch_event_flag != 0), msecs_to_jiffies(50));
  266. if (ret < 0) {
  267. pch_err(adap, "timeout: %x\n", adap->pch_event_flag);
  268. return ret;
  269. }
  270. if (ret == 0) {
  271. pch_err(adap, "timeout: %x\n", adap->pch_event_flag);
  272. return -ETIMEDOUT;
  273. }
  274. if (adap->pch_event_flag & I2C_ERROR_MASK) {
  275. pch_err(adap, "error bits set: %x\n", adap->pch_event_flag);
  276. return -EIO;
  277. }
  278. adap->pch_event_flag = 0;
  279. return 0;
  280. }
  281. /**
  282. * pch_i2c_getack() - to confirm ACK/NACK
  283. * @adap: Pointer to struct i2c_algo_pch_data.
  284. */
  285. static s32 pch_i2c_getack(struct i2c_algo_pch_data *adap)
  286. {
  287. u32 reg_val;
  288. void __iomem *p = adap->pch_base_address;
  289. reg_val = ioread32(p + PCH_I2CSR) & PCH_GETACK;
  290. if (reg_val != 0) {
  291. pch_err(adap, "return%d\n", -EPROTO);
  292. return -EPROTO;
  293. }
  294. return 0;
  295. }
  296. /**
  297. * pch_i2c_stop() - generate stop condition in normal mode.
  298. * @adap: Pointer to struct i2c_algo_pch_data.
  299. */
  300. static void pch_i2c_stop(struct i2c_algo_pch_data *adap)
  301. {
  302. void __iomem *p = adap->pch_base_address;
  303. pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
  304. /* clear the start bit */
  305. pch_clrbit(adap->pch_base_address, PCH_I2CCTL, PCH_START);
  306. }
  307. /**
  308. * pch_i2c_repstart() - generate repeated start condition in normal mode
  309. * @adap: Pointer to struct i2c_algo_pch_data.
  310. */
  311. static void pch_i2c_repstart(struct i2c_algo_pch_data *adap)
  312. {
  313. void __iomem *p = adap->pch_base_address;
  314. pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
  315. pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_REPSTART);
  316. }
  317. /**
  318. * pch_i2c_writebytes() - write data to I2C bus in normal mode
  319. * @i2c_adap: Pointer to the struct i2c_adapter.
  320. * @last: specifies whether last message or not.
  321. * In the case of compound mode it will be 1 for last message,
  322. * otherwise 0.
  323. * @first: specifies whether first message or not.
  324. * 1 for first message otherwise 0.
  325. */
  326. static s32 pch_i2c_writebytes(struct i2c_adapter *i2c_adap,
  327. struct i2c_msg *msgs, u32 last, u32 first)
  328. {
  329. struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
  330. u8 *buf;
  331. u32 length;
  332. u32 addr;
  333. u32 addr_2_msb;
  334. u32 addr_8_lsb;
  335. s32 wrcount;
  336. void __iomem *p = adap->pch_base_address;
  337. length = msgs->len;
  338. buf = msgs->buf;
  339. addr = msgs->addr;
  340. /* enable master tx */
  341. pch_setbit(adap->pch_base_address, PCH_I2CCTL, I2C_TX_MODE);
  342. pch_dbg(adap, "I2CCTL = %x msgs->len = %d\n", ioread32(p + PCH_I2CCTL),
  343. length);
  344. if (first) {
  345. if (pch_i2c_wait_for_bus_idle(adap, BUS_IDLE_TIMEOUT) == -ETIME)
  346. return -ETIME;
  347. }
  348. if (msgs->flags & I2C_M_TEN) {
  349. addr_2_msb = ((addr & I2C_MSB_2B_MSK) >> 7);
  350. iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK, p + PCH_I2CDR);
  351. if (first)
  352. pch_i2c_start(adap);
  353. if (pch_i2c_wait_for_xfer_complete(adap) == 0 &&
  354. pch_i2c_getack(adap) == 0) {
  355. addr_8_lsb = (addr & I2C_ADDR_MSK);
  356. iowrite32(addr_8_lsb, p + PCH_I2CDR);
  357. } else {
  358. pch_i2c_stop(adap);
  359. return -ETIME;
  360. }
  361. } else {
  362. /* set 7 bit slave address and R/W bit as 0 */
  363. iowrite32(addr << 1, p + PCH_I2CDR);
  364. if (first)
  365. pch_i2c_start(adap);
  366. }
  367. if ((pch_i2c_wait_for_xfer_complete(adap) == 0) &&
  368. (pch_i2c_getack(adap) == 0)) {
  369. for (wrcount = 0; wrcount < length; ++wrcount) {
  370. /* write buffer value to I2C data register */
  371. iowrite32(buf[wrcount], p + PCH_I2CDR);
  372. pch_dbg(adap, "writing %x to Data register\n",
  373. buf[wrcount]);
  374. if (pch_i2c_wait_for_xfer_complete(adap) != 0)
  375. return -ETIME;
  376. if (pch_i2c_getack(adap))
  377. return -EIO;
  378. }
  379. /* check if this is the last message */
  380. if (last)
  381. pch_i2c_stop(adap);
  382. else
  383. pch_i2c_repstart(adap);
  384. } else {
  385. pch_i2c_stop(adap);
  386. return -EIO;
  387. }
  388. pch_dbg(adap, "return=%d\n", wrcount);
  389. return wrcount;
  390. }
  391. /**
  392. * pch_i2c_sendack() - send ACK
  393. * @adap: Pointer to struct i2c_algo_pch_data.
  394. */
  395. static void pch_i2c_sendack(struct i2c_algo_pch_data *adap)
  396. {
  397. void __iomem *p = adap->pch_base_address;
  398. pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
  399. pch_clrbit(adap->pch_base_address, PCH_I2CCTL, PCH_ACK);
  400. }
  401. /**
  402. * pch_i2c_sendnack() - send NACK
  403. * @adap: Pointer to struct i2c_algo_pch_data.
  404. */
  405. static void pch_i2c_sendnack(struct i2c_algo_pch_data *adap)
  406. {
  407. void __iomem *p = adap->pch_base_address;
  408. pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
  409. pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_ACK);
  410. }
  411. /**
  412. * pch_i2c_readbytes() - read data from I2C bus in normal mode.
  413. * @i2c_adap: Pointer to the struct i2c_adapter.
  414. * @msgs: Pointer to i2c_msg structure.
  415. * @last: specifies whether last message or not.
  416. * @first: specifies whether first message or not.
  417. */
  418. s32 pch_i2c_readbytes(struct i2c_adapter *i2c_adap, struct i2c_msg *msgs,
  419. u32 last, u32 first)
  420. {
  421. struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
  422. u8 *buf;
  423. u32 count;
  424. u32 length;
  425. u32 addr;
  426. u32 addr_2_msb;
  427. void __iomem *p = adap->pch_base_address;
  428. length = msgs->len;
  429. buf = msgs->buf;
  430. addr = msgs->addr;
  431. /* enable master reception */
  432. pch_clrbit(adap->pch_base_address, PCH_I2CCTL, I2C_TX_MODE);
  433. if (first) {
  434. if (pch_i2c_wait_for_bus_idle(adap, BUS_IDLE_TIMEOUT) == -ETIME)
  435. return -ETIME;
  436. }
  437. if (msgs->flags & I2C_M_TEN) {
  438. addr_2_msb = (((addr & I2C_MSB_2B_MSK) >> 7) | (I2C_RD));
  439. iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK, p + PCH_I2CDR);
  440. } else {
  441. /* 7 address bits + R/W bit */
  442. addr = (((addr) << 1) | (I2C_RD));
  443. iowrite32(addr, p + PCH_I2CDR);
  444. }
  445. /* check if it is the first message */
  446. if (first)
  447. pch_i2c_start(adap);
  448. if ((pch_i2c_wait_for_xfer_complete(adap) == 0) &&
  449. (pch_i2c_getack(adap) == 0)) {
  450. pch_dbg(adap, "return %d\n", 0);
  451. if (length == 0) {
  452. pch_i2c_stop(adap);
  453. ioread32(p + PCH_I2CDR); /* Dummy read needs */
  454. count = length;
  455. } else {
  456. int read_index;
  457. int loop;
  458. pch_i2c_sendack(adap);
  459. /* Dummy read */
  460. for (loop = 1, read_index = 0; loop < length; loop++) {
  461. buf[read_index] = ioread32(p + PCH_I2CDR);
  462. if (loop != 1)
  463. read_index++;
  464. if (pch_i2c_wait_for_xfer_complete(adap) != 0) {
  465. pch_i2c_stop(adap);
  466. return -ETIME;
  467. }
  468. } /* end for */
  469. pch_i2c_sendnack(adap);
  470. buf[read_index] = ioread32(p + PCH_I2CDR);
  471. if (length != 1)
  472. read_index++;
  473. if (pch_i2c_wait_for_xfer_complete(adap) == 0) {
  474. if (last)
  475. pch_i2c_stop(adap);
  476. else
  477. pch_i2c_repstart(adap);
  478. buf[read_index++] = ioread32(p + PCH_I2CDR);
  479. count = read_index;
  480. } else {
  481. count = -ETIME;
  482. }
  483. }
  484. } else {
  485. count = -ETIME;
  486. pch_i2c_stop(adap);
  487. }
  488. return count;
  489. }
  490. /**
  491. * pch_i2c_cb_ch0() - Interrupt handler Call back function
  492. * @adap: Pointer to struct i2c_algo_pch_data.
  493. */
  494. static void pch_i2c_cb_ch0(struct i2c_algo_pch_data *adap)
  495. {
  496. u32 sts;
  497. void __iomem *p = adap->pch_base_address;
  498. sts = ioread32(p + PCH_I2CSR);
  499. sts &= (I2CMAL_BIT | I2CMCF_BIT | I2CMIF_BIT);
  500. if (sts & I2CMAL_BIT)
  501. adap->pch_event_flag |= I2CMAL_EVENT;
  502. if (sts & I2CMCF_BIT)
  503. adap->pch_event_flag |= I2CMCF_EVENT;
  504. /* clear the applicable bits */
  505. pch_clrbit(adap->pch_base_address, PCH_I2CSR, sts);
  506. pch_dbg(adap, "PCH_I2CSR = %x\n", ioread32(p + PCH_I2CSR));
  507. wake_up(&pch_event);
  508. }
  509. /**
  510. * pch_i2c_handler() - interrupt handler for the PCH I2C controller
  511. * @irq: irq number.
  512. * @pData: cookie passed back to the handler function.
  513. */
  514. static irqreturn_t pch_i2c_handler(int irq, void *pData)
  515. {
  516. s32 reg_val;
  517. struct i2c_algo_pch_data *adap_data = (struct i2c_algo_pch_data *)pData;
  518. void __iomem *p = adap_data->pch_base_address;
  519. u32 mode = ioread32(p + PCH_I2CMOD) & (BUFFER_MODE | EEPROM_SR_MODE);
  520. if (mode != NORMAL_MODE) {
  521. pch_err(adap_data, "I2C mode is not supported\n");
  522. return IRQ_NONE;
  523. }
  524. reg_val = ioread32(p + PCH_I2CSR);
  525. if (reg_val & (I2CMAL_BIT | I2CMCF_BIT | I2CMIF_BIT))
  526. pch_i2c_cb_ch0(adap_data);
  527. else
  528. return IRQ_NONE;
  529. return IRQ_HANDLED;
  530. }
  531. /**
  532. * pch_i2c_xfer() - Reading adnd writing data through I2C bus
  533. * @i2c_adap: Pointer to the struct i2c_adapter.
  534. * @msgs: Pointer to i2c_msg structure.
  535. * @num: number of messages.
  536. */
  537. static s32 pch_i2c_xfer(struct i2c_adapter *i2c_adap,
  538. struct i2c_msg *msgs, s32 num)
  539. {
  540. struct i2c_msg *pmsg;
  541. u32 i = 0;
  542. u32 status;
  543. u32 msglen;
  544. u32 subaddrlen;
  545. s32 ret;
  546. struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
  547. ret = mutex_lock_interruptible(&pch_mutex);
  548. if (ret)
  549. return -ERESTARTSYS;
  550. if (adap->p_adapter_info->pch_i2c_suspended) {
  551. mutex_unlock(&pch_mutex);
  552. return -EBUSY;
  553. }
  554. pch_dbg(adap, "adap->p_adapter_info->pch_i2c_suspended is %d\n",
  555. adap->p_adapter_info->pch_i2c_suspended);
  556. /* transfer not completed */
  557. adap->pch_i2c_xfer_in_progress = true;
  558. pmsg = &msgs[0];
  559. pmsg->flags |= adap->pch_buff_mode_en;
  560. status = pmsg->flags;
  561. pch_dbg(adap,
  562. "After invoking I2C_MODE_SEL :flag= 0x%x\n", status);
  563. /* calculate sub address length and message length */
  564. /* these are applicable only for buffer mode */
  565. subaddrlen = pmsg->buf[0];
  566. /* calculate actual message length excluding
  567. * the sub address fields */
  568. msglen = (pmsg->len) - (subaddrlen + 1);
  569. if (status & (I2C_M_RD)) {
  570. pch_dbg(adap, "invoking pch_i2c_readbytes\n");
  571. ret = pch_i2c_readbytes(i2c_adap, pmsg, (i + 1 == num),
  572. (i == 0));
  573. } else {
  574. pch_dbg(adap, "invoking pch_i2c_writebytes\n");
  575. ret = pch_i2c_writebytes(i2c_adap, pmsg, (i + 1 == num),
  576. (i == 0));
  577. }
  578. adap->pch_i2c_xfer_in_progress = false; /* transfer completed */
  579. mutex_unlock(&pch_mutex);
  580. return ret;
  581. }
  582. /**
  583. * pch_i2c_func() - return the functionality of the I2C driver
  584. * @adap: Pointer to struct i2c_algo_pch_data.
  585. */
  586. static u32 pch_i2c_func(struct i2c_adapter *adap)
  587. {
  588. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR;
  589. }
  590. static struct i2c_algorithm pch_algorithm = {
  591. .master_xfer = pch_i2c_xfer,
  592. .functionality = pch_i2c_func
  593. };
  594. /**
  595. * pch_i2c_disbl_int() - Disable PCH I2C interrupts
  596. * @adap: Pointer to struct i2c_algo_pch_data.
  597. */
  598. static void pch_i2c_disbl_int(struct i2c_algo_pch_data *adap)
  599. {
  600. void __iomem *p = adap->pch_base_address;
  601. pch_clrbit(adap->pch_base_address, PCH_I2CCTL, NORMAL_INTR_ENBL);
  602. iowrite32(EEPROM_RST_INTR_DISBL, p + PCH_I2CESRMSK);
  603. iowrite32(BUFFER_MODE_INTR_DISBL, p + PCH_I2CBUFMSK);
  604. }
  605. static int __devinit pch_i2c_probe(struct pci_dev *pdev,
  606. const struct pci_device_id *id)
  607. {
  608. void __iomem *base_addr;
  609. s32 ret;
  610. struct adapter_info *adap_info;
  611. pch_pci_dbg(pdev, "Entered.\n");
  612. adap_info = kzalloc((sizeof(struct adapter_info)), GFP_KERNEL);
  613. if (adap_info == NULL) {
  614. pch_pci_err(pdev, "Memory allocation FAILED\n");
  615. return -ENOMEM;
  616. }
  617. ret = pci_enable_device(pdev);
  618. if (ret) {
  619. pch_pci_err(pdev, "pci_enable_device FAILED\n");
  620. goto err_pci_enable;
  621. }
  622. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  623. if (ret) {
  624. pch_pci_err(pdev, "pci_request_regions FAILED\n");
  625. goto err_pci_req;
  626. }
  627. base_addr = pci_iomap(pdev, 1, 0);
  628. if (base_addr == NULL) {
  629. pch_pci_err(pdev, "pci_iomap FAILED\n");
  630. ret = -ENOMEM;
  631. goto err_pci_iomap;
  632. }
  633. adap_info->pch_i2c_suspended = false;
  634. adap_info->pch_data.p_adapter_info = adap_info;
  635. adap_info->pch_data.pch_adapter.owner = THIS_MODULE;
  636. adap_info->pch_data.pch_adapter.class = I2C_CLASS_HWMON;
  637. strcpy(adap_info->pch_data.pch_adapter.name, KBUILD_MODNAME);
  638. adap_info->pch_data.pch_adapter.algo = &pch_algorithm;
  639. adap_info->pch_data.pch_adapter.algo_data =
  640. &adap_info->pch_data;
  641. /* (i * 0x80) + base_addr; */
  642. adap_info->pch_data.pch_base_address = base_addr;
  643. adap_info->pch_data.pch_adapter.dev.parent = &pdev->dev;
  644. ret = i2c_add_adapter(&(adap_info->pch_data.pch_adapter));
  645. if (ret) {
  646. pch_pci_err(pdev, "i2c_add_adapter FAILED\n");
  647. goto err_i2c_add_adapter;
  648. }
  649. pch_i2c_init(&adap_info->pch_data);
  650. ret = request_irq(pdev->irq, pch_i2c_handler, IRQF_SHARED,
  651. KBUILD_MODNAME, &adap_info->pch_data);
  652. if (ret) {
  653. pch_pci_err(pdev, "request_irq FAILED\n");
  654. goto err_request_irq;
  655. }
  656. pci_set_drvdata(pdev, adap_info);
  657. pch_pci_dbg(pdev, "returns %d.\n", ret);
  658. return 0;
  659. err_request_irq:
  660. i2c_del_adapter(&(adap_info->pch_data.pch_adapter));
  661. err_i2c_add_adapter:
  662. pci_iounmap(pdev, base_addr);
  663. err_pci_iomap:
  664. pci_release_regions(pdev);
  665. err_pci_req:
  666. pci_disable_device(pdev);
  667. err_pci_enable:
  668. kfree(adap_info);
  669. return ret;
  670. }
  671. static void __devexit pch_i2c_remove(struct pci_dev *pdev)
  672. {
  673. struct adapter_info *adap_info = pci_get_drvdata(pdev);
  674. pch_i2c_disbl_int(&adap_info->pch_data);
  675. free_irq(pdev->irq, &adap_info->pch_data);
  676. i2c_del_adapter(&(adap_info->pch_data.pch_adapter));
  677. if (adap_info->pch_data.pch_base_address) {
  678. pci_iounmap(pdev, adap_info->pch_data.pch_base_address);
  679. adap_info->pch_data.pch_base_address = 0;
  680. }
  681. pci_set_drvdata(pdev, NULL);
  682. pci_release_regions(pdev);
  683. pci_disable_device(pdev);
  684. kfree(adap_info);
  685. }
  686. #ifdef CONFIG_PM
  687. static int pch_i2c_suspend(struct pci_dev *pdev, pm_message_t state)
  688. {
  689. int ret;
  690. struct adapter_info *adap_info = pci_get_drvdata(pdev);
  691. void __iomem *p = adap_info->pch_data.pch_base_address;
  692. adap_info->pch_i2c_suspended = true;
  693. while ((adap_info->pch_data.pch_i2c_xfer_in_progress)) {
  694. /* Wait until all channel transfers are completed */
  695. msleep(20);
  696. }
  697. /* Disable the i2c interrupts */
  698. pch_i2c_disbl_int(&adap_info->pch_data);
  699. pch_pci_dbg(pdev, "I2CSR = %x I2CBUFSTA = %x I2CESRSTA = %x "
  700. "invoked function pch_i2c_disbl_int successfully\n",
  701. ioread32(p + PCH_I2CSR), ioread32(p + PCH_I2CBUFSTA),
  702. ioread32(p + PCH_I2CESRSTA));
  703. ret = pci_save_state(pdev);
  704. if (ret) {
  705. pch_pci_err(pdev, "pci_save_state\n");
  706. return ret;
  707. }
  708. pci_enable_wake(pdev, PCI_D3hot, 0);
  709. pci_disable_device(pdev);
  710. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  711. return 0;
  712. }
  713. static int pch_i2c_resume(struct pci_dev *pdev)
  714. {
  715. struct adapter_info *adap_info = pci_get_drvdata(pdev);
  716. pci_set_power_state(pdev, PCI_D0);
  717. pci_restore_state(pdev);
  718. if (pci_enable_device(pdev) < 0) {
  719. pch_pci_err(pdev, "pch_i2c_resume:pci_enable_device FAILED\n");
  720. return -EIO;
  721. }
  722. pci_enable_wake(pdev, PCI_D3hot, 0);
  723. pch_i2c_init(&adap_info->pch_data);
  724. adap_info->pch_i2c_suspended = false;
  725. return 0;
  726. }
  727. #else
  728. #define pch_i2c_suspend NULL
  729. #define pch_i2c_resume NULL
  730. #endif
  731. static struct pci_driver pch_pcidriver = {
  732. .name = KBUILD_MODNAME,
  733. .id_table = pch_pcidev_id,
  734. .probe = pch_i2c_probe,
  735. .remove = __devexit_p(pch_i2c_remove),
  736. .suspend = pch_i2c_suspend,
  737. .resume = pch_i2c_resume
  738. };
  739. static int __init pch_pci_init(void)
  740. {
  741. return pci_register_driver(&pch_pcidriver);
  742. }
  743. module_init(pch_pci_init);
  744. static void __exit pch_pci_exit(void)
  745. {
  746. pci_unregister_driver(&pch_pcidriver);
  747. }
  748. module_exit(pch_pci_exit);
  749. MODULE_DESCRIPTION("PCH I2C PCI Driver");
  750. MODULE_LICENSE("GPL");
  751. MODULE_AUTHOR("Tomoya MORINAGA. <tomoya-linux@dsn.okisemi.com>");
  752. module_param(pch_i2c_speed, int, (S_IRUSR | S_IWUSR));
  753. module_param(pch_clk, int, (S_IRUSR | S_IWUSR));