r100.c 112 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  65. {
  66. /* enable the pflip int */
  67. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  68. }
  69. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  70. {
  71. /* disable the pflip int */
  72. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  73. }
  74. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  75. {
  76. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  77. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  78. /* Lock the graphics update lock */
  79. /* update the scanout addresses */
  80. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  81. /* Wait for update_pending to go high. */
  82. while (!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET));
  83. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  84. /* Unlock the lock, so double-buffering can take place inside vblank */
  85. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  86. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  87. /* Return current update_pending status: */
  88. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  89. }
  90. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  91. {
  92. int i;
  93. rdev->pm.dynpm_can_upclock = true;
  94. rdev->pm.dynpm_can_downclock = true;
  95. switch (rdev->pm.dynpm_planned_action) {
  96. case DYNPM_ACTION_MINIMUM:
  97. rdev->pm.requested_power_state_index = 0;
  98. rdev->pm.dynpm_can_downclock = false;
  99. break;
  100. case DYNPM_ACTION_DOWNCLOCK:
  101. if (rdev->pm.current_power_state_index == 0) {
  102. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  103. rdev->pm.dynpm_can_downclock = false;
  104. } else {
  105. if (rdev->pm.active_crtc_count > 1) {
  106. for (i = 0; i < rdev->pm.num_power_states; i++) {
  107. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  108. continue;
  109. else if (i >= rdev->pm.current_power_state_index) {
  110. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  111. break;
  112. } else {
  113. rdev->pm.requested_power_state_index = i;
  114. break;
  115. }
  116. }
  117. } else
  118. rdev->pm.requested_power_state_index =
  119. rdev->pm.current_power_state_index - 1;
  120. }
  121. /* don't use the power state if crtcs are active and no display flag is set */
  122. if ((rdev->pm.active_crtc_count > 0) &&
  123. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  124. RADEON_PM_MODE_NO_DISPLAY)) {
  125. rdev->pm.requested_power_state_index++;
  126. }
  127. break;
  128. case DYNPM_ACTION_UPCLOCK:
  129. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  130. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  131. rdev->pm.dynpm_can_upclock = false;
  132. } else {
  133. if (rdev->pm.active_crtc_count > 1) {
  134. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  135. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  136. continue;
  137. else if (i <= rdev->pm.current_power_state_index) {
  138. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  139. break;
  140. } else {
  141. rdev->pm.requested_power_state_index = i;
  142. break;
  143. }
  144. }
  145. } else
  146. rdev->pm.requested_power_state_index =
  147. rdev->pm.current_power_state_index + 1;
  148. }
  149. break;
  150. case DYNPM_ACTION_DEFAULT:
  151. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  152. rdev->pm.dynpm_can_upclock = false;
  153. break;
  154. case DYNPM_ACTION_NONE:
  155. default:
  156. DRM_ERROR("Requested mode for not defined action\n");
  157. return;
  158. }
  159. /* only one clock mode per power state */
  160. rdev->pm.requested_clock_mode_index = 0;
  161. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  162. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  163. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  164. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  165. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  166. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  167. pcie_lanes);
  168. }
  169. void r100_pm_init_profile(struct radeon_device *rdev)
  170. {
  171. /* default */
  172. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  173. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  174. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  175. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  176. /* low sh */
  177. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  178. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  179. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  180. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  181. /* mid sh */
  182. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  183. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  184. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  185. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  186. /* high sh */
  187. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  188. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  189. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  190. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  191. /* low mh */
  192. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  193. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  194. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  195. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  196. /* mid mh */
  197. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  198. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  199. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  200. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  201. /* high mh */
  202. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  203. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  204. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  205. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  206. }
  207. void r100_pm_misc(struct radeon_device *rdev)
  208. {
  209. int requested_index = rdev->pm.requested_power_state_index;
  210. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  211. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  212. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  213. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  214. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  215. tmp = RREG32(voltage->gpio.reg);
  216. if (voltage->active_high)
  217. tmp |= voltage->gpio.mask;
  218. else
  219. tmp &= ~(voltage->gpio.mask);
  220. WREG32(voltage->gpio.reg, tmp);
  221. if (voltage->delay)
  222. udelay(voltage->delay);
  223. } else {
  224. tmp = RREG32(voltage->gpio.reg);
  225. if (voltage->active_high)
  226. tmp &= ~voltage->gpio.mask;
  227. else
  228. tmp |= voltage->gpio.mask;
  229. WREG32(voltage->gpio.reg, tmp);
  230. if (voltage->delay)
  231. udelay(voltage->delay);
  232. }
  233. }
  234. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  235. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  236. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  237. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  238. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  239. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  240. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  241. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  242. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  243. else
  244. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  245. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  246. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  247. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  248. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  249. } else
  250. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  251. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  252. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  253. if (voltage->delay) {
  254. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  255. switch (voltage->delay) {
  256. case 33:
  257. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  258. break;
  259. case 66:
  260. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  261. break;
  262. case 99:
  263. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  264. break;
  265. case 132:
  266. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  267. break;
  268. }
  269. } else
  270. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  271. } else
  272. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  273. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  274. sclk_cntl &= ~FORCE_HDP;
  275. else
  276. sclk_cntl |= FORCE_HDP;
  277. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  278. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  279. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  280. /* set pcie lanes */
  281. if ((rdev->flags & RADEON_IS_PCIE) &&
  282. !(rdev->flags & RADEON_IS_IGP) &&
  283. rdev->asic->set_pcie_lanes &&
  284. (ps->pcie_lanes !=
  285. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  286. radeon_set_pcie_lanes(rdev,
  287. ps->pcie_lanes);
  288. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  289. }
  290. }
  291. void r100_pm_prepare(struct radeon_device *rdev)
  292. {
  293. struct drm_device *ddev = rdev->ddev;
  294. struct drm_crtc *crtc;
  295. struct radeon_crtc *radeon_crtc;
  296. u32 tmp;
  297. /* disable any active CRTCs */
  298. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  299. radeon_crtc = to_radeon_crtc(crtc);
  300. if (radeon_crtc->enabled) {
  301. if (radeon_crtc->crtc_id) {
  302. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  303. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  304. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  305. } else {
  306. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  307. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  308. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  309. }
  310. }
  311. }
  312. }
  313. void r100_pm_finish(struct radeon_device *rdev)
  314. {
  315. struct drm_device *ddev = rdev->ddev;
  316. struct drm_crtc *crtc;
  317. struct radeon_crtc *radeon_crtc;
  318. u32 tmp;
  319. /* enable any active CRTCs */
  320. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  321. radeon_crtc = to_radeon_crtc(crtc);
  322. if (radeon_crtc->enabled) {
  323. if (radeon_crtc->crtc_id) {
  324. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  325. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  326. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  327. } else {
  328. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  329. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  330. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  331. }
  332. }
  333. }
  334. }
  335. bool r100_gui_idle(struct radeon_device *rdev)
  336. {
  337. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  338. return false;
  339. else
  340. return true;
  341. }
  342. /* hpd for digital panel detect/disconnect */
  343. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  344. {
  345. bool connected = false;
  346. switch (hpd) {
  347. case RADEON_HPD_1:
  348. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  349. connected = true;
  350. break;
  351. case RADEON_HPD_2:
  352. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  353. connected = true;
  354. break;
  355. default:
  356. break;
  357. }
  358. return connected;
  359. }
  360. void r100_hpd_set_polarity(struct radeon_device *rdev,
  361. enum radeon_hpd_id hpd)
  362. {
  363. u32 tmp;
  364. bool connected = r100_hpd_sense(rdev, hpd);
  365. switch (hpd) {
  366. case RADEON_HPD_1:
  367. tmp = RREG32(RADEON_FP_GEN_CNTL);
  368. if (connected)
  369. tmp &= ~RADEON_FP_DETECT_INT_POL;
  370. else
  371. tmp |= RADEON_FP_DETECT_INT_POL;
  372. WREG32(RADEON_FP_GEN_CNTL, tmp);
  373. break;
  374. case RADEON_HPD_2:
  375. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  376. if (connected)
  377. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  378. else
  379. tmp |= RADEON_FP2_DETECT_INT_POL;
  380. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  381. break;
  382. default:
  383. break;
  384. }
  385. }
  386. void r100_hpd_init(struct radeon_device *rdev)
  387. {
  388. struct drm_device *dev = rdev->ddev;
  389. struct drm_connector *connector;
  390. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  391. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  392. switch (radeon_connector->hpd.hpd) {
  393. case RADEON_HPD_1:
  394. rdev->irq.hpd[0] = true;
  395. break;
  396. case RADEON_HPD_2:
  397. rdev->irq.hpd[1] = true;
  398. break;
  399. default:
  400. break;
  401. }
  402. }
  403. if (rdev->irq.installed)
  404. r100_irq_set(rdev);
  405. }
  406. void r100_hpd_fini(struct radeon_device *rdev)
  407. {
  408. struct drm_device *dev = rdev->ddev;
  409. struct drm_connector *connector;
  410. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  411. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  412. switch (radeon_connector->hpd.hpd) {
  413. case RADEON_HPD_1:
  414. rdev->irq.hpd[0] = false;
  415. break;
  416. case RADEON_HPD_2:
  417. rdev->irq.hpd[1] = false;
  418. break;
  419. default:
  420. break;
  421. }
  422. }
  423. }
  424. /*
  425. * PCI GART
  426. */
  427. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  428. {
  429. /* TODO: can we do somethings here ? */
  430. /* It seems hw only cache one entry so we should discard this
  431. * entry otherwise if first GPU GART read hit this entry it
  432. * could end up in wrong address. */
  433. }
  434. int r100_pci_gart_init(struct radeon_device *rdev)
  435. {
  436. int r;
  437. if (rdev->gart.table.ram.ptr) {
  438. WARN(1, "R100 PCI GART already initialized\n");
  439. return 0;
  440. }
  441. /* Initialize common gart structure */
  442. r = radeon_gart_init(rdev);
  443. if (r)
  444. return r;
  445. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  446. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  447. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  448. return radeon_gart_table_ram_alloc(rdev);
  449. }
  450. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  451. void r100_enable_bm(struct radeon_device *rdev)
  452. {
  453. uint32_t tmp;
  454. /* Enable bus mastering */
  455. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  456. WREG32(RADEON_BUS_CNTL, tmp);
  457. }
  458. int r100_pci_gart_enable(struct radeon_device *rdev)
  459. {
  460. uint32_t tmp;
  461. radeon_gart_restore(rdev);
  462. /* discard memory request outside of configured range */
  463. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  464. WREG32(RADEON_AIC_CNTL, tmp);
  465. /* set address range for PCI address translate */
  466. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  467. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  468. /* set PCI GART page-table base address */
  469. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  470. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  471. WREG32(RADEON_AIC_CNTL, tmp);
  472. r100_pci_gart_tlb_flush(rdev);
  473. rdev->gart.ready = true;
  474. return 0;
  475. }
  476. void r100_pci_gart_disable(struct radeon_device *rdev)
  477. {
  478. uint32_t tmp;
  479. /* discard memory request outside of configured range */
  480. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  481. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  482. WREG32(RADEON_AIC_LO_ADDR, 0);
  483. WREG32(RADEON_AIC_HI_ADDR, 0);
  484. }
  485. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  486. {
  487. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  488. return -EINVAL;
  489. }
  490. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  491. return 0;
  492. }
  493. void r100_pci_gart_fini(struct radeon_device *rdev)
  494. {
  495. radeon_gart_fini(rdev);
  496. r100_pci_gart_disable(rdev);
  497. radeon_gart_table_ram_free(rdev);
  498. }
  499. int r100_irq_set(struct radeon_device *rdev)
  500. {
  501. uint32_t tmp = 0;
  502. if (!rdev->irq.installed) {
  503. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  504. WREG32(R_000040_GEN_INT_CNTL, 0);
  505. return -EINVAL;
  506. }
  507. if (rdev->irq.sw_int) {
  508. tmp |= RADEON_SW_INT_ENABLE;
  509. }
  510. if (rdev->irq.gui_idle) {
  511. tmp |= RADEON_GUI_IDLE_MASK;
  512. }
  513. if (rdev->irq.crtc_vblank_int[0] ||
  514. rdev->irq.pflip[0]) {
  515. tmp |= RADEON_CRTC_VBLANK_MASK;
  516. }
  517. if (rdev->irq.crtc_vblank_int[1] ||
  518. rdev->irq.pflip[1]) {
  519. tmp |= RADEON_CRTC2_VBLANK_MASK;
  520. }
  521. if (rdev->irq.hpd[0]) {
  522. tmp |= RADEON_FP_DETECT_MASK;
  523. }
  524. if (rdev->irq.hpd[1]) {
  525. tmp |= RADEON_FP2_DETECT_MASK;
  526. }
  527. WREG32(RADEON_GEN_INT_CNTL, tmp);
  528. return 0;
  529. }
  530. void r100_irq_disable(struct radeon_device *rdev)
  531. {
  532. u32 tmp;
  533. WREG32(R_000040_GEN_INT_CNTL, 0);
  534. /* Wait and acknowledge irq */
  535. mdelay(1);
  536. tmp = RREG32(R_000044_GEN_INT_STATUS);
  537. WREG32(R_000044_GEN_INT_STATUS, tmp);
  538. }
  539. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  540. {
  541. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  542. uint32_t irq_mask = RADEON_SW_INT_TEST |
  543. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  544. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  545. /* the interrupt works, but the status bit is permanently asserted */
  546. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  547. if (!rdev->irq.gui_idle_acked)
  548. irq_mask |= RADEON_GUI_IDLE_STAT;
  549. }
  550. if (irqs) {
  551. WREG32(RADEON_GEN_INT_STATUS, irqs);
  552. }
  553. return irqs & irq_mask;
  554. }
  555. int r100_irq_process(struct radeon_device *rdev)
  556. {
  557. uint32_t status, msi_rearm;
  558. bool queue_hotplug = false;
  559. /* reset gui idle ack. the status bit is broken */
  560. rdev->irq.gui_idle_acked = false;
  561. status = r100_irq_ack(rdev);
  562. if (!status) {
  563. return IRQ_NONE;
  564. }
  565. if (rdev->shutdown) {
  566. return IRQ_NONE;
  567. }
  568. while (status) {
  569. /* SW interrupt */
  570. if (status & RADEON_SW_INT_TEST) {
  571. radeon_fence_process(rdev);
  572. }
  573. /* gui idle interrupt */
  574. if (status & RADEON_GUI_IDLE_STAT) {
  575. rdev->irq.gui_idle_acked = true;
  576. rdev->pm.gui_idle = true;
  577. wake_up(&rdev->irq.idle_queue);
  578. }
  579. /* Vertical blank interrupts */
  580. if (status & RADEON_CRTC_VBLANK_STAT) {
  581. if (rdev->irq.crtc_vblank_int[0]) {
  582. drm_handle_vblank(rdev->ddev, 0);
  583. rdev->pm.vblank_sync = true;
  584. wake_up(&rdev->irq.vblank_queue);
  585. }
  586. if (rdev->irq.pflip[0])
  587. radeon_crtc_handle_flip(rdev, 0);
  588. }
  589. if (status & RADEON_CRTC2_VBLANK_STAT) {
  590. if (rdev->irq.crtc_vblank_int[1]) {
  591. drm_handle_vblank(rdev->ddev, 1);
  592. rdev->pm.vblank_sync = true;
  593. wake_up(&rdev->irq.vblank_queue);
  594. }
  595. if (rdev->irq.pflip[1])
  596. radeon_crtc_handle_flip(rdev, 1);
  597. }
  598. if (status & RADEON_FP_DETECT_STAT) {
  599. queue_hotplug = true;
  600. DRM_DEBUG("HPD1\n");
  601. }
  602. if (status & RADEON_FP2_DETECT_STAT) {
  603. queue_hotplug = true;
  604. DRM_DEBUG("HPD2\n");
  605. }
  606. status = r100_irq_ack(rdev);
  607. }
  608. /* reset gui idle ack. the status bit is broken */
  609. rdev->irq.gui_idle_acked = false;
  610. if (queue_hotplug)
  611. schedule_work(&rdev->hotplug_work);
  612. if (rdev->msi_enabled) {
  613. switch (rdev->family) {
  614. case CHIP_RS400:
  615. case CHIP_RS480:
  616. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  617. WREG32(RADEON_AIC_CNTL, msi_rearm);
  618. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  619. break;
  620. default:
  621. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  622. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  623. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  624. break;
  625. }
  626. }
  627. return IRQ_HANDLED;
  628. }
  629. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  630. {
  631. if (crtc == 0)
  632. return RREG32(RADEON_CRTC_CRNT_FRAME);
  633. else
  634. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  635. }
  636. /* Who ever call radeon_fence_emit should call ring_lock and ask
  637. * for enough space (today caller are ib schedule and buffer move) */
  638. void r100_fence_ring_emit(struct radeon_device *rdev,
  639. struct radeon_fence *fence)
  640. {
  641. /* We have to make sure that caches are flushed before
  642. * CPU might read something from VRAM. */
  643. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  644. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  645. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  646. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  647. /* Wait until IDLE & CLEAN */
  648. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  649. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  650. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  651. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  652. RADEON_HDP_READ_BUFFER_INVALIDATE);
  653. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  654. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  655. /* Emit fence sequence & fire IRQ */
  656. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  657. radeon_ring_write(rdev, fence->seq);
  658. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  659. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  660. }
  661. int r100_copy_blit(struct radeon_device *rdev,
  662. uint64_t src_offset,
  663. uint64_t dst_offset,
  664. unsigned num_pages,
  665. struct radeon_fence *fence)
  666. {
  667. uint32_t cur_pages;
  668. uint32_t stride_bytes = PAGE_SIZE;
  669. uint32_t pitch;
  670. uint32_t stride_pixels;
  671. unsigned ndw;
  672. int num_loops;
  673. int r = 0;
  674. /* radeon limited to 16k stride */
  675. stride_bytes &= 0x3fff;
  676. /* radeon pitch is /64 */
  677. pitch = stride_bytes / 64;
  678. stride_pixels = stride_bytes / 4;
  679. num_loops = DIV_ROUND_UP(num_pages, 8191);
  680. /* Ask for enough room for blit + flush + fence */
  681. ndw = 64 + (10 * num_loops);
  682. r = radeon_ring_lock(rdev, ndw);
  683. if (r) {
  684. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  685. return -EINVAL;
  686. }
  687. while (num_pages > 0) {
  688. cur_pages = num_pages;
  689. if (cur_pages > 8191) {
  690. cur_pages = 8191;
  691. }
  692. num_pages -= cur_pages;
  693. /* pages are in Y direction - height
  694. page width in X direction - width */
  695. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  696. radeon_ring_write(rdev,
  697. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  698. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  699. RADEON_GMC_SRC_CLIPPING |
  700. RADEON_GMC_DST_CLIPPING |
  701. RADEON_GMC_BRUSH_NONE |
  702. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  703. RADEON_GMC_SRC_DATATYPE_COLOR |
  704. RADEON_ROP3_S |
  705. RADEON_DP_SRC_SOURCE_MEMORY |
  706. RADEON_GMC_CLR_CMP_CNTL_DIS |
  707. RADEON_GMC_WR_MSK_DIS);
  708. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  709. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  710. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  711. radeon_ring_write(rdev, 0);
  712. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  713. radeon_ring_write(rdev, num_pages);
  714. radeon_ring_write(rdev, num_pages);
  715. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  716. }
  717. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  718. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  719. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  720. radeon_ring_write(rdev,
  721. RADEON_WAIT_2D_IDLECLEAN |
  722. RADEON_WAIT_HOST_IDLECLEAN |
  723. RADEON_WAIT_DMA_GUI_IDLE);
  724. if (fence) {
  725. r = radeon_fence_emit(rdev, fence);
  726. }
  727. radeon_ring_unlock_commit(rdev);
  728. return r;
  729. }
  730. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  731. {
  732. unsigned i;
  733. u32 tmp;
  734. for (i = 0; i < rdev->usec_timeout; i++) {
  735. tmp = RREG32(R_000E40_RBBM_STATUS);
  736. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  737. return 0;
  738. }
  739. udelay(1);
  740. }
  741. return -1;
  742. }
  743. void r100_ring_start(struct radeon_device *rdev)
  744. {
  745. int r;
  746. r = radeon_ring_lock(rdev, 2);
  747. if (r) {
  748. return;
  749. }
  750. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  751. radeon_ring_write(rdev,
  752. RADEON_ISYNC_ANY2D_IDLE3D |
  753. RADEON_ISYNC_ANY3D_IDLE2D |
  754. RADEON_ISYNC_WAIT_IDLEGUI |
  755. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  756. radeon_ring_unlock_commit(rdev);
  757. }
  758. /* Load the microcode for the CP */
  759. static int r100_cp_init_microcode(struct radeon_device *rdev)
  760. {
  761. struct platform_device *pdev;
  762. const char *fw_name = NULL;
  763. int err;
  764. DRM_DEBUG_KMS("\n");
  765. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  766. err = IS_ERR(pdev);
  767. if (err) {
  768. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  769. return -EINVAL;
  770. }
  771. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  772. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  773. (rdev->family == CHIP_RS200)) {
  774. DRM_INFO("Loading R100 Microcode\n");
  775. fw_name = FIRMWARE_R100;
  776. } else if ((rdev->family == CHIP_R200) ||
  777. (rdev->family == CHIP_RV250) ||
  778. (rdev->family == CHIP_RV280) ||
  779. (rdev->family == CHIP_RS300)) {
  780. DRM_INFO("Loading R200 Microcode\n");
  781. fw_name = FIRMWARE_R200;
  782. } else if ((rdev->family == CHIP_R300) ||
  783. (rdev->family == CHIP_R350) ||
  784. (rdev->family == CHIP_RV350) ||
  785. (rdev->family == CHIP_RV380) ||
  786. (rdev->family == CHIP_RS400) ||
  787. (rdev->family == CHIP_RS480)) {
  788. DRM_INFO("Loading R300 Microcode\n");
  789. fw_name = FIRMWARE_R300;
  790. } else if ((rdev->family == CHIP_R420) ||
  791. (rdev->family == CHIP_R423) ||
  792. (rdev->family == CHIP_RV410)) {
  793. DRM_INFO("Loading R400 Microcode\n");
  794. fw_name = FIRMWARE_R420;
  795. } else if ((rdev->family == CHIP_RS690) ||
  796. (rdev->family == CHIP_RS740)) {
  797. DRM_INFO("Loading RS690/RS740 Microcode\n");
  798. fw_name = FIRMWARE_RS690;
  799. } else if (rdev->family == CHIP_RS600) {
  800. DRM_INFO("Loading RS600 Microcode\n");
  801. fw_name = FIRMWARE_RS600;
  802. } else if ((rdev->family == CHIP_RV515) ||
  803. (rdev->family == CHIP_R520) ||
  804. (rdev->family == CHIP_RV530) ||
  805. (rdev->family == CHIP_R580) ||
  806. (rdev->family == CHIP_RV560) ||
  807. (rdev->family == CHIP_RV570)) {
  808. DRM_INFO("Loading R500 Microcode\n");
  809. fw_name = FIRMWARE_R520;
  810. }
  811. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  812. platform_device_unregister(pdev);
  813. if (err) {
  814. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  815. fw_name);
  816. } else if (rdev->me_fw->size % 8) {
  817. printk(KERN_ERR
  818. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  819. rdev->me_fw->size, fw_name);
  820. err = -EINVAL;
  821. release_firmware(rdev->me_fw);
  822. rdev->me_fw = NULL;
  823. }
  824. return err;
  825. }
  826. static void r100_cp_load_microcode(struct radeon_device *rdev)
  827. {
  828. const __be32 *fw_data;
  829. int i, size;
  830. if (r100_gui_wait_for_idle(rdev)) {
  831. printk(KERN_WARNING "Failed to wait GUI idle while "
  832. "programming pipes. Bad things might happen.\n");
  833. }
  834. if (rdev->me_fw) {
  835. size = rdev->me_fw->size / 4;
  836. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  837. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  838. for (i = 0; i < size; i += 2) {
  839. WREG32(RADEON_CP_ME_RAM_DATAH,
  840. be32_to_cpup(&fw_data[i]));
  841. WREG32(RADEON_CP_ME_RAM_DATAL,
  842. be32_to_cpup(&fw_data[i + 1]));
  843. }
  844. }
  845. }
  846. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  847. {
  848. unsigned rb_bufsz;
  849. unsigned rb_blksz;
  850. unsigned max_fetch;
  851. unsigned pre_write_timer;
  852. unsigned pre_write_limit;
  853. unsigned indirect2_start;
  854. unsigned indirect1_start;
  855. uint32_t tmp;
  856. int r;
  857. if (r100_debugfs_cp_init(rdev)) {
  858. DRM_ERROR("Failed to register debugfs file for CP !\n");
  859. }
  860. if (!rdev->me_fw) {
  861. r = r100_cp_init_microcode(rdev);
  862. if (r) {
  863. DRM_ERROR("Failed to load firmware!\n");
  864. return r;
  865. }
  866. }
  867. /* Align ring size */
  868. rb_bufsz = drm_order(ring_size / 8);
  869. ring_size = (1 << (rb_bufsz + 1)) * 4;
  870. r100_cp_load_microcode(rdev);
  871. r = radeon_ring_init(rdev, ring_size);
  872. if (r) {
  873. return r;
  874. }
  875. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  876. * the rptr copy in system ram */
  877. rb_blksz = 9;
  878. /* cp will read 128bytes at a time (4 dwords) */
  879. max_fetch = 1;
  880. rdev->cp.align_mask = 16 - 1;
  881. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  882. pre_write_timer = 64;
  883. /* Force CP_RB_WPTR write if written more than one time before the
  884. * delay expire
  885. */
  886. pre_write_limit = 0;
  887. /* Setup the cp cache like this (cache size is 96 dwords) :
  888. * RING 0 to 15
  889. * INDIRECT1 16 to 79
  890. * INDIRECT2 80 to 95
  891. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  892. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  893. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  894. * Idea being that most of the gpu cmd will be through indirect1 buffer
  895. * so it gets the bigger cache.
  896. */
  897. indirect2_start = 80;
  898. indirect1_start = 16;
  899. /* cp setup */
  900. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  901. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  902. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  903. REG_SET(RADEON_MAX_FETCH, max_fetch));
  904. #ifdef __BIG_ENDIAN
  905. tmp |= RADEON_BUF_SWAP_32BIT;
  906. #endif
  907. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  908. /* Set ring address */
  909. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  910. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  911. /* Force read & write ptr to 0 */
  912. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  913. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  914. WREG32(RADEON_CP_RB_WPTR, 0);
  915. /* set the wb address whether it's enabled or not */
  916. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  917. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  918. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  919. if (rdev->wb.enabled)
  920. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  921. else {
  922. tmp |= RADEON_RB_NO_UPDATE;
  923. WREG32(R_000770_SCRATCH_UMSK, 0);
  924. }
  925. WREG32(RADEON_CP_RB_CNTL, tmp);
  926. udelay(10);
  927. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  928. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  929. /* protect against crazy HW on resume */
  930. rdev->cp.wptr &= rdev->cp.ptr_mask;
  931. /* Set cp mode to bus mastering & enable cp*/
  932. WREG32(RADEON_CP_CSQ_MODE,
  933. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  934. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  935. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  936. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  937. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  938. radeon_ring_start(rdev);
  939. r = radeon_ring_test(rdev);
  940. if (r) {
  941. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  942. return r;
  943. }
  944. rdev->cp.ready = true;
  945. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  946. return 0;
  947. }
  948. void r100_cp_fini(struct radeon_device *rdev)
  949. {
  950. if (r100_cp_wait_for_idle(rdev)) {
  951. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  952. }
  953. /* Disable ring */
  954. r100_cp_disable(rdev);
  955. radeon_ring_fini(rdev);
  956. DRM_INFO("radeon: cp finalized\n");
  957. }
  958. void r100_cp_disable(struct radeon_device *rdev)
  959. {
  960. /* Disable ring */
  961. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  962. rdev->cp.ready = false;
  963. WREG32(RADEON_CP_CSQ_MODE, 0);
  964. WREG32(RADEON_CP_CSQ_CNTL, 0);
  965. WREG32(R_000770_SCRATCH_UMSK, 0);
  966. if (r100_gui_wait_for_idle(rdev)) {
  967. printk(KERN_WARNING "Failed to wait GUI idle while "
  968. "programming pipes. Bad things might happen.\n");
  969. }
  970. }
  971. void r100_cp_commit(struct radeon_device *rdev)
  972. {
  973. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  974. (void)RREG32(RADEON_CP_RB_WPTR);
  975. }
  976. /*
  977. * CS functions
  978. */
  979. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  980. struct radeon_cs_packet *pkt,
  981. const unsigned *auth, unsigned n,
  982. radeon_packet0_check_t check)
  983. {
  984. unsigned reg;
  985. unsigned i, j, m;
  986. unsigned idx;
  987. int r;
  988. idx = pkt->idx + 1;
  989. reg = pkt->reg;
  990. /* Check that register fall into register range
  991. * determined by the number of entry (n) in the
  992. * safe register bitmap.
  993. */
  994. if (pkt->one_reg_wr) {
  995. if ((reg >> 7) > n) {
  996. return -EINVAL;
  997. }
  998. } else {
  999. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1000. return -EINVAL;
  1001. }
  1002. }
  1003. for (i = 0; i <= pkt->count; i++, idx++) {
  1004. j = (reg >> 7);
  1005. m = 1 << ((reg >> 2) & 31);
  1006. if (auth[j] & m) {
  1007. r = check(p, pkt, idx, reg);
  1008. if (r) {
  1009. return r;
  1010. }
  1011. }
  1012. if (pkt->one_reg_wr) {
  1013. if (!(auth[j] & m)) {
  1014. break;
  1015. }
  1016. } else {
  1017. reg += 4;
  1018. }
  1019. }
  1020. return 0;
  1021. }
  1022. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1023. struct radeon_cs_packet *pkt)
  1024. {
  1025. volatile uint32_t *ib;
  1026. unsigned i;
  1027. unsigned idx;
  1028. ib = p->ib->ptr;
  1029. idx = pkt->idx;
  1030. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1031. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1032. }
  1033. }
  1034. /**
  1035. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1036. * @parser: parser structure holding parsing context.
  1037. * @pkt: where to store packet informations
  1038. *
  1039. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1040. * if packet is bigger than remaining ib size. or if packets is unknown.
  1041. **/
  1042. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1043. struct radeon_cs_packet *pkt,
  1044. unsigned idx)
  1045. {
  1046. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1047. uint32_t header;
  1048. if (idx >= ib_chunk->length_dw) {
  1049. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1050. idx, ib_chunk->length_dw);
  1051. return -EINVAL;
  1052. }
  1053. header = radeon_get_ib_value(p, idx);
  1054. pkt->idx = idx;
  1055. pkt->type = CP_PACKET_GET_TYPE(header);
  1056. pkt->count = CP_PACKET_GET_COUNT(header);
  1057. switch (pkt->type) {
  1058. case PACKET_TYPE0:
  1059. pkt->reg = CP_PACKET0_GET_REG(header);
  1060. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1061. break;
  1062. case PACKET_TYPE3:
  1063. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1064. break;
  1065. case PACKET_TYPE2:
  1066. pkt->count = -1;
  1067. break;
  1068. default:
  1069. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1070. return -EINVAL;
  1071. }
  1072. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1073. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1074. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1075. return -EINVAL;
  1076. }
  1077. return 0;
  1078. }
  1079. /**
  1080. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1081. * @parser: parser structure holding parsing context.
  1082. *
  1083. * Userspace sends a special sequence for VLINE waits.
  1084. * PACKET0 - VLINE_START_END + value
  1085. * PACKET0 - WAIT_UNTIL +_value
  1086. * RELOC (P3) - crtc_id in reloc.
  1087. *
  1088. * This function parses this and relocates the VLINE START END
  1089. * and WAIT UNTIL packets to the correct crtc.
  1090. * It also detects a switched off crtc and nulls out the
  1091. * wait in that case.
  1092. */
  1093. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1094. {
  1095. struct drm_mode_object *obj;
  1096. struct drm_crtc *crtc;
  1097. struct radeon_crtc *radeon_crtc;
  1098. struct radeon_cs_packet p3reloc, waitreloc;
  1099. int crtc_id;
  1100. int r;
  1101. uint32_t header, h_idx, reg;
  1102. volatile uint32_t *ib;
  1103. ib = p->ib->ptr;
  1104. /* parse the wait until */
  1105. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1106. if (r)
  1107. return r;
  1108. /* check its a wait until and only 1 count */
  1109. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1110. waitreloc.count != 0) {
  1111. DRM_ERROR("vline wait had illegal wait until segment\n");
  1112. r = -EINVAL;
  1113. return r;
  1114. }
  1115. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1116. DRM_ERROR("vline wait had illegal wait until\n");
  1117. r = -EINVAL;
  1118. return r;
  1119. }
  1120. /* jump over the NOP */
  1121. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1122. if (r)
  1123. return r;
  1124. h_idx = p->idx - 2;
  1125. p->idx += waitreloc.count + 2;
  1126. p->idx += p3reloc.count + 2;
  1127. header = radeon_get_ib_value(p, h_idx);
  1128. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1129. reg = CP_PACKET0_GET_REG(header);
  1130. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1131. if (!obj) {
  1132. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1133. r = -EINVAL;
  1134. goto out;
  1135. }
  1136. crtc = obj_to_crtc(obj);
  1137. radeon_crtc = to_radeon_crtc(crtc);
  1138. crtc_id = radeon_crtc->crtc_id;
  1139. if (!crtc->enabled) {
  1140. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1141. ib[h_idx + 2] = PACKET2(0);
  1142. ib[h_idx + 3] = PACKET2(0);
  1143. } else if (crtc_id == 1) {
  1144. switch (reg) {
  1145. case AVIVO_D1MODE_VLINE_START_END:
  1146. header &= ~R300_CP_PACKET0_REG_MASK;
  1147. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1148. break;
  1149. case RADEON_CRTC_GUI_TRIG_VLINE:
  1150. header &= ~R300_CP_PACKET0_REG_MASK;
  1151. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1152. break;
  1153. default:
  1154. DRM_ERROR("unknown crtc reloc\n");
  1155. r = -EINVAL;
  1156. goto out;
  1157. }
  1158. ib[h_idx] = header;
  1159. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1160. }
  1161. out:
  1162. return r;
  1163. }
  1164. /**
  1165. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1166. * @parser: parser structure holding parsing context.
  1167. * @data: pointer to relocation data
  1168. * @offset_start: starting offset
  1169. * @offset_mask: offset mask (to align start offset on)
  1170. * @reloc: reloc informations
  1171. *
  1172. * Check next packet is relocation packet3, do bo validation and compute
  1173. * GPU offset using the provided start.
  1174. **/
  1175. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1176. struct radeon_cs_reloc **cs_reloc)
  1177. {
  1178. struct radeon_cs_chunk *relocs_chunk;
  1179. struct radeon_cs_packet p3reloc;
  1180. unsigned idx;
  1181. int r;
  1182. if (p->chunk_relocs_idx == -1) {
  1183. DRM_ERROR("No relocation chunk !\n");
  1184. return -EINVAL;
  1185. }
  1186. *cs_reloc = NULL;
  1187. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1188. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1189. if (r) {
  1190. return r;
  1191. }
  1192. p->idx += p3reloc.count + 2;
  1193. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1194. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1195. p3reloc.idx);
  1196. r100_cs_dump_packet(p, &p3reloc);
  1197. return -EINVAL;
  1198. }
  1199. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1200. if (idx >= relocs_chunk->length_dw) {
  1201. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1202. idx, relocs_chunk->length_dw);
  1203. r100_cs_dump_packet(p, &p3reloc);
  1204. return -EINVAL;
  1205. }
  1206. /* FIXME: we assume reloc size is 4 dwords */
  1207. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1208. return 0;
  1209. }
  1210. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1211. {
  1212. int vtx_size;
  1213. vtx_size = 2;
  1214. /* ordered according to bits in spec */
  1215. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1216. vtx_size++;
  1217. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1218. vtx_size += 3;
  1219. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1220. vtx_size++;
  1221. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1222. vtx_size++;
  1223. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1224. vtx_size += 3;
  1225. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1226. vtx_size++;
  1227. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1228. vtx_size++;
  1229. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1230. vtx_size += 2;
  1231. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1232. vtx_size += 2;
  1233. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1234. vtx_size++;
  1235. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1236. vtx_size += 2;
  1237. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1238. vtx_size++;
  1239. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1240. vtx_size += 2;
  1241. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1242. vtx_size++;
  1243. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1244. vtx_size++;
  1245. /* blend weight */
  1246. if (vtx_fmt & (0x7 << 15))
  1247. vtx_size += (vtx_fmt >> 15) & 0x7;
  1248. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1249. vtx_size += 3;
  1250. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1251. vtx_size += 2;
  1252. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1253. vtx_size++;
  1254. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1255. vtx_size++;
  1256. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1257. vtx_size++;
  1258. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1259. vtx_size++;
  1260. return vtx_size;
  1261. }
  1262. static int r100_packet0_check(struct radeon_cs_parser *p,
  1263. struct radeon_cs_packet *pkt,
  1264. unsigned idx, unsigned reg)
  1265. {
  1266. struct radeon_cs_reloc *reloc;
  1267. struct r100_cs_track *track;
  1268. volatile uint32_t *ib;
  1269. uint32_t tmp;
  1270. int r;
  1271. int i, face;
  1272. u32 tile_flags = 0;
  1273. u32 idx_value;
  1274. ib = p->ib->ptr;
  1275. track = (struct r100_cs_track *)p->track;
  1276. idx_value = radeon_get_ib_value(p, idx);
  1277. switch (reg) {
  1278. case RADEON_CRTC_GUI_TRIG_VLINE:
  1279. r = r100_cs_packet_parse_vline(p);
  1280. if (r) {
  1281. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1282. idx, reg);
  1283. r100_cs_dump_packet(p, pkt);
  1284. return r;
  1285. }
  1286. break;
  1287. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1288. * range access */
  1289. case RADEON_DST_PITCH_OFFSET:
  1290. case RADEON_SRC_PITCH_OFFSET:
  1291. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1292. if (r)
  1293. return r;
  1294. break;
  1295. case RADEON_RB3D_DEPTHOFFSET:
  1296. r = r100_cs_packet_next_reloc(p, &reloc);
  1297. if (r) {
  1298. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1299. idx, reg);
  1300. r100_cs_dump_packet(p, pkt);
  1301. return r;
  1302. }
  1303. track->zb.robj = reloc->robj;
  1304. track->zb.offset = idx_value;
  1305. track->zb_dirty = true;
  1306. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1307. break;
  1308. case RADEON_RB3D_COLOROFFSET:
  1309. r = r100_cs_packet_next_reloc(p, &reloc);
  1310. if (r) {
  1311. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1312. idx, reg);
  1313. r100_cs_dump_packet(p, pkt);
  1314. return r;
  1315. }
  1316. track->cb[0].robj = reloc->robj;
  1317. track->cb[0].offset = idx_value;
  1318. track->cb_dirty = true;
  1319. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1320. break;
  1321. case RADEON_PP_TXOFFSET_0:
  1322. case RADEON_PP_TXOFFSET_1:
  1323. case RADEON_PP_TXOFFSET_2:
  1324. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1325. r = r100_cs_packet_next_reloc(p, &reloc);
  1326. if (r) {
  1327. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1328. idx, reg);
  1329. r100_cs_dump_packet(p, pkt);
  1330. return r;
  1331. }
  1332. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1333. track->textures[i].robj = reloc->robj;
  1334. track->tex_dirty = true;
  1335. break;
  1336. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1337. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1338. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1339. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1340. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1341. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1342. r = r100_cs_packet_next_reloc(p, &reloc);
  1343. if (r) {
  1344. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1345. idx, reg);
  1346. r100_cs_dump_packet(p, pkt);
  1347. return r;
  1348. }
  1349. track->textures[0].cube_info[i].offset = idx_value;
  1350. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1351. track->textures[0].cube_info[i].robj = reloc->robj;
  1352. track->tex_dirty = true;
  1353. break;
  1354. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1355. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1356. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1357. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1358. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1359. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1360. r = r100_cs_packet_next_reloc(p, &reloc);
  1361. if (r) {
  1362. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1363. idx, reg);
  1364. r100_cs_dump_packet(p, pkt);
  1365. return r;
  1366. }
  1367. track->textures[1].cube_info[i].offset = idx_value;
  1368. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1369. track->textures[1].cube_info[i].robj = reloc->robj;
  1370. track->tex_dirty = true;
  1371. break;
  1372. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1373. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1374. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1375. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1376. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1377. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1378. r = r100_cs_packet_next_reloc(p, &reloc);
  1379. if (r) {
  1380. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1381. idx, reg);
  1382. r100_cs_dump_packet(p, pkt);
  1383. return r;
  1384. }
  1385. track->textures[2].cube_info[i].offset = idx_value;
  1386. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1387. track->textures[2].cube_info[i].robj = reloc->robj;
  1388. track->tex_dirty = true;
  1389. break;
  1390. case RADEON_RE_WIDTH_HEIGHT:
  1391. track->maxy = ((idx_value >> 16) & 0x7FF);
  1392. track->cb_dirty = true;
  1393. track->zb_dirty = true;
  1394. break;
  1395. case RADEON_RB3D_COLORPITCH:
  1396. r = r100_cs_packet_next_reloc(p, &reloc);
  1397. if (r) {
  1398. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1399. idx, reg);
  1400. r100_cs_dump_packet(p, pkt);
  1401. return r;
  1402. }
  1403. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1404. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1405. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1406. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1407. tmp = idx_value & ~(0x7 << 16);
  1408. tmp |= tile_flags;
  1409. ib[idx] = tmp;
  1410. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1411. track->cb_dirty = true;
  1412. break;
  1413. case RADEON_RB3D_DEPTHPITCH:
  1414. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1415. track->zb_dirty = true;
  1416. break;
  1417. case RADEON_RB3D_CNTL:
  1418. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1419. case 7:
  1420. case 8:
  1421. case 9:
  1422. case 11:
  1423. case 12:
  1424. track->cb[0].cpp = 1;
  1425. break;
  1426. case 3:
  1427. case 4:
  1428. case 15:
  1429. track->cb[0].cpp = 2;
  1430. break;
  1431. case 6:
  1432. track->cb[0].cpp = 4;
  1433. break;
  1434. default:
  1435. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1436. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1437. return -EINVAL;
  1438. }
  1439. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1440. track->cb_dirty = true;
  1441. track->zb_dirty = true;
  1442. break;
  1443. case RADEON_RB3D_ZSTENCILCNTL:
  1444. switch (idx_value & 0xf) {
  1445. case 0:
  1446. track->zb.cpp = 2;
  1447. break;
  1448. case 2:
  1449. case 3:
  1450. case 4:
  1451. case 5:
  1452. case 9:
  1453. case 11:
  1454. track->zb.cpp = 4;
  1455. break;
  1456. default:
  1457. break;
  1458. }
  1459. track->zb_dirty = true;
  1460. break;
  1461. case RADEON_RB3D_ZPASS_ADDR:
  1462. r = r100_cs_packet_next_reloc(p, &reloc);
  1463. if (r) {
  1464. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1465. idx, reg);
  1466. r100_cs_dump_packet(p, pkt);
  1467. return r;
  1468. }
  1469. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1470. break;
  1471. case RADEON_PP_CNTL:
  1472. {
  1473. uint32_t temp = idx_value >> 4;
  1474. for (i = 0; i < track->num_texture; i++)
  1475. track->textures[i].enabled = !!(temp & (1 << i));
  1476. track->tex_dirty = true;
  1477. }
  1478. break;
  1479. case RADEON_SE_VF_CNTL:
  1480. track->vap_vf_cntl = idx_value;
  1481. break;
  1482. case RADEON_SE_VTX_FMT:
  1483. track->vtx_size = r100_get_vtx_size(idx_value);
  1484. break;
  1485. case RADEON_PP_TEX_SIZE_0:
  1486. case RADEON_PP_TEX_SIZE_1:
  1487. case RADEON_PP_TEX_SIZE_2:
  1488. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1489. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1490. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1491. track->tex_dirty = true;
  1492. break;
  1493. case RADEON_PP_TEX_PITCH_0:
  1494. case RADEON_PP_TEX_PITCH_1:
  1495. case RADEON_PP_TEX_PITCH_2:
  1496. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1497. track->textures[i].pitch = idx_value + 32;
  1498. track->tex_dirty = true;
  1499. break;
  1500. case RADEON_PP_TXFILTER_0:
  1501. case RADEON_PP_TXFILTER_1:
  1502. case RADEON_PP_TXFILTER_2:
  1503. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1504. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1505. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1506. tmp = (idx_value >> 23) & 0x7;
  1507. if (tmp == 2 || tmp == 6)
  1508. track->textures[i].roundup_w = false;
  1509. tmp = (idx_value >> 27) & 0x7;
  1510. if (tmp == 2 || tmp == 6)
  1511. track->textures[i].roundup_h = false;
  1512. track->tex_dirty = true;
  1513. break;
  1514. case RADEON_PP_TXFORMAT_0:
  1515. case RADEON_PP_TXFORMAT_1:
  1516. case RADEON_PP_TXFORMAT_2:
  1517. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1518. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1519. track->textures[i].use_pitch = 1;
  1520. } else {
  1521. track->textures[i].use_pitch = 0;
  1522. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1523. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1524. }
  1525. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1526. track->textures[i].tex_coord_type = 2;
  1527. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1528. case RADEON_TXFORMAT_I8:
  1529. case RADEON_TXFORMAT_RGB332:
  1530. case RADEON_TXFORMAT_Y8:
  1531. track->textures[i].cpp = 1;
  1532. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1533. break;
  1534. case RADEON_TXFORMAT_AI88:
  1535. case RADEON_TXFORMAT_ARGB1555:
  1536. case RADEON_TXFORMAT_RGB565:
  1537. case RADEON_TXFORMAT_ARGB4444:
  1538. case RADEON_TXFORMAT_VYUY422:
  1539. case RADEON_TXFORMAT_YVYU422:
  1540. case RADEON_TXFORMAT_SHADOW16:
  1541. case RADEON_TXFORMAT_LDUDV655:
  1542. case RADEON_TXFORMAT_DUDV88:
  1543. track->textures[i].cpp = 2;
  1544. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1545. break;
  1546. case RADEON_TXFORMAT_ARGB8888:
  1547. case RADEON_TXFORMAT_RGBA8888:
  1548. case RADEON_TXFORMAT_SHADOW32:
  1549. case RADEON_TXFORMAT_LDUDUV8888:
  1550. track->textures[i].cpp = 4;
  1551. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1552. break;
  1553. case RADEON_TXFORMAT_DXT1:
  1554. track->textures[i].cpp = 1;
  1555. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1556. break;
  1557. case RADEON_TXFORMAT_DXT23:
  1558. case RADEON_TXFORMAT_DXT45:
  1559. track->textures[i].cpp = 1;
  1560. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1561. break;
  1562. }
  1563. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1564. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1565. track->tex_dirty = true;
  1566. break;
  1567. case RADEON_PP_CUBIC_FACES_0:
  1568. case RADEON_PP_CUBIC_FACES_1:
  1569. case RADEON_PP_CUBIC_FACES_2:
  1570. tmp = idx_value;
  1571. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1572. for (face = 0; face < 4; face++) {
  1573. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1574. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1575. }
  1576. track->tex_dirty = true;
  1577. break;
  1578. default:
  1579. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1580. reg, idx);
  1581. return -EINVAL;
  1582. }
  1583. return 0;
  1584. }
  1585. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1586. struct radeon_cs_packet *pkt,
  1587. struct radeon_bo *robj)
  1588. {
  1589. unsigned idx;
  1590. u32 value;
  1591. idx = pkt->idx + 1;
  1592. value = radeon_get_ib_value(p, idx + 2);
  1593. if ((value + 1) > radeon_bo_size(robj)) {
  1594. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1595. "(need %u have %lu) !\n",
  1596. value + 1,
  1597. radeon_bo_size(robj));
  1598. return -EINVAL;
  1599. }
  1600. return 0;
  1601. }
  1602. static int r100_packet3_check(struct radeon_cs_parser *p,
  1603. struct radeon_cs_packet *pkt)
  1604. {
  1605. struct radeon_cs_reloc *reloc;
  1606. struct r100_cs_track *track;
  1607. unsigned idx;
  1608. volatile uint32_t *ib;
  1609. int r;
  1610. ib = p->ib->ptr;
  1611. idx = pkt->idx + 1;
  1612. track = (struct r100_cs_track *)p->track;
  1613. switch (pkt->opcode) {
  1614. case PACKET3_3D_LOAD_VBPNTR:
  1615. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1616. if (r)
  1617. return r;
  1618. break;
  1619. case PACKET3_INDX_BUFFER:
  1620. r = r100_cs_packet_next_reloc(p, &reloc);
  1621. if (r) {
  1622. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1623. r100_cs_dump_packet(p, pkt);
  1624. return r;
  1625. }
  1626. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1627. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1628. if (r) {
  1629. return r;
  1630. }
  1631. break;
  1632. case 0x23:
  1633. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1634. r = r100_cs_packet_next_reloc(p, &reloc);
  1635. if (r) {
  1636. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1637. r100_cs_dump_packet(p, pkt);
  1638. return r;
  1639. }
  1640. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1641. track->num_arrays = 1;
  1642. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1643. track->arrays[0].robj = reloc->robj;
  1644. track->arrays[0].esize = track->vtx_size;
  1645. track->max_indx = radeon_get_ib_value(p, idx+1);
  1646. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1647. track->immd_dwords = pkt->count - 1;
  1648. r = r100_cs_track_check(p->rdev, track);
  1649. if (r)
  1650. return r;
  1651. break;
  1652. case PACKET3_3D_DRAW_IMMD:
  1653. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1654. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1655. return -EINVAL;
  1656. }
  1657. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1658. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1659. track->immd_dwords = pkt->count - 1;
  1660. r = r100_cs_track_check(p->rdev, track);
  1661. if (r)
  1662. return r;
  1663. break;
  1664. /* triggers drawing using in-packet vertex data */
  1665. case PACKET3_3D_DRAW_IMMD_2:
  1666. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1667. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1668. return -EINVAL;
  1669. }
  1670. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1671. track->immd_dwords = pkt->count;
  1672. r = r100_cs_track_check(p->rdev, track);
  1673. if (r)
  1674. return r;
  1675. break;
  1676. /* triggers drawing using in-packet vertex data */
  1677. case PACKET3_3D_DRAW_VBUF_2:
  1678. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1679. r = r100_cs_track_check(p->rdev, track);
  1680. if (r)
  1681. return r;
  1682. break;
  1683. /* triggers drawing of vertex buffers setup elsewhere */
  1684. case PACKET3_3D_DRAW_INDX_2:
  1685. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1686. r = r100_cs_track_check(p->rdev, track);
  1687. if (r)
  1688. return r;
  1689. break;
  1690. /* triggers drawing using indices to vertex buffer */
  1691. case PACKET3_3D_DRAW_VBUF:
  1692. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1693. r = r100_cs_track_check(p->rdev, track);
  1694. if (r)
  1695. return r;
  1696. break;
  1697. /* triggers drawing of vertex buffers setup elsewhere */
  1698. case PACKET3_3D_DRAW_INDX:
  1699. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1700. r = r100_cs_track_check(p->rdev, track);
  1701. if (r)
  1702. return r;
  1703. break;
  1704. /* triggers drawing using indices to vertex buffer */
  1705. case PACKET3_3D_CLEAR_HIZ:
  1706. case PACKET3_3D_CLEAR_ZMASK:
  1707. if (p->rdev->hyperz_filp != p->filp)
  1708. return -EINVAL;
  1709. break;
  1710. case PACKET3_NOP:
  1711. break;
  1712. default:
  1713. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1714. return -EINVAL;
  1715. }
  1716. return 0;
  1717. }
  1718. int r100_cs_parse(struct radeon_cs_parser *p)
  1719. {
  1720. struct radeon_cs_packet pkt;
  1721. struct r100_cs_track *track;
  1722. int r;
  1723. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1724. r100_cs_track_clear(p->rdev, track);
  1725. p->track = track;
  1726. do {
  1727. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1728. if (r) {
  1729. return r;
  1730. }
  1731. p->idx += pkt.count + 2;
  1732. switch (pkt.type) {
  1733. case PACKET_TYPE0:
  1734. if (p->rdev->family >= CHIP_R200)
  1735. r = r100_cs_parse_packet0(p, &pkt,
  1736. p->rdev->config.r100.reg_safe_bm,
  1737. p->rdev->config.r100.reg_safe_bm_size,
  1738. &r200_packet0_check);
  1739. else
  1740. r = r100_cs_parse_packet0(p, &pkt,
  1741. p->rdev->config.r100.reg_safe_bm,
  1742. p->rdev->config.r100.reg_safe_bm_size,
  1743. &r100_packet0_check);
  1744. break;
  1745. case PACKET_TYPE2:
  1746. break;
  1747. case PACKET_TYPE3:
  1748. r = r100_packet3_check(p, &pkt);
  1749. break;
  1750. default:
  1751. DRM_ERROR("Unknown packet type %d !\n",
  1752. pkt.type);
  1753. return -EINVAL;
  1754. }
  1755. if (r) {
  1756. return r;
  1757. }
  1758. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1759. return 0;
  1760. }
  1761. /*
  1762. * Global GPU functions
  1763. */
  1764. void r100_errata(struct radeon_device *rdev)
  1765. {
  1766. rdev->pll_errata = 0;
  1767. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1768. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1769. }
  1770. if (rdev->family == CHIP_RV100 ||
  1771. rdev->family == CHIP_RS100 ||
  1772. rdev->family == CHIP_RS200) {
  1773. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1774. }
  1775. }
  1776. /* Wait for vertical sync on primary CRTC */
  1777. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1778. {
  1779. uint32_t crtc_gen_cntl, tmp;
  1780. int i;
  1781. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1782. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1783. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1784. return;
  1785. }
  1786. /* Clear the CRTC_VBLANK_SAVE bit */
  1787. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1788. for (i = 0; i < rdev->usec_timeout; i++) {
  1789. tmp = RREG32(RADEON_CRTC_STATUS);
  1790. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1791. return;
  1792. }
  1793. DRM_UDELAY(1);
  1794. }
  1795. }
  1796. /* Wait for vertical sync on secondary CRTC */
  1797. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1798. {
  1799. uint32_t crtc2_gen_cntl, tmp;
  1800. int i;
  1801. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1802. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1803. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1804. return;
  1805. /* Clear the CRTC_VBLANK_SAVE bit */
  1806. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1807. for (i = 0; i < rdev->usec_timeout; i++) {
  1808. tmp = RREG32(RADEON_CRTC2_STATUS);
  1809. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1810. return;
  1811. }
  1812. DRM_UDELAY(1);
  1813. }
  1814. }
  1815. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1816. {
  1817. unsigned i;
  1818. uint32_t tmp;
  1819. for (i = 0; i < rdev->usec_timeout; i++) {
  1820. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1821. if (tmp >= n) {
  1822. return 0;
  1823. }
  1824. DRM_UDELAY(1);
  1825. }
  1826. return -1;
  1827. }
  1828. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1829. {
  1830. unsigned i;
  1831. uint32_t tmp;
  1832. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1833. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1834. " Bad things might happen.\n");
  1835. }
  1836. for (i = 0; i < rdev->usec_timeout; i++) {
  1837. tmp = RREG32(RADEON_RBBM_STATUS);
  1838. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1839. return 0;
  1840. }
  1841. DRM_UDELAY(1);
  1842. }
  1843. return -1;
  1844. }
  1845. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1846. {
  1847. unsigned i;
  1848. uint32_t tmp;
  1849. for (i = 0; i < rdev->usec_timeout; i++) {
  1850. /* read MC_STATUS */
  1851. tmp = RREG32(RADEON_MC_STATUS);
  1852. if (tmp & RADEON_MC_IDLE) {
  1853. return 0;
  1854. }
  1855. DRM_UDELAY(1);
  1856. }
  1857. return -1;
  1858. }
  1859. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1860. {
  1861. lockup->last_cp_rptr = cp->rptr;
  1862. lockup->last_jiffies = jiffies;
  1863. }
  1864. /**
  1865. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1866. * @rdev: radeon device structure
  1867. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1868. * @cp: radeon_cp structure holding CP information
  1869. *
  1870. * We don't need to initialize the lockup tracking information as we will either
  1871. * have CP rptr to a different value of jiffies wrap around which will force
  1872. * initialization of the lockup tracking informations.
  1873. *
  1874. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1875. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1876. * if the elapsed time since last call is bigger than 2 second than we return
  1877. * false and update the tracking information. Due to this the caller must call
  1878. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1879. * the fencing code should be cautious about that.
  1880. *
  1881. * Caller should write to the ring to force CP to do something so we don't get
  1882. * false positive when CP is just gived nothing to do.
  1883. *
  1884. **/
  1885. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1886. {
  1887. unsigned long cjiffies, elapsed;
  1888. cjiffies = jiffies;
  1889. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1890. /* likely a wrap around */
  1891. lockup->last_cp_rptr = cp->rptr;
  1892. lockup->last_jiffies = jiffies;
  1893. return false;
  1894. }
  1895. if (cp->rptr != lockup->last_cp_rptr) {
  1896. /* CP is still working no lockup */
  1897. lockup->last_cp_rptr = cp->rptr;
  1898. lockup->last_jiffies = jiffies;
  1899. return false;
  1900. }
  1901. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1902. if (elapsed >= 10000) {
  1903. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1904. return true;
  1905. }
  1906. /* give a chance to the GPU ... */
  1907. return false;
  1908. }
  1909. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1910. {
  1911. u32 rbbm_status;
  1912. int r;
  1913. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1914. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1915. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1916. return false;
  1917. }
  1918. /* force CP activities */
  1919. r = radeon_ring_lock(rdev, 2);
  1920. if (!r) {
  1921. /* PACKET2 NOP */
  1922. radeon_ring_write(rdev, 0x80000000);
  1923. radeon_ring_write(rdev, 0x80000000);
  1924. radeon_ring_unlock_commit(rdev);
  1925. }
  1926. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1927. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1928. }
  1929. void r100_bm_disable(struct radeon_device *rdev)
  1930. {
  1931. u32 tmp;
  1932. /* disable bus mastering */
  1933. tmp = RREG32(R_000030_BUS_CNTL);
  1934. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1935. mdelay(1);
  1936. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1937. mdelay(1);
  1938. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1939. tmp = RREG32(RADEON_BUS_CNTL);
  1940. mdelay(1);
  1941. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1942. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1943. mdelay(1);
  1944. }
  1945. int r100_asic_reset(struct radeon_device *rdev)
  1946. {
  1947. struct r100_mc_save save;
  1948. u32 status, tmp;
  1949. int ret = 0;
  1950. status = RREG32(R_000E40_RBBM_STATUS);
  1951. if (!G_000E40_GUI_ACTIVE(status)) {
  1952. return 0;
  1953. }
  1954. r100_mc_stop(rdev, &save);
  1955. status = RREG32(R_000E40_RBBM_STATUS);
  1956. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1957. /* stop CP */
  1958. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1959. tmp = RREG32(RADEON_CP_RB_CNTL);
  1960. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1961. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1962. WREG32(RADEON_CP_RB_WPTR, 0);
  1963. WREG32(RADEON_CP_RB_CNTL, tmp);
  1964. /* save PCI state */
  1965. pci_save_state(rdev->pdev);
  1966. /* disable bus mastering */
  1967. r100_bm_disable(rdev);
  1968. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1969. S_0000F0_SOFT_RESET_RE(1) |
  1970. S_0000F0_SOFT_RESET_PP(1) |
  1971. S_0000F0_SOFT_RESET_RB(1));
  1972. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1973. mdelay(500);
  1974. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1975. mdelay(1);
  1976. status = RREG32(R_000E40_RBBM_STATUS);
  1977. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1978. /* reset CP */
  1979. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1980. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1981. mdelay(500);
  1982. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1983. mdelay(1);
  1984. status = RREG32(R_000E40_RBBM_STATUS);
  1985. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1986. /* restore PCI & busmastering */
  1987. pci_restore_state(rdev->pdev);
  1988. r100_enable_bm(rdev);
  1989. /* Check if GPU is idle */
  1990. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1991. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1992. dev_err(rdev->dev, "failed to reset GPU\n");
  1993. rdev->gpu_lockup = true;
  1994. ret = -1;
  1995. } else
  1996. dev_info(rdev->dev, "GPU reset succeed\n");
  1997. r100_mc_resume(rdev, &save);
  1998. return ret;
  1999. }
  2000. void r100_set_common_regs(struct radeon_device *rdev)
  2001. {
  2002. struct drm_device *dev = rdev->ddev;
  2003. bool force_dac2 = false;
  2004. u32 tmp;
  2005. /* set these so they don't interfere with anything */
  2006. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2007. WREG32(RADEON_SUBPIC_CNTL, 0);
  2008. WREG32(RADEON_VIPH_CONTROL, 0);
  2009. WREG32(RADEON_I2C_CNTL_1, 0);
  2010. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2011. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2012. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2013. /* always set up dac2 on rn50 and some rv100 as lots
  2014. * of servers seem to wire it up to a VGA port but
  2015. * don't report it in the bios connector
  2016. * table.
  2017. */
  2018. switch (dev->pdev->device) {
  2019. /* RN50 */
  2020. case 0x515e:
  2021. case 0x5969:
  2022. force_dac2 = true;
  2023. break;
  2024. /* RV100*/
  2025. case 0x5159:
  2026. case 0x515a:
  2027. /* DELL triple head servers */
  2028. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2029. ((dev->pdev->subsystem_device == 0x016c) ||
  2030. (dev->pdev->subsystem_device == 0x016d) ||
  2031. (dev->pdev->subsystem_device == 0x016e) ||
  2032. (dev->pdev->subsystem_device == 0x016f) ||
  2033. (dev->pdev->subsystem_device == 0x0170) ||
  2034. (dev->pdev->subsystem_device == 0x017d) ||
  2035. (dev->pdev->subsystem_device == 0x017e) ||
  2036. (dev->pdev->subsystem_device == 0x0183) ||
  2037. (dev->pdev->subsystem_device == 0x018a) ||
  2038. (dev->pdev->subsystem_device == 0x019a)))
  2039. force_dac2 = true;
  2040. break;
  2041. }
  2042. if (force_dac2) {
  2043. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2044. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2045. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2046. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2047. enable it, even it's detected.
  2048. */
  2049. /* force it to crtc0 */
  2050. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2051. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2052. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2053. /* set up the TV DAC */
  2054. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2055. RADEON_TV_DAC_STD_MASK |
  2056. RADEON_TV_DAC_RDACPD |
  2057. RADEON_TV_DAC_GDACPD |
  2058. RADEON_TV_DAC_BDACPD |
  2059. RADEON_TV_DAC_BGADJ_MASK |
  2060. RADEON_TV_DAC_DACADJ_MASK);
  2061. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2062. RADEON_TV_DAC_NHOLD |
  2063. RADEON_TV_DAC_STD_PS2 |
  2064. (0x58 << 16));
  2065. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2066. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2067. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2068. }
  2069. /* switch PM block to ACPI mode */
  2070. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2071. tmp &= ~RADEON_PM_MODE_SEL;
  2072. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2073. }
  2074. /*
  2075. * VRAM info
  2076. */
  2077. static void r100_vram_get_type(struct radeon_device *rdev)
  2078. {
  2079. uint32_t tmp;
  2080. rdev->mc.vram_is_ddr = false;
  2081. if (rdev->flags & RADEON_IS_IGP)
  2082. rdev->mc.vram_is_ddr = true;
  2083. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2084. rdev->mc.vram_is_ddr = true;
  2085. if ((rdev->family == CHIP_RV100) ||
  2086. (rdev->family == CHIP_RS100) ||
  2087. (rdev->family == CHIP_RS200)) {
  2088. tmp = RREG32(RADEON_MEM_CNTL);
  2089. if (tmp & RV100_HALF_MODE) {
  2090. rdev->mc.vram_width = 32;
  2091. } else {
  2092. rdev->mc.vram_width = 64;
  2093. }
  2094. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2095. rdev->mc.vram_width /= 4;
  2096. rdev->mc.vram_is_ddr = true;
  2097. }
  2098. } else if (rdev->family <= CHIP_RV280) {
  2099. tmp = RREG32(RADEON_MEM_CNTL);
  2100. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2101. rdev->mc.vram_width = 128;
  2102. } else {
  2103. rdev->mc.vram_width = 64;
  2104. }
  2105. } else {
  2106. /* newer IGPs */
  2107. rdev->mc.vram_width = 128;
  2108. }
  2109. }
  2110. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2111. {
  2112. u32 aper_size;
  2113. u8 byte;
  2114. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2115. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2116. * that is has the 2nd generation multifunction PCI interface
  2117. */
  2118. if (rdev->family == CHIP_RV280 ||
  2119. rdev->family >= CHIP_RV350) {
  2120. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2121. ~RADEON_HDP_APER_CNTL);
  2122. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2123. return aper_size * 2;
  2124. }
  2125. /* Older cards have all sorts of funny issues to deal with. First
  2126. * check if it's a multifunction card by reading the PCI config
  2127. * header type... Limit those to one aperture size
  2128. */
  2129. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2130. if (byte & 0x80) {
  2131. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2132. DRM_INFO("Limiting VRAM to one aperture\n");
  2133. return aper_size;
  2134. }
  2135. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2136. * have set it up. We don't write this as it's broken on some ASICs but
  2137. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2138. */
  2139. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2140. return aper_size * 2;
  2141. return aper_size;
  2142. }
  2143. void r100_vram_init_sizes(struct radeon_device *rdev)
  2144. {
  2145. u64 config_aper_size;
  2146. /* work out accessible VRAM */
  2147. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2148. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2149. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2150. /* FIXME we don't use the second aperture yet when we could use it */
  2151. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2152. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2153. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2154. if (rdev->flags & RADEON_IS_IGP) {
  2155. uint32_t tom;
  2156. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2157. tom = RREG32(RADEON_NB_TOM);
  2158. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2159. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2160. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2161. } else {
  2162. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2163. /* Some production boards of m6 will report 0
  2164. * if it's 8 MB
  2165. */
  2166. if (rdev->mc.real_vram_size == 0) {
  2167. rdev->mc.real_vram_size = 8192 * 1024;
  2168. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2169. }
  2170. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2171. * Novell bug 204882 + along with lots of ubuntu ones
  2172. */
  2173. if (rdev->mc.aper_size > config_aper_size)
  2174. config_aper_size = rdev->mc.aper_size;
  2175. if (config_aper_size > rdev->mc.real_vram_size)
  2176. rdev->mc.mc_vram_size = config_aper_size;
  2177. else
  2178. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2179. }
  2180. }
  2181. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2182. {
  2183. uint32_t temp;
  2184. temp = RREG32(RADEON_CONFIG_CNTL);
  2185. if (state == false) {
  2186. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2187. temp |= RADEON_CFG_VGA_IO_DIS;
  2188. } else {
  2189. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2190. }
  2191. WREG32(RADEON_CONFIG_CNTL, temp);
  2192. }
  2193. void r100_mc_init(struct radeon_device *rdev)
  2194. {
  2195. u64 base;
  2196. r100_vram_get_type(rdev);
  2197. r100_vram_init_sizes(rdev);
  2198. base = rdev->mc.aper_base;
  2199. if (rdev->flags & RADEON_IS_IGP)
  2200. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2201. radeon_vram_location(rdev, &rdev->mc, base);
  2202. rdev->mc.gtt_base_align = 0;
  2203. if (!(rdev->flags & RADEON_IS_AGP))
  2204. radeon_gtt_location(rdev, &rdev->mc);
  2205. radeon_update_bandwidth_info(rdev);
  2206. }
  2207. /*
  2208. * Indirect registers accessor
  2209. */
  2210. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2211. {
  2212. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2213. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2214. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2215. }
  2216. }
  2217. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2218. {
  2219. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2220. * or the chip could hang on a subsequent access
  2221. */
  2222. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2223. udelay(5000);
  2224. }
  2225. /* This function is required to workaround a hardware bug in some (all?)
  2226. * revisions of the R300. This workaround should be called after every
  2227. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2228. * may not be correct.
  2229. */
  2230. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2231. uint32_t save, tmp;
  2232. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2233. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2234. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2235. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2236. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2237. }
  2238. }
  2239. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2240. {
  2241. uint32_t data;
  2242. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2243. r100_pll_errata_after_index(rdev);
  2244. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2245. r100_pll_errata_after_data(rdev);
  2246. return data;
  2247. }
  2248. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2249. {
  2250. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2251. r100_pll_errata_after_index(rdev);
  2252. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2253. r100_pll_errata_after_data(rdev);
  2254. }
  2255. void r100_set_safe_registers(struct radeon_device *rdev)
  2256. {
  2257. if (ASIC_IS_RN50(rdev)) {
  2258. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2259. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2260. } else if (rdev->family < CHIP_R200) {
  2261. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2262. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2263. } else {
  2264. r200_set_safe_registers(rdev);
  2265. }
  2266. }
  2267. /*
  2268. * Debugfs info
  2269. */
  2270. #if defined(CONFIG_DEBUG_FS)
  2271. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2272. {
  2273. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2274. struct drm_device *dev = node->minor->dev;
  2275. struct radeon_device *rdev = dev->dev_private;
  2276. uint32_t reg, value;
  2277. unsigned i;
  2278. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2279. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2280. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2281. for (i = 0; i < 64; i++) {
  2282. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2283. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2284. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2285. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2286. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2287. }
  2288. return 0;
  2289. }
  2290. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2291. {
  2292. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2293. struct drm_device *dev = node->minor->dev;
  2294. struct radeon_device *rdev = dev->dev_private;
  2295. uint32_t rdp, wdp;
  2296. unsigned count, i, j;
  2297. radeon_ring_free_size(rdev);
  2298. rdp = RREG32(RADEON_CP_RB_RPTR);
  2299. wdp = RREG32(RADEON_CP_RB_WPTR);
  2300. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2301. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2302. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2303. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2304. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2305. seq_printf(m, "%u dwords in ring\n", count);
  2306. for (j = 0; j <= count; j++) {
  2307. i = (rdp + j) & rdev->cp.ptr_mask;
  2308. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2309. }
  2310. return 0;
  2311. }
  2312. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2313. {
  2314. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2315. struct drm_device *dev = node->minor->dev;
  2316. struct radeon_device *rdev = dev->dev_private;
  2317. uint32_t csq_stat, csq2_stat, tmp;
  2318. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2319. unsigned i;
  2320. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2321. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2322. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2323. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2324. r_rptr = (csq_stat >> 0) & 0x3ff;
  2325. r_wptr = (csq_stat >> 10) & 0x3ff;
  2326. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2327. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2328. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2329. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2330. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2331. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2332. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2333. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2334. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2335. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2336. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2337. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2338. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2339. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2340. seq_printf(m, "Ring fifo:\n");
  2341. for (i = 0; i < 256; i++) {
  2342. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2343. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2344. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2345. }
  2346. seq_printf(m, "Indirect1 fifo:\n");
  2347. for (i = 256; i <= 512; i++) {
  2348. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2349. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2350. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2351. }
  2352. seq_printf(m, "Indirect2 fifo:\n");
  2353. for (i = 640; i < ib1_wptr; i++) {
  2354. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2355. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2356. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2357. }
  2358. return 0;
  2359. }
  2360. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2361. {
  2362. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2363. struct drm_device *dev = node->minor->dev;
  2364. struct radeon_device *rdev = dev->dev_private;
  2365. uint32_t tmp;
  2366. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2367. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2368. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2369. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2370. tmp = RREG32(RADEON_BUS_CNTL);
  2371. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2372. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2373. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2374. tmp = RREG32(RADEON_AGP_BASE);
  2375. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2376. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2377. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2378. tmp = RREG32(0x01D0);
  2379. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2380. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2381. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2382. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2383. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2384. tmp = RREG32(0x01E4);
  2385. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2386. return 0;
  2387. }
  2388. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2389. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2390. };
  2391. static struct drm_info_list r100_debugfs_cp_list[] = {
  2392. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2393. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2394. };
  2395. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2396. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2397. };
  2398. #endif
  2399. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2400. {
  2401. #if defined(CONFIG_DEBUG_FS)
  2402. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2403. #else
  2404. return 0;
  2405. #endif
  2406. }
  2407. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2408. {
  2409. #if defined(CONFIG_DEBUG_FS)
  2410. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2411. #else
  2412. return 0;
  2413. #endif
  2414. }
  2415. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2416. {
  2417. #if defined(CONFIG_DEBUG_FS)
  2418. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2419. #else
  2420. return 0;
  2421. #endif
  2422. }
  2423. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2424. uint32_t tiling_flags, uint32_t pitch,
  2425. uint32_t offset, uint32_t obj_size)
  2426. {
  2427. int surf_index = reg * 16;
  2428. int flags = 0;
  2429. if (rdev->family <= CHIP_RS200) {
  2430. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2431. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2432. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2433. if (tiling_flags & RADEON_TILING_MACRO)
  2434. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2435. } else if (rdev->family <= CHIP_RV280) {
  2436. if (tiling_flags & (RADEON_TILING_MACRO))
  2437. flags |= R200_SURF_TILE_COLOR_MACRO;
  2438. if (tiling_flags & RADEON_TILING_MICRO)
  2439. flags |= R200_SURF_TILE_COLOR_MICRO;
  2440. } else {
  2441. if (tiling_flags & RADEON_TILING_MACRO)
  2442. flags |= R300_SURF_TILE_MACRO;
  2443. if (tiling_flags & RADEON_TILING_MICRO)
  2444. flags |= R300_SURF_TILE_MICRO;
  2445. }
  2446. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2447. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2448. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2449. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2450. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2451. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2452. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2453. if (ASIC_IS_RN50(rdev))
  2454. pitch /= 16;
  2455. }
  2456. /* r100/r200 divide by 16 */
  2457. if (rdev->family < CHIP_R300)
  2458. flags |= pitch / 16;
  2459. else
  2460. flags |= pitch / 8;
  2461. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2462. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2463. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2464. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2465. return 0;
  2466. }
  2467. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2468. {
  2469. int surf_index = reg * 16;
  2470. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2471. }
  2472. void r100_bandwidth_update(struct radeon_device *rdev)
  2473. {
  2474. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2475. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2476. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2477. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2478. fixed20_12 memtcas_ff[8] = {
  2479. dfixed_init(1),
  2480. dfixed_init(2),
  2481. dfixed_init(3),
  2482. dfixed_init(0),
  2483. dfixed_init_half(1),
  2484. dfixed_init_half(2),
  2485. dfixed_init(0),
  2486. };
  2487. fixed20_12 memtcas_rs480_ff[8] = {
  2488. dfixed_init(0),
  2489. dfixed_init(1),
  2490. dfixed_init(2),
  2491. dfixed_init(3),
  2492. dfixed_init(0),
  2493. dfixed_init_half(1),
  2494. dfixed_init_half(2),
  2495. dfixed_init_half(3),
  2496. };
  2497. fixed20_12 memtcas2_ff[8] = {
  2498. dfixed_init(0),
  2499. dfixed_init(1),
  2500. dfixed_init(2),
  2501. dfixed_init(3),
  2502. dfixed_init(4),
  2503. dfixed_init(5),
  2504. dfixed_init(6),
  2505. dfixed_init(7),
  2506. };
  2507. fixed20_12 memtrbs[8] = {
  2508. dfixed_init(1),
  2509. dfixed_init_half(1),
  2510. dfixed_init(2),
  2511. dfixed_init_half(2),
  2512. dfixed_init(3),
  2513. dfixed_init_half(3),
  2514. dfixed_init(4),
  2515. dfixed_init_half(4)
  2516. };
  2517. fixed20_12 memtrbs_r4xx[8] = {
  2518. dfixed_init(4),
  2519. dfixed_init(5),
  2520. dfixed_init(6),
  2521. dfixed_init(7),
  2522. dfixed_init(8),
  2523. dfixed_init(9),
  2524. dfixed_init(10),
  2525. dfixed_init(11)
  2526. };
  2527. fixed20_12 min_mem_eff;
  2528. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2529. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2530. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2531. disp_drain_rate2, read_return_rate;
  2532. fixed20_12 time_disp1_drop_priority;
  2533. int c;
  2534. int cur_size = 16; /* in octawords */
  2535. int critical_point = 0, critical_point2;
  2536. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2537. int stop_req, max_stop_req;
  2538. struct drm_display_mode *mode1 = NULL;
  2539. struct drm_display_mode *mode2 = NULL;
  2540. uint32_t pixel_bytes1 = 0;
  2541. uint32_t pixel_bytes2 = 0;
  2542. radeon_update_display_priority(rdev);
  2543. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2544. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2545. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2546. }
  2547. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2548. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2549. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2550. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2551. }
  2552. }
  2553. min_mem_eff.full = dfixed_const_8(0);
  2554. /* get modes */
  2555. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2556. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2557. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2558. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2559. /* check crtc enables */
  2560. if (mode2)
  2561. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2562. if (mode1)
  2563. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2564. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2565. }
  2566. /*
  2567. * determine is there is enough bw for current mode
  2568. */
  2569. sclk_ff = rdev->pm.sclk;
  2570. mclk_ff = rdev->pm.mclk;
  2571. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2572. temp_ff.full = dfixed_const(temp);
  2573. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2574. pix_clk.full = 0;
  2575. pix_clk2.full = 0;
  2576. peak_disp_bw.full = 0;
  2577. if (mode1) {
  2578. temp_ff.full = dfixed_const(1000);
  2579. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2580. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2581. temp_ff.full = dfixed_const(pixel_bytes1);
  2582. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2583. }
  2584. if (mode2) {
  2585. temp_ff.full = dfixed_const(1000);
  2586. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2587. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2588. temp_ff.full = dfixed_const(pixel_bytes2);
  2589. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2590. }
  2591. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2592. if (peak_disp_bw.full >= mem_bw.full) {
  2593. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2594. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2595. }
  2596. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2597. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2598. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2599. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2600. mem_trp = ((temp & 0x3)) + 1;
  2601. mem_tras = ((temp & 0x70) >> 4) + 1;
  2602. } else if (rdev->family == CHIP_R300 ||
  2603. rdev->family == CHIP_R350) { /* r300, r350 */
  2604. mem_trcd = (temp & 0x7) + 1;
  2605. mem_trp = ((temp >> 8) & 0x7) + 1;
  2606. mem_tras = ((temp >> 11) & 0xf) + 4;
  2607. } else if (rdev->family == CHIP_RV350 ||
  2608. rdev->family <= CHIP_RV380) {
  2609. /* rv3x0 */
  2610. mem_trcd = (temp & 0x7) + 3;
  2611. mem_trp = ((temp >> 8) & 0x7) + 3;
  2612. mem_tras = ((temp >> 11) & 0xf) + 6;
  2613. } else if (rdev->family == CHIP_R420 ||
  2614. rdev->family == CHIP_R423 ||
  2615. rdev->family == CHIP_RV410) {
  2616. /* r4xx */
  2617. mem_trcd = (temp & 0xf) + 3;
  2618. if (mem_trcd > 15)
  2619. mem_trcd = 15;
  2620. mem_trp = ((temp >> 8) & 0xf) + 3;
  2621. if (mem_trp > 15)
  2622. mem_trp = 15;
  2623. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2624. if (mem_tras > 31)
  2625. mem_tras = 31;
  2626. } else { /* RV200, R200 */
  2627. mem_trcd = (temp & 0x7) + 1;
  2628. mem_trp = ((temp >> 8) & 0x7) + 1;
  2629. mem_tras = ((temp >> 12) & 0xf) + 4;
  2630. }
  2631. /* convert to FF */
  2632. trcd_ff.full = dfixed_const(mem_trcd);
  2633. trp_ff.full = dfixed_const(mem_trp);
  2634. tras_ff.full = dfixed_const(mem_tras);
  2635. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2636. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2637. data = (temp & (7 << 20)) >> 20;
  2638. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2639. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2640. tcas_ff = memtcas_rs480_ff[data];
  2641. else
  2642. tcas_ff = memtcas_ff[data];
  2643. } else
  2644. tcas_ff = memtcas2_ff[data];
  2645. if (rdev->family == CHIP_RS400 ||
  2646. rdev->family == CHIP_RS480) {
  2647. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2648. data = (temp >> 23) & 0x7;
  2649. if (data < 5)
  2650. tcas_ff.full += dfixed_const(data);
  2651. }
  2652. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2653. /* on the R300, Tcas is included in Trbs.
  2654. */
  2655. temp = RREG32(RADEON_MEM_CNTL);
  2656. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2657. if (data == 1) {
  2658. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2659. temp = RREG32(R300_MC_IND_INDEX);
  2660. temp &= ~R300_MC_IND_ADDR_MASK;
  2661. temp |= R300_MC_READ_CNTL_CD_mcind;
  2662. WREG32(R300_MC_IND_INDEX, temp);
  2663. temp = RREG32(R300_MC_IND_DATA);
  2664. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2665. } else {
  2666. temp = RREG32(R300_MC_READ_CNTL_AB);
  2667. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2668. }
  2669. } else {
  2670. temp = RREG32(R300_MC_READ_CNTL_AB);
  2671. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2672. }
  2673. if (rdev->family == CHIP_RV410 ||
  2674. rdev->family == CHIP_R420 ||
  2675. rdev->family == CHIP_R423)
  2676. trbs_ff = memtrbs_r4xx[data];
  2677. else
  2678. trbs_ff = memtrbs[data];
  2679. tcas_ff.full += trbs_ff.full;
  2680. }
  2681. sclk_eff_ff.full = sclk_ff.full;
  2682. if (rdev->flags & RADEON_IS_AGP) {
  2683. fixed20_12 agpmode_ff;
  2684. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2685. temp_ff.full = dfixed_const_666(16);
  2686. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2687. }
  2688. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2689. if (ASIC_IS_R300(rdev)) {
  2690. sclk_delay_ff.full = dfixed_const(250);
  2691. } else {
  2692. if ((rdev->family == CHIP_RV100) ||
  2693. rdev->flags & RADEON_IS_IGP) {
  2694. if (rdev->mc.vram_is_ddr)
  2695. sclk_delay_ff.full = dfixed_const(41);
  2696. else
  2697. sclk_delay_ff.full = dfixed_const(33);
  2698. } else {
  2699. if (rdev->mc.vram_width == 128)
  2700. sclk_delay_ff.full = dfixed_const(57);
  2701. else
  2702. sclk_delay_ff.full = dfixed_const(41);
  2703. }
  2704. }
  2705. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2706. if (rdev->mc.vram_is_ddr) {
  2707. if (rdev->mc.vram_width == 32) {
  2708. k1.full = dfixed_const(40);
  2709. c = 3;
  2710. } else {
  2711. k1.full = dfixed_const(20);
  2712. c = 1;
  2713. }
  2714. } else {
  2715. k1.full = dfixed_const(40);
  2716. c = 3;
  2717. }
  2718. temp_ff.full = dfixed_const(2);
  2719. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2720. temp_ff.full = dfixed_const(c);
  2721. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2722. temp_ff.full = dfixed_const(4);
  2723. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2724. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2725. mc_latency_mclk.full += k1.full;
  2726. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2727. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2728. /*
  2729. HW cursor time assuming worst case of full size colour cursor.
  2730. */
  2731. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2732. temp_ff.full += trcd_ff.full;
  2733. if (temp_ff.full < tras_ff.full)
  2734. temp_ff.full = tras_ff.full;
  2735. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2736. temp_ff.full = dfixed_const(cur_size);
  2737. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2738. /*
  2739. Find the total latency for the display data.
  2740. */
  2741. disp_latency_overhead.full = dfixed_const(8);
  2742. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2743. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2744. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2745. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2746. disp_latency.full = mc_latency_mclk.full;
  2747. else
  2748. disp_latency.full = mc_latency_sclk.full;
  2749. /* setup Max GRPH_STOP_REQ default value */
  2750. if (ASIC_IS_RV100(rdev))
  2751. max_stop_req = 0x5c;
  2752. else
  2753. max_stop_req = 0x7c;
  2754. if (mode1) {
  2755. /* CRTC1
  2756. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2757. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2758. */
  2759. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2760. if (stop_req > max_stop_req)
  2761. stop_req = max_stop_req;
  2762. /*
  2763. Find the drain rate of the display buffer.
  2764. */
  2765. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2766. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2767. /*
  2768. Find the critical point of the display buffer.
  2769. */
  2770. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2771. crit_point_ff.full += dfixed_const_half(0);
  2772. critical_point = dfixed_trunc(crit_point_ff);
  2773. if (rdev->disp_priority == 2) {
  2774. critical_point = 0;
  2775. }
  2776. /*
  2777. The critical point should never be above max_stop_req-4. Setting
  2778. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2779. */
  2780. if (max_stop_req - critical_point < 4)
  2781. critical_point = 0;
  2782. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2783. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2784. critical_point = 0x10;
  2785. }
  2786. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2787. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2788. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2789. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2790. if ((rdev->family == CHIP_R350) &&
  2791. (stop_req > 0x15)) {
  2792. stop_req -= 0x10;
  2793. }
  2794. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2795. temp |= RADEON_GRPH_BUFFER_SIZE;
  2796. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2797. RADEON_GRPH_CRITICAL_AT_SOF |
  2798. RADEON_GRPH_STOP_CNTL);
  2799. /*
  2800. Write the result into the register.
  2801. */
  2802. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2803. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2804. #if 0
  2805. if ((rdev->family == CHIP_RS400) ||
  2806. (rdev->family == CHIP_RS480)) {
  2807. /* attempt to program RS400 disp regs correctly ??? */
  2808. temp = RREG32(RS400_DISP1_REG_CNTL);
  2809. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2810. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2811. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2812. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2813. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2814. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2815. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2816. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2817. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2818. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2819. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2820. }
  2821. #endif
  2822. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2823. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2824. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2825. }
  2826. if (mode2) {
  2827. u32 grph2_cntl;
  2828. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2829. if (stop_req > max_stop_req)
  2830. stop_req = max_stop_req;
  2831. /*
  2832. Find the drain rate of the display buffer.
  2833. */
  2834. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2835. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2836. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2837. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2838. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2839. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2840. if ((rdev->family == CHIP_R350) &&
  2841. (stop_req > 0x15)) {
  2842. stop_req -= 0x10;
  2843. }
  2844. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2845. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2846. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2847. RADEON_GRPH_CRITICAL_AT_SOF |
  2848. RADEON_GRPH_STOP_CNTL);
  2849. if ((rdev->family == CHIP_RS100) ||
  2850. (rdev->family == CHIP_RS200))
  2851. critical_point2 = 0;
  2852. else {
  2853. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2854. temp_ff.full = dfixed_const(temp);
  2855. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2856. if (sclk_ff.full < temp_ff.full)
  2857. temp_ff.full = sclk_ff.full;
  2858. read_return_rate.full = temp_ff.full;
  2859. if (mode1) {
  2860. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2861. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2862. } else {
  2863. time_disp1_drop_priority.full = 0;
  2864. }
  2865. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2866. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2867. crit_point_ff.full += dfixed_const_half(0);
  2868. critical_point2 = dfixed_trunc(crit_point_ff);
  2869. if (rdev->disp_priority == 2) {
  2870. critical_point2 = 0;
  2871. }
  2872. if (max_stop_req - critical_point2 < 4)
  2873. critical_point2 = 0;
  2874. }
  2875. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2876. /* some R300 cards have problem with this set to 0 */
  2877. critical_point2 = 0x10;
  2878. }
  2879. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2880. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2881. if ((rdev->family == CHIP_RS400) ||
  2882. (rdev->family == CHIP_RS480)) {
  2883. #if 0
  2884. /* attempt to program RS400 disp2 regs correctly ??? */
  2885. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2886. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2887. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2888. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2889. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2890. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2891. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2892. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2893. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2894. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2895. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2896. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2897. #endif
  2898. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2899. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2900. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2901. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2902. }
  2903. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  2904. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2905. }
  2906. }
  2907. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2908. {
  2909. DRM_ERROR("pitch %d\n", t->pitch);
  2910. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2911. DRM_ERROR("width %d\n", t->width);
  2912. DRM_ERROR("width_11 %d\n", t->width_11);
  2913. DRM_ERROR("height %d\n", t->height);
  2914. DRM_ERROR("height_11 %d\n", t->height_11);
  2915. DRM_ERROR("num levels %d\n", t->num_levels);
  2916. DRM_ERROR("depth %d\n", t->txdepth);
  2917. DRM_ERROR("bpp %d\n", t->cpp);
  2918. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2919. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2920. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2921. DRM_ERROR("compress format %d\n", t->compress_format);
  2922. }
  2923. static int r100_track_compress_size(int compress_format, int w, int h)
  2924. {
  2925. int block_width, block_height, block_bytes;
  2926. int wblocks, hblocks;
  2927. int min_wblocks;
  2928. int sz;
  2929. block_width = 4;
  2930. block_height = 4;
  2931. switch (compress_format) {
  2932. case R100_TRACK_COMP_DXT1:
  2933. block_bytes = 8;
  2934. min_wblocks = 4;
  2935. break;
  2936. default:
  2937. case R100_TRACK_COMP_DXT35:
  2938. block_bytes = 16;
  2939. min_wblocks = 2;
  2940. break;
  2941. }
  2942. hblocks = (h + block_height - 1) / block_height;
  2943. wblocks = (w + block_width - 1) / block_width;
  2944. if (wblocks < min_wblocks)
  2945. wblocks = min_wblocks;
  2946. sz = wblocks * hblocks * block_bytes;
  2947. return sz;
  2948. }
  2949. static int r100_cs_track_cube(struct radeon_device *rdev,
  2950. struct r100_cs_track *track, unsigned idx)
  2951. {
  2952. unsigned face, w, h;
  2953. struct radeon_bo *cube_robj;
  2954. unsigned long size;
  2955. unsigned compress_format = track->textures[idx].compress_format;
  2956. for (face = 0; face < 5; face++) {
  2957. cube_robj = track->textures[idx].cube_info[face].robj;
  2958. w = track->textures[idx].cube_info[face].width;
  2959. h = track->textures[idx].cube_info[face].height;
  2960. if (compress_format) {
  2961. size = r100_track_compress_size(compress_format, w, h);
  2962. } else
  2963. size = w * h;
  2964. size *= track->textures[idx].cpp;
  2965. size += track->textures[idx].cube_info[face].offset;
  2966. if (size > radeon_bo_size(cube_robj)) {
  2967. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2968. size, radeon_bo_size(cube_robj));
  2969. r100_cs_track_texture_print(&track->textures[idx]);
  2970. return -1;
  2971. }
  2972. }
  2973. return 0;
  2974. }
  2975. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2976. struct r100_cs_track *track)
  2977. {
  2978. struct radeon_bo *robj;
  2979. unsigned long size;
  2980. unsigned u, i, w, h, d;
  2981. int ret;
  2982. for (u = 0; u < track->num_texture; u++) {
  2983. if (!track->textures[u].enabled)
  2984. continue;
  2985. if (track->textures[u].lookup_disable)
  2986. continue;
  2987. robj = track->textures[u].robj;
  2988. if (robj == NULL) {
  2989. DRM_ERROR("No texture bound to unit %u\n", u);
  2990. return -EINVAL;
  2991. }
  2992. size = 0;
  2993. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2994. if (track->textures[u].use_pitch) {
  2995. if (rdev->family < CHIP_R300)
  2996. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2997. else
  2998. w = track->textures[u].pitch / (1 << i);
  2999. } else {
  3000. w = track->textures[u].width;
  3001. if (rdev->family >= CHIP_RV515)
  3002. w |= track->textures[u].width_11;
  3003. w = w / (1 << i);
  3004. if (track->textures[u].roundup_w)
  3005. w = roundup_pow_of_two(w);
  3006. }
  3007. h = track->textures[u].height;
  3008. if (rdev->family >= CHIP_RV515)
  3009. h |= track->textures[u].height_11;
  3010. h = h / (1 << i);
  3011. if (track->textures[u].roundup_h)
  3012. h = roundup_pow_of_two(h);
  3013. if (track->textures[u].tex_coord_type == 1) {
  3014. d = (1 << track->textures[u].txdepth) / (1 << i);
  3015. if (!d)
  3016. d = 1;
  3017. } else {
  3018. d = 1;
  3019. }
  3020. if (track->textures[u].compress_format) {
  3021. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3022. /* compressed textures are block based */
  3023. } else
  3024. size += w * h * d;
  3025. }
  3026. size *= track->textures[u].cpp;
  3027. switch (track->textures[u].tex_coord_type) {
  3028. case 0:
  3029. case 1:
  3030. break;
  3031. case 2:
  3032. if (track->separate_cube) {
  3033. ret = r100_cs_track_cube(rdev, track, u);
  3034. if (ret)
  3035. return ret;
  3036. } else
  3037. size *= 6;
  3038. break;
  3039. default:
  3040. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3041. "%u\n", track->textures[u].tex_coord_type, u);
  3042. return -EINVAL;
  3043. }
  3044. if (size > radeon_bo_size(robj)) {
  3045. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3046. "%lu\n", u, size, radeon_bo_size(robj));
  3047. r100_cs_track_texture_print(&track->textures[u]);
  3048. return -EINVAL;
  3049. }
  3050. }
  3051. return 0;
  3052. }
  3053. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3054. {
  3055. unsigned i;
  3056. unsigned long size;
  3057. unsigned prim_walk;
  3058. unsigned nverts;
  3059. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3060. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3061. !track->blend_read_enable)
  3062. num_cb = 0;
  3063. for (i = 0; i < num_cb; i++) {
  3064. if (track->cb[i].robj == NULL) {
  3065. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3066. return -EINVAL;
  3067. }
  3068. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3069. size += track->cb[i].offset;
  3070. if (size > radeon_bo_size(track->cb[i].robj)) {
  3071. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3072. "(need %lu have %lu) !\n", i, size,
  3073. radeon_bo_size(track->cb[i].robj));
  3074. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3075. i, track->cb[i].pitch, track->cb[i].cpp,
  3076. track->cb[i].offset, track->maxy);
  3077. return -EINVAL;
  3078. }
  3079. }
  3080. track->cb_dirty = false;
  3081. if (track->zb_dirty && track->z_enabled) {
  3082. if (track->zb.robj == NULL) {
  3083. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3084. return -EINVAL;
  3085. }
  3086. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3087. size += track->zb.offset;
  3088. if (size > radeon_bo_size(track->zb.robj)) {
  3089. DRM_ERROR("[drm] Buffer too small for z buffer "
  3090. "(need %lu have %lu) !\n", size,
  3091. radeon_bo_size(track->zb.robj));
  3092. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3093. track->zb.pitch, track->zb.cpp,
  3094. track->zb.offset, track->maxy);
  3095. return -EINVAL;
  3096. }
  3097. }
  3098. track->zb_dirty = false;
  3099. if (track->aa_dirty && track->aaresolve) {
  3100. if (track->aa.robj == NULL) {
  3101. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3102. return -EINVAL;
  3103. }
  3104. /* I believe the format comes from colorbuffer0. */
  3105. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3106. size += track->aa.offset;
  3107. if (size > radeon_bo_size(track->aa.robj)) {
  3108. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3109. "(need %lu have %lu) !\n", i, size,
  3110. radeon_bo_size(track->aa.robj));
  3111. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3112. i, track->aa.pitch, track->cb[0].cpp,
  3113. track->aa.offset, track->maxy);
  3114. return -EINVAL;
  3115. }
  3116. }
  3117. track->aa_dirty = false;
  3118. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3119. if (track->vap_vf_cntl & (1 << 14)) {
  3120. nverts = track->vap_alt_nverts;
  3121. } else {
  3122. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3123. }
  3124. switch (prim_walk) {
  3125. case 1:
  3126. for (i = 0; i < track->num_arrays; i++) {
  3127. size = track->arrays[i].esize * track->max_indx * 4;
  3128. if (track->arrays[i].robj == NULL) {
  3129. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3130. "bound\n", prim_walk, i);
  3131. return -EINVAL;
  3132. }
  3133. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3134. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3135. "need %lu dwords have %lu dwords\n",
  3136. prim_walk, i, size >> 2,
  3137. radeon_bo_size(track->arrays[i].robj)
  3138. >> 2);
  3139. DRM_ERROR("Max indices %u\n", track->max_indx);
  3140. return -EINVAL;
  3141. }
  3142. }
  3143. break;
  3144. case 2:
  3145. for (i = 0; i < track->num_arrays; i++) {
  3146. size = track->arrays[i].esize * (nverts - 1) * 4;
  3147. if (track->arrays[i].robj == NULL) {
  3148. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3149. "bound\n", prim_walk, i);
  3150. return -EINVAL;
  3151. }
  3152. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3153. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3154. "need %lu dwords have %lu dwords\n",
  3155. prim_walk, i, size >> 2,
  3156. radeon_bo_size(track->arrays[i].robj)
  3157. >> 2);
  3158. return -EINVAL;
  3159. }
  3160. }
  3161. break;
  3162. case 3:
  3163. size = track->vtx_size * nverts;
  3164. if (size != track->immd_dwords) {
  3165. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3166. track->immd_dwords, size);
  3167. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3168. nverts, track->vtx_size);
  3169. return -EINVAL;
  3170. }
  3171. break;
  3172. default:
  3173. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3174. prim_walk);
  3175. return -EINVAL;
  3176. }
  3177. if (track->tex_dirty) {
  3178. track->tex_dirty = false;
  3179. return r100_cs_track_texture_check(rdev, track);
  3180. }
  3181. return 0;
  3182. }
  3183. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3184. {
  3185. unsigned i, face;
  3186. track->cb_dirty = true;
  3187. track->zb_dirty = true;
  3188. track->tex_dirty = true;
  3189. track->aa_dirty = true;
  3190. if (rdev->family < CHIP_R300) {
  3191. track->num_cb = 1;
  3192. if (rdev->family <= CHIP_RS200)
  3193. track->num_texture = 3;
  3194. else
  3195. track->num_texture = 6;
  3196. track->maxy = 2048;
  3197. track->separate_cube = 1;
  3198. } else {
  3199. track->num_cb = 4;
  3200. track->num_texture = 16;
  3201. track->maxy = 4096;
  3202. track->separate_cube = 0;
  3203. track->aaresolve = false;
  3204. track->aa.robj = NULL;
  3205. }
  3206. for (i = 0; i < track->num_cb; i++) {
  3207. track->cb[i].robj = NULL;
  3208. track->cb[i].pitch = 8192;
  3209. track->cb[i].cpp = 16;
  3210. track->cb[i].offset = 0;
  3211. }
  3212. track->z_enabled = true;
  3213. track->zb.robj = NULL;
  3214. track->zb.pitch = 8192;
  3215. track->zb.cpp = 4;
  3216. track->zb.offset = 0;
  3217. track->vtx_size = 0x7F;
  3218. track->immd_dwords = 0xFFFFFFFFUL;
  3219. track->num_arrays = 11;
  3220. track->max_indx = 0x00FFFFFFUL;
  3221. for (i = 0; i < track->num_arrays; i++) {
  3222. track->arrays[i].robj = NULL;
  3223. track->arrays[i].esize = 0x7F;
  3224. }
  3225. for (i = 0; i < track->num_texture; i++) {
  3226. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3227. track->textures[i].pitch = 16536;
  3228. track->textures[i].width = 16536;
  3229. track->textures[i].height = 16536;
  3230. track->textures[i].width_11 = 1 << 11;
  3231. track->textures[i].height_11 = 1 << 11;
  3232. track->textures[i].num_levels = 12;
  3233. if (rdev->family <= CHIP_RS200) {
  3234. track->textures[i].tex_coord_type = 0;
  3235. track->textures[i].txdepth = 0;
  3236. } else {
  3237. track->textures[i].txdepth = 16;
  3238. track->textures[i].tex_coord_type = 1;
  3239. }
  3240. track->textures[i].cpp = 64;
  3241. track->textures[i].robj = NULL;
  3242. /* CS IB emission code makes sure texture unit are disabled */
  3243. track->textures[i].enabled = false;
  3244. track->textures[i].lookup_disable = false;
  3245. track->textures[i].roundup_w = true;
  3246. track->textures[i].roundup_h = true;
  3247. if (track->separate_cube)
  3248. for (face = 0; face < 5; face++) {
  3249. track->textures[i].cube_info[face].robj = NULL;
  3250. track->textures[i].cube_info[face].width = 16536;
  3251. track->textures[i].cube_info[face].height = 16536;
  3252. track->textures[i].cube_info[face].offset = 0;
  3253. }
  3254. }
  3255. }
  3256. int r100_ring_test(struct radeon_device *rdev)
  3257. {
  3258. uint32_t scratch;
  3259. uint32_t tmp = 0;
  3260. unsigned i;
  3261. int r;
  3262. r = radeon_scratch_get(rdev, &scratch);
  3263. if (r) {
  3264. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3265. return r;
  3266. }
  3267. WREG32(scratch, 0xCAFEDEAD);
  3268. r = radeon_ring_lock(rdev, 2);
  3269. if (r) {
  3270. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3271. radeon_scratch_free(rdev, scratch);
  3272. return r;
  3273. }
  3274. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3275. radeon_ring_write(rdev, 0xDEADBEEF);
  3276. radeon_ring_unlock_commit(rdev);
  3277. for (i = 0; i < rdev->usec_timeout; i++) {
  3278. tmp = RREG32(scratch);
  3279. if (tmp == 0xDEADBEEF) {
  3280. break;
  3281. }
  3282. DRM_UDELAY(1);
  3283. }
  3284. if (i < rdev->usec_timeout) {
  3285. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3286. } else {
  3287. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3288. scratch, tmp);
  3289. r = -EINVAL;
  3290. }
  3291. radeon_scratch_free(rdev, scratch);
  3292. return r;
  3293. }
  3294. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3295. {
  3296. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3297. radeon_ring_write(rdev, ib->gpu_addr);
  3298. radeon_ring_write(rdev, ib->length_dw);
  3299. }
  3300. int r100_ib_test(struct radeon_device *rdev)
  3301. {
  3302. struct radeon_ib *ib;
  3303. uint32_t scratch;
  3304. uint32_t tmp = 0;
  3305. unsigned i;
  3306. int r;
  3307. r = radeon_scratch_get(rdev, &scratch);
  3308. if (r) {
  3309. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3310. return r;
  3311. }
  3312. WREG32(scratch, 0xCAFEDEAD);
  3313. r = radeon_ib_get(rdev, &ib);
  3314. if (r) {
  3315. return r;
  3316. }
  3317. ib->ptr[0] = PACKET0(scratch, 0);
  3318. ib->ptr[1] = 0xDEADBEEF;
  3319. ib->ptr[2] = PACKET2(0);
  3320. ib->ptr[3] = PACKET2(0);
  3321. ib->ptr[4] = PACKET2(0);
  3322. ib->ptr[5] = PACKET2(0);
  3323. ib->ptr[6] = PACKET2(0);
  3324. ib->ptr[7] = PACKET2(0);
  3325. ib->length_dw = 8;
  3326. r = radeon_ib_schedule(rdev, ib);
  3327. if (r) {
  3328. radeon_scratch_free(rdev, scratch);
  3329. radeon_ib_free(rdev, &ib);
  3330. return r;
  3331. }
  3332. r = radeon_fence_wait(ib->fence, false);
  3333. if (r) {
  3334. return r;
  3335. }
  3336. for (i = 0; i < rdev->usec_timeout; i++) {
  3337. tmp = RREG32(scratch);
  3338. if (tmp == 0xDEADBEEF) {
  3339. break;
  3340. }
  3341. DRM_UDELAY(1);
  3342. }
  3343. if (i < rdev->usec_timeout) {
  3344. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3345. } else {
  3346. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3347. scratch, tmp);
  3348. r = -EINVAL;
  3349. }
  3350. radeon_scratch_free(rdev, scratch);
  3351. radeon_ib_free(rdev, &ib);
  3352. return r;
  3353. }
  3354. void r100_ib_fini(struct radeon_device *rdev)
  3355. {
  3356. radeon_ib_pool_fini(rdev);
  3357. }
  3358. int r100_ib_init(struct radeon_device *rdev)
  3359. {
  3360. int r;
  3361. r = radeon_ib_pool_init(rdev);
  3362. if (r) {
  3363. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3364. r100_ib_fini(rdev);
  3365. return r;
  3366. }
  3367. r = r100_ib_test(rdev);
  3368. if (r) {
  3369. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3370. r100_ib_fini(rdev);
  3371. return r;
  3372. }
  3373. return 0;
  3374. }
  3375. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3376. {
  3377. /* Shutdown CP we shouldn't need to do that but better be safe than
  3378. * sorry
  3379. */
  3380. rdev->cp.ready = false;
  3381. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3382. /* Save few CRTC registers */
  3383. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3384. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3385. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3386. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3387. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3388. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3389. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3390. }
  3391. /* Disable VGA aperture access */
  3392. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3393. /* Disable cursor, overlay, crtc */
  3394. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3395. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3396. S_000054_CRTC_DISPLAY_DIS(1));
  3397. WREG32(R_000050_CRTC_GEN_CNTL,
  3398. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3399. S_000050_CRTC_DISP_REQ_EN_B(1));
  3400. WREG32(R_000420_OV0_SCALE_CNTL,
  3401. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3402. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3403. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3404. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3405. S_000360_CUR2_LOCK(1));
  3406. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3407. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3408. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3409. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3410. WREG32(R_000360_CUR2_OFFSET,
  3411. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3412. }
  3413. }
  3414. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3415. {
  3416. /* Update base address for crtc */
  3417. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3418. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3419. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3420. }
  3421. /* Restore CRTC registers */
  3422. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3423. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3424. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3425. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3426. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3427. }
  3428. }
  3429. void r100_vga_render_disable(struct radeon_device *rdev)
  3430. {
  3431. u32 tmp;
  3432. tmp = RREG8(R_0003C2_GENMO_WT);
  3433. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3434. }
  3435. static void r100_debugfs(struct radeon_device *rdev)
  3436. {
  3437. int r;
  3438. r = r100_debugfs_mc_info_init(rdev);
  3439. if (r)
  3440. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3441. }
  3442. static void r100_mc_program(struct radeon_device *rdev)
  3443. {
  3444. struct r100_mc_save save;
  3445. /* Stops all mc clients */
  3446. r100_mc_stop(rdev, &save);
  3447. if (rdev->flags & RADEON_IS_AGP) {
  3448. WREG32(R_00014C_MC_AGP_LOCATION,
  3449. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3450. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3451. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3452. if (rdev->family > CHIP_RV200)
  3453. WREG32(R_00015C_AGP_BASE_2,
  3454. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3455. } else {
  3456. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3457. WREG32(R_000170_AGP_BASE, 0);
  3458. if (rdev->family > CHIP_RV200)
  3459. WREG32(R_00015C_AGP_BASE_2, 0);
  3460. }
  3461. /* Wait for mc idle */
  3462. if (r100_mc_wait_for_idle(rdev))
  3463. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3464. /* Program MC, should be a 32bits limited address space */
  3465. WREG32(R_000148_MC_FB_LOCATION,
  3466. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3467. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3468. r100_mc_resume(rdev, &save);
  3469. }
  3470. void r100_clock_startup(struct radeon_device *rdev)
  3471. {
  3472. u32 tmp;
  3473. if (radeon_dynclks != -1 && radeon_dynclks)
  3474. radeon_legacy_set_clock_gating(rdev, 1);
  3475. /* We need to force on some of the block */
  3476. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3477. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3478. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3479. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3480. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3481. }
  3482. static int r100_startup(struct radeon_device *rdev)
  3483. {
  3484. int r;
  3485. /* set common regs */
  3486. r100_set_common_regs(rdev);
  3487. /* program mc */
  3488. r100_mc_program(rdev);
  3489. /* Resume clock */
  3490. r100_clock_startup(rdev);
  3491. /* Initialize GART (initialize after TTM so we can allocate
  3492. * memory through TTM but finalize after TTM) */
  3493. r100_enable_bm(rdev);
  3494. if (rdev->flags & RADEON_IS_PCI) {
  3495. r = r100_pci_gart_enable(rdev);
  3496. if (r)
  3497. return r;
  3498. }
  3499. /* allocate wb buffer */
  3500. r = radeon_wb_init(rdev);
  3501. if (r)
  3502. return r;
  3503. /* Enable IRQ */
  3504. r100_irq_set(rdev);
  3505. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3506. /* 1M ring buffer */
  3507. r = r100_cp_init(rdev, 1024 * 1024);
  3508. if (r) {
  3509. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3510. return r;
  3511. }
  3512. r = r100_ib_init(rdev);
  3513. if (r) {
  3514. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3515. return r;
  3516. }
  3517. return 0;
  3518. }
  3519. int r100_resume(struct radeon_device *rdev)
  3520. {
  3521. /* Make sur GART are not working */
  3522. if (rdev->flags & RADEON_IS_PCI)
  3523. r100_pci_gart_disable(rdev);
  3524. /* Resume clock before doing reset */
  3525. r100_clock_startup(rdev);
  3526. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3527. if (radeon_asic_reset(rdev)) {
  3528. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3529. RREG32(R_000E40_RBBM_STATUS),
  3530. RREG32(R_0007C0_CP_STAT));
  3531. }
  3532. /* post */
  3533. radeon_combios_asic_init(rdev->ddev);
  3534. /* Resume clock after posting */
  3535. r100_clock_startup(rdev);
  3536. /* Initialize surface registers */
  3537. radeon_surface_init(rdev);
  3538. return r100_startup(rdev);
  3539. }
  3540. int r100_suspend(struct radeon_device *rdev)
  3541. {
  3542. r100_cp_disable(rdev);
  3543. radeon_wb_disable(rdev);
  3544. r100_irq_disable(rdev);
  3545. if (rdev->flags & RADEON_IS_PCI)
  3546. r100_pci_gart_disable(rdev);
  3547. return 0;
  3548. }
  3549. void r100_fini(struct radeon_device *rdev)
  3550. {
  3551. r100_cp_fini(rdev);
  3552. radeon_wb_fini(rdev);
  3553. r100_ib_fini(rdev);
  3554. radeon_gem_fini(rdev);
  3555. if (rdev->flags & RADEON_IS_PCI)
  3556. r100_pci_gart_fini(rdev);
  3557. radeon_agp_fini(rdev);
  3558. radeon_irq_kms_fini(rdev);
  3559. radeon_fence_driver_fini(rdev);
  3560. radeon_bo_fini(rdev);
  3561. radeon_atombios_fini(rdev);
  3562. kfree(rdev->bios);
  3563. rdev->bios = NULL;
  3564. }
  3565. /*
  3566. * Due to how kexec works, it can leave the hw fully initialised when it
  3567. * boots the new kernel. However doing our init sequence with the CP and
  3568. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3569. * do some quick sanity checks and restore sane values to avoid this
  3570. * problem.
  3571. */
  3572. void r100_restore_sanity(struct radeon_device *rdev)
  3573. {
  3574. u32 tmp;
  3575. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3576. if (tmp) {
  3577. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3578. }
  3579. tmp = RREG32(RADEON_CP_RB_CNTL);
  3580. if (tmp) {
  3581. WREG32(RADEON_CP_RB_CNTL, 0);
  3582. }
  3583. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3584. if (tmp) {
  3585. WREG32(RADEON_SCRATCH_UMSK, 0);
  3586. }
  3587. }
  3588. int r100_init(struct radeon_device *rdev)
  3589. {
  3590. int r;
  3591. /* Register debugfs file specific to this group of asics */
  3592. r100_debugfs(rdev);
  3593. /* Disable VGA */
  3594. r100_vga_render_disable(rdev);
  3595. /* Initialize scratch registers */
  3596. radeon_scratch_init(rdev);
  3597. /* Initialize surface registers */
  3598. radeon_surface_init(rdev);
  3599. /* sanity check some register to avoid hangs like after kexec */
  3600. r100_restore_sanity(rdev);
  3601. /* TODO: disable VGA need to use VGA request */
  3602. /* BIOS*/
  3603. if (!radeon_get_bios(rdev)) {
  3604. if (ASIC_IS_AVIVO(rdev))
  3605. return -EINVAL;
  3606. }
  3607. if (rdev->is_atom_bios) {
  3608. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3609. return -EINVAL;
  3610. } else {
  3611. r = radeon_combios_init(rdev);
  3612. if (r)
  3613. return r;
  3614. }
  3615. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3616. if (radeon_asic_reset(rdev)) {
  3617. dev_warn(rdev->dev,
  3618. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3619. RREG32(R_000E40_RBBM_STATUS),
  3620. RREG32(R_0007C0_CP_STAT));
  3621. }
  3622. /* check if cards are posted or not */
  3623. if (radeon_boot_test_post_card(rdev) == false)
  3624. return -EINVAL;
  3625. /* Set asic errata */
  3626. r100_errata(rdev);
  3627. /* Initialize clocks */
  3628. radeon_get_clock_info(rdev->ddev);
  3629. /* initialize AGP */
  3630. if (rdev->flags & RADEON_IS_AGP) {
  3631. r = radeon_agp_init(rdev);
  3632. if (r) {
  3633. radeon_agp_disable(rdev);
  3634. }
  3635. }
  3636. /* initialize VRAM */
  3637. r100_mc_init(rdev);
  3638. /* Fence driver */
  3639. r = radeon_fence_driver_init(rdev);
  3640. if (r)
  3641. return r;
  3642. r = radeon_irq_kms_init(rdev);
  3643. if (r)
  3644. return r;
  3645. /* Memory manager */
  3646. r = radeon_bo_init(rdev);
  3647. if (r)
  3648. return r;
  3649. if (rdev->flags & RADEON_IS_PCI) {
  3650. r = r100_pci_gart_init(rdev);
  3651. if (r)
  3652. return r;
  3653. }
  3654. r100_set_safe_registers(rdev);
  3655. rdev->accel_working = true;
  3656. r = r100_startup(rdev);
  3657. if (r) {
  3658. /* Somethings want wront with the accel init stop accel */
  3659. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3660. r100_cp_fini(rdev);
  3661. radeon_wb_fini(rdev);
  3662. r100_ib_fini(rdev);
  3663. radeon_irq_kms_fini(rdev);
  3664. if (rdev->flags & RADEON_IS_PCI)
  3665. r100_pci_gart_fini(rdev);
  3666. rdev->accel_working = false;
  3667. }
  3668. return 0;
  3669. }