nouveau_dma.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * Copyright (C) 2007 Ben Skeggs.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "nouveau_drv.h"
  29. #include "nouveau_dma.h"
  30. #include "nouveau_ramht.h"
  31. void
  32. nouveau_dma_pre_init(struct nouveau_channel *chan)
  33. {
  34. struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
  35. struct nouveau_bo *pushbuf = chan->pushbuf_bo;
  36. if (dev_priv->card_type >= NV_50) {
  37. const int ib_size = pushbuf->bo.mem.size / 2;
  38. chan->dma.ib_base = (pushbuf->bo.mem.size - ib_size) >> 2;
  39. chan->dma.ib_max = (ib_size / 8) - 1;
  40. chan->dma.ib_put = 0;
  41. chan->dma.ib_free = chan->dma.ib_max - chan->dma.ib_put;
  42. chan->dma.max = (pushbuf->bo.mem.size - ib_size) >> 2;
  43. } else {
  44. chan->dma.max = (pushbuf->bo.mem.size >> 2) - 2;
  45. }
  46. chan->dma.put = 0;
  47. chan->dma.cur = chan->dma.put;
  48. chan->dma.free = chan->dma.max - chan->dma.cur;
  49. }
  50. int
  51. nouveau_dma_init(struct nouveau_channel *chan)
  52. {
  53. struct drm_device *dev = chan->dev;
  54. struct drm_nouveau_private *dev_priv = dev->dev_private;
  55. int ret, i;
  56. if (dev_priv->card_type >= NV_C0) {
  57. ret = nouveau_gpuobj_gr_new(chan, 0x9039, 0x9039);
  58. if (ret)
  59. return ret;
  60. ret = RING_SPACE(chan, 2);
  61. if (ret)
  62. return ret;
  63. BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0000, 1);
  64. OUT_RING (chan, 0x00009039);
  65. FIRE_RING (chan);
  66. return 0;
  67. }
  68. /* Create NV_MEMORY_TO_MEMORY_FORMAT for buffer moves */
  69. ret = nouveau_gpuobj_gr_new(chan, NvM2MF, dev_priv->card_type < NV_50 ?
  70. 0x0039 : 0x5039);
  71. if (ret)
  72. return ret;
  73. /* NV_MEMORY_TO_MEMORY_FORMAT requires a notifier object */
  74. ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfd0, 0x1000,
  75. &chan->m2mf_ntfy);
  76. if (ret)
  77. return ret;
  78. /* Insert NOPS for NOUVEAU_DMA_SKIPS */
  79. ret = RING_SPACE(chan, NOUVEAU_DMA_SKIPS);
  80. if (ret)
  81. return ret;
  82. for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
  83. OUT_RING(chan, 0);
  84. /* Initialise NV_MEMORY_TO_MEMORY_FORMAT */
  85. ret = RING_SPACE(chan, 4);
  86. if (ret)
  87. return ret;
  88. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NAME, 1);
  89. OUT_RING(chan, NvM2MF);
  90. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY, 1);
  91. OUT_RING(chan, NvNotify0);
  92. /* Sit back and pray the channel works.. */
  93. FIRE_RING(chan);
  94. return 0;
  95. }
  96. void
  97. OUT_RINGp(struct nouveau_channel *chan, const void *data, unsigned nr_dwords)
  98. {
  99. bool is_iomem;
  100. u32 *mem = ttm_kmap_obj_virtual(&chan->pushbuf_bo->kmap, &is_iomem);
  101. mem = &mem[chan->dma.cur];
  102. if (is_iomem)
  103. memcpy_toio((void __force __iomem *)mem, data, nr_dwords * 4);
  104. else
  105. memcpy(mem, data, nr_dwords * 4);
  106. chan->dma.cur += nr_dwords;
  107. }
  108. /* Fetch and adjust GPU GET pointer
  109. *
  110. * Returns:
  111. * value >= 0, the adjusted GET pointer
  112. * -EINVAL if GET pointer currently outside main push buffer
  113. * -EBUSY if timeout exceeded
  114. */
  115. static inline int
  116. READ_GET(struct nouveau_channel *chan, uint32_t *prev_get, uint32_t *timeout)
  117. {
  118. uint32_t val;
  119. val = nvchan_rd32(chan, chan->user_get);
  120. /* reset counter as long as GET is still advancing, this is
  121. * to avoid misdetecting a GPU lockup if the GPU happens to
  122. * just be processing an operation that takes a long time
  123. */
  124. if (val != *prev_get) {
  125. *prev_get = val;
  126. *timeout = 0;
  127. }
  128. if ((++*timeout & 0xff) == 0) {
  129. DRM_UDELAY(1);
  130. if (*timeout > 100000)
  131. return -EBUSY;
  132. }
  133. if (val < chan->pushbuf_base ||
  134. val > chan->pushbuf_base + (chan->dma.max << 2))
  135. return -EINVAL;
  136. return (val - chan->pushbuf_base) >> 2;
  137. }
  138. void
  139. nv50_dma_push(struct nouveau_channel *chan, struct nouveau_bo *bo,
  140. int delta, int length)
  141. {
  142. struct nouveau_bo *pb = chan->pushbuf_bo;
  143. uint64_t offset = bo->bo.offset + delta;
  144. int ip = (chan->dma.ib_put * 2) + chan->dma.ib_base;
  145. BUG_ON(chan->dma.ib_free < 1);
  146. nouveau_bo_wr32(pb, ip++, lower_32_bits(offset));
  147. nouveau_bo_wr32(pb, ip++, upper_32_bits(offset) | length << 8);
  148. chan->dma.ib_put = (chan->dma.ib_put + 1) & chan->dma.ib_max;
  149. DRM_MEMORYBARRIER();
  150. /* Flush writes. */
  151. nouveau_bo_rd32(pb, 0);
  152. nvchan_wr32(chan, 0x8c, chan->dma.ib_put);
  153. chan->dma.ib_free--;
  154. }
  155. static int
  156. nv50_dma_push_wait(struct nouveau_channel *chan, int count)
  157. {
  158. uint32_t cnt = 0, prev_get = 0;
  159. while (chan->dma.ib_free < count) {
  160. uint32_t get = nvchan_rd32(chan, 0x88);
  161. if (get != prev_get) {
  162. prev_get = get;
  163. cnt = 0;
  164. }
  165. if ((++cnt & 0xff) == 0) {
  166. DRM_UDELAY(1);
  167. if (cnt > 100000)
  168. return -EBUSY;
  169. }
  170. chan->dma.ib_free = get - chan->dma.ib_put;
  171. if (chan->dma.ib_free <= 0)
  172. chan->dma.ib_free += chan->dma.ib_max;
  173. }
  174. return 0;
  175. }
  176. static int
  177. nv50_dma_wait(struct nouveau_channel *chan, int slots, int count)
  178. {
  179. uint32_t cnt = 0, prev_get = 0;
  180. int ret;
  181. ret = nv50_dma_push_wait(chan, slots + 1);
  182. if (unlikely(ret))
  183. return ret;
  184. while (chan->dma.free < count) {
  185. int get = READ_GET(chan, &prev_get, &cnt);
  186. if (unlikely(get < 0)) {
  187. if (get == -EINVAL)
  188. continue;
  189. return get;
  190. }
  191. if (get <= chan->dma.cur) {
  192. chan->dma.free = chan->dma.max - chan->dma.cur;
  193. if (chan->dma.free >= count)
  194. break;
  195. FIRE_RING(chan);
  196. do {
  197. get = READ_GET(chan, &prev_get, &cnt);
  198. if (unlikely(get < 0)) {
  199. if (get == -EINVAL)
  200. continue;
  201. return get;
  202. }
  203. } while (get == 0);
  204. chan->dma.cur = 0;
  205. chan->dma.put = 0;
  206. }
  207. chan->dma.free = get - chan->dma.cur - 1;
  208. }
  209. return 0;
  210. }
  211. int
  212. nouveau_dma_wait(struct nouveau_channel *chan, int slots, int size)
  213. {
  214. uint32_t prev_get = 0, cnt = 0;
  215. int get;
  216. if (chan->dma.ib_max)
  217. return nv50_dma_wait(chan, slots, size);
  218. while (chan->dma.free < size) {
  219. get = READ_GET(chan, &prev_get, &cnt);
  220. if (unlikely(get == -EBUSY))
  221. return -EBUSY;
  222. /* loop until we have a usable GET pointer. the value
  223. * we read from the GPU may be outside the main ring if
  224. * PFIFO is processing a buffer called from the main ring,
  225. * discard these values until something sensible is seen.
  226. *
  227. * the other case we discard GET is while the GPU is fetching
  228. * from the SKIPS area, so the code below doesn't have to deal
  229. * with some fun corner cases.
  230. */
  231. if (unlikely(get == -EINVAL) || get < NOUVEAU_DMA_SKIPS)
  232. continue;
  233. if (get <= chan->dma.cur) {
  234. /* engine is fetching behind us, or is completely
  235. * idle (GET == PUT) so we have free space up until
  236. * the end of the push buffer
  237. *
  238. * we can only hit that path once per call due to
  239. * looping back to the beginning of the push buffer,
  240. * we'll hit the fetching-ahead-of-us path from that
  241. * point on.
  242. *
  243. * the *one* exception to that rule is if we read
  244. * GET==PUT, in which case the below conditional will
  245. * always succeed and break us out of the wait loop.
  246. */
  247. chan->dma.free = chan->dma.max - chan->dma.cur;
  248. if (chan->dma.free >= size)
  249. break;
  250. /* not enough space left at the end of the push buffer,
  251. * instruct the GPU to jump back to the start right
  252. * after processing the currently pending commands.
  253. */
  254. OUT_RING(chan, chan->pushbuf_base | 0x20000000);
  255. /* wait for GET to depart from the skips area.
  256. * prevents writing GET==PUT and causing a race
  257. * condition that causes us to think the GPU is
  258. * idle when it's not.
  259. */
  260. do {
  261. get = READ_GET(chan, &prev_get, &cnt);
  262. if (unlikely(get == -EBUSY))
  263. return -EBUSY;
  264. if (unlikely(get == -EINVAL))
  265. continue;
  266. } while (get <= NOUVEAU_DMA_SKIPS);
  267. WRITE_PUT(NOUVEAU_DMA_SKIPS);
  268. /* we're now submitting commands at the start of
  269. * the push buffer.
  270. */
  271. chan->dma.cur =
  272. chan->dma.put = NOUVEAU_DMA_SKIPS;
  273. }
  274. /* engine fetching ahead of us, we have space up until the
  275. * current GET pointer. the "- 1" is to ensure there's
  276. * space left to emit a jump back to the beginning of the
  277. * push buffer if we require it. we can never get GET == PUT
  278. * here, so this is safe.
  279. */
  280. chan->dma.free = get - chan->dma.cur - 1;
  281. }
  282. return 0;
  283. }