i915_drv.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include "drm_crtc_helper.h"
  37. static int i915_modeset = -1;
  38. module_param_named(modeset, i915_modeset, int, 0400);
  39. unsigned int i915_fbpercrtc = 0;
  40. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  41. unsigned int i915_powersave = 1;
  42. module_param_named(powersave, i915_powersave, int, 0600);
  43. unsigned int i915_semaphores = 0;
  44. module_param_named(semaphores, i915_semaphores, int, 0600);
  45. unsigned int i915_enable_rc6 = 0;
  46. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  47. unsigned int i915_lvds_downclock = 0;
  48. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  49. unsigned int i915_panel_use_ssc = 1;
  50. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  51. bool i915_try_reset = true;
  52. module_param_named(reset, i915_try_reset, bool, 0600);
  53. static struct drm_driver driver;
  54. extern int intel_agp_enabled;
  55. #define INTEL_VGA_DEVICE(id, info) { \
  56. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  57. .class_mask = 0xff0000, \
  58. .vendor = 0x8086, \
  59. .device = id, \
  60. .subvendor = PCI_ANY_ID, \
  61. .subdevice = PCI_ANY_ID, \
  62. .driver_data = (unsigned long) info }
  63. static const struct intel_device_info intel_i830_info = {
  64. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  65. .has_overlay = 1, .overlay_needs_physical = 1,
  66. };
  67. static const struct intel_device_info intel_845g_info = {
  68. .gen = 2,
  69. .has_overlay = 1, .overlay_needs_physical = 1,
  70. };
  71. static const struct intel_device_info intel_i85x_info = {
  72. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  73. .cursor_needs_physical = 1,
  74. .has_overlay = 1, .overlay_needs_physical = 1,
  75. };
  76. static const struct intel_device_info intel_i865g_info = {
  77. .gen = 2,
  78. .has_overlay = 1, .overlay_needs_physical = 1,
  79. };
  80. static const struct intel_device_info intel_i915g_info = {
  81. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  82. .has_overlay = 1, .overlay_needs_physical = 1,
  83. };
  84. static const struct intel_device_info intel_i915gm_info = {
  85. .gen = 3, .is_mobile = 1,
  86. .cursor_needs_physical = 1,
  87. .has_overlay = 1, .overlay_needs_physical = 1,
  88. .supports_tv = 1,
  89. };
  90. static const struct intel_device_info intel_i945g_info = {
  91. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  92. .has_overlay = 1, .overlay_needs_physical = 1,
  93. };
  94. static const struct intel_device_info intel_i945gm_info = {
  95. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  96. .has_hotplug = 1, .cursor_needs_physical = 1,
  97. .has_overlay = 1, .overlay_needs_physical = 1,
  98. .supports_tv = 1,
  99. };
  100. static const struct intel_device_info intel_i965g_info = {
  101. .gen = 4, .is_broadwater = 1,
  102. .has_hotplug = 1,
  103. .has_overlay = 1,
  104. };
  105. static const struct intel_device_info intel_i965gm_info = {
  106. .gen = 4, .is_crestline = 1,
  107. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  108. .has_overlay = 1,
  109. .supports_tv = 1,
  110. };
  111. static const struct intel_device_info intel_g33_info = {
  112. .gen = 3, .is_g33 = 1,
  113. .need_gfx_hws = 1, .has_hotplug = 1,
  114. .has_overlay = 1,
  115. };
  116. static const struct intel_device_info intel_g45_info = {
  117. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  118. .has_pipe_cxsr = 1, .has_hotplug = 1,
  119. .has_bsd_ring = 1,
  120. };
  121. static const struct intel_device_info intel_gm45_info = {
  122. .gen = 4, .is_g4x = 1,
  123. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  124. .has_pipe_cxsr = 1, .has_hotplug = 1,
  125. .supports_tv = 1,
  126. .has_bsd_ring = 1,
  127. };
  128. static const struct intel_device_info intel_pineview_info = {
  129. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  130. .need_gfx_hws = 1, .has_hotplug = 1,
  131. .has_overlay = 1,
  132. };
  133. static const struct intel_device_info intel_ironlake_d_info = {
  134. .gen = 5,
  135. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  136. .has_bsd_ring = 1,
  137. };
  138. static const struct intel_device_info intel_ironlake_m_info = {
  139. .gen = 5, .is_mobile = 1,
  140. .need_gfx_hws = 1, .has_hotplug = 1,
  141. .has_fbc = 0, /* disabled due to buggy hardware */
  142. .has_bsd_ring = 1,
  143. };
  144. static const struct intel_device_info intel_sandybridge_d_info = {
  145. .gen = 6,
  146. .need_gfx_hws = 1, .has_hotplug = 1,
  147. .has_bsd_ring = 1,
  148. .has_blt_ring = 1,
  149. };
  150. static const struct intel_device_info intel_sandybridge_m_info = {
  151. .gen = 6, .is_mobile = 1,
  152. .need_gfx_hws = 1, .has_hotplug = 1,
  153. .has_fbc = 1,
  154. .has_bsd_ring = 1,
  155. .has_blt_ring = 1,
  156. };
  157. static const struct pci_device_id pciidlist[] = { /* aka */
  158. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  159. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  160. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  161. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  162. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  163. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  164. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  165. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  166. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  167. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  168. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  169. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  170. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  171. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  172. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  173. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  174. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  175. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  176. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  177. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  178. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  179. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  180. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  181. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  182. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  183. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  184. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  185. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  186. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  187. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  188. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  189. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  190. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  191. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  192. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  193. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  194. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  195. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  196. {0, 0, 0}
  197. };
  198. #if defined(CONFIG_DRM_I915_KMS)
  199. MODULE_DEVICE_TABLE(pci, pciidlist);
  200. #endif
  201. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  202. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  203. void intel_detect_pch (struct drm_device *dev)
  204. {
  205. struct drm_i915_private *dev_priv = dev->dev_private;
  206. struct pci_dev *pch;
  207. /*
  208. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  209. * make graphics device passthrough work easy for VMM, that only
  210. * need to expose ISA bridge to let driver know the real hardware
  211. * underneath. This is a requirement from virtualization team.
  212. */
  213. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  214. if (pch) {
  215. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  216. int id;
  217. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  218. if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  219. dev_priv->pch_type = PCH_CPT;
  220. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  221. }
  222. }
  223. pci_dev_put(pch);
  224. }
  225. }
  226. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  227. {
  228. int count;
  229. count = 0;
  230. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  231. udelay(10);
  232. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  233. POSTING_READ(FORCEWAKE);
  234. count = 0;
  235. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  236. udelay(10);
  237. }
  238. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  239. {
  240. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  241. POSTING_READ(FORCEWAKE);
  242. }
  243. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  244. {
  245. int loop = 500;
  246. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  247. while (fifo < 20 && loop--) {
  248. udelay(10);
  249. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  250. }
  251. }
  252. static int i915_drm_freeze(struct drm_device *dev)
  253. {
  254. struct drm_i915_private *dev_priv = dev->dev_private;
  255. drm_kms_helper_poll_disable(dev);
  256. pci_save_state(dev->pdev);
  257. /* If KMS is active, we do the leavevt stuff here */
  258. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  259. int error = i915_gem_idle(dev);
  260. if (error) {
  261. dev_err(&dev->pdev->dev,
  262. "GEM idle failed, resume might fail\n");
  263. return error;
  264. }
  265. drm_irq_uninstall(dev);
  266. }
  267. i915_save_state(dev);
  268. intel_opregion_fini(dev);
  269. /* Modeset on resume, not lid events */
  270. dev_priv->modeset_on_lid = 0;
  271. return 0;
  272. }
  273. int i915_suspend(struct drm_device *dev, pm_message_t state)
  274. {
  275. int error;
  276. if (!dev || !dev->dev_private) {
  277. DRM_ERROR("dev: %p\n", dev);
  278. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  279. return -ENODEV;
  280. }
  281. if (state.event == PM_EVENT_PRETHAW)
  282. return 0;
  283. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  284. return 0;
  285. error = i915_drm_freeze(dev);
  286. if (error)
  287. return error;
  288. if (state.event == PM_EVENT_SUSPEND) {
  289. /* Shut down the device */
  290. pci_disable_device(dev->pdev);
  291. pci_set_power_state(dev->pdev, PCI_D3hot);
  292. }
  293. return 0;
  294. }
  295. static int i915_drm_thaw(struct drm_device *dev)
  296. {
  297. struct drm_i915_private *dev_priv = dev->dev_private;
  298. int error = 0;
  299. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  300. mutex_lock(&dev->struct_mutex);
  301. i915_gem_restore_gtt_mappings(dev);
  302. mutex_unlock(&dev->struct_mutex);
  303. }
  304. i915_restore_state(dev);
  305. intel_opregion_setup(dev);
  306. /* KMS EnterVT equivalent */
  307. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  308. mutex_lock(&dev->struct_mutex);
  309. dev_priv->mm.suspended = 0;
  310. error = i915_gem_init_ringbuffer(dev);
  311. mutex_unlock(&dev->struct_mutex);
  312. drm_mode_config_reset(dev);
  313. drm_irq_install(dev);
  314. /* Resume the modeset for every activated CRTC */
  315. drm_helper_resume_force_mode(dev);
  316. if (IS_IRONLAKE_M(dev))
  317. ironlake_enable_rc6(dev);
  318. }
  319. intel_opregion_init(dev);
  320. dev_priv->modeset_on_lid = 0;
  321. return error;
  322. }
  323. int i915_resume(struct drm_device *dev)
  324. {
  325. int ret;
  326. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  327. return 0;
  328. if (pci_enable_device(dev->pdev))
  329. return -EIO;
  330. pci_set_master(dev->pdev);
  331. ret = i915_drm_thaw(dev);
  332. if (ret)
  333. return ret;
  334. drm_kms_helper_poll_enable(dev);
  335. return 0;
  336. }
  337. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  338. {
  339. struct drm_i915_private *dev_priv = dev->dev_private;
  340. if (IS_I85X(dev))
  341. return -ENODEV;
  342. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  343. POSTING_READ(D_STATE);
  344. if (IS_I830(dev) || IS_845G(dev)) {
  345. I915_WRITE(DEBUG_RESET_I830,
  346. DEBUG_RESET_DISPLAY |
  347. DEBUG_RESET_RENDER |
  348. DEBUG_RESET_FULL);
  349. POSTING_READ(DEBUG_RESET_I830);
  350. msleep(1);
  351. I915_WRITE(DEBUG_RESET_I830, 0);
  352. POSTING_READ(DEBUG_RESET_I830);
  353. }
  354. msleep(1);
  355. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  356. POSTING_READ(D_STATE);
  357. return 0;
  358. }
  359. static int i965_reset_complete(struct drm_device *dev)
  360. {
  361. u8 gdrst;
  362. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  363. return gdrst & 0x1;
  364. }
  365. static int i965_do_reset(struct drm_device *dev, u8 flags)
  366. {
  367. u8 gdrst;
  368. /*
  369. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  370. * well as the reset bit (GR/bit 0). Setting the GR bit
  371. * triggers the reset; when done, the hardware will clear it.
  372. */
  373. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  374. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  375. return wait_for(i965_reset_complete(dev), 500);
  376. }
  377. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  378. {
  379. struct drm_i915_private *dev_priv = dev->dev_private;
  380. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  381. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  382. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  383. }
  384. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  385. {
  386. struct drm_i915_private *dev_priv = dev->dev_private;
  387. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  388. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  389. }
  390. /**
  391. * i965_reset - reset chip after a hang
  392. * @dev: drm device to reset
  393. * @flags: reset domains
  394. *
  395. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  396. * reset or otherwise an error code.
  397. *
  398. * Procedure is fairly simple:
  399. * - reset the chip using the reset reg
  400. * - re-init context state
  401. * - re-init hardware status page
  402. * - re-init ring buffer
  403. * - re-init interrupt state
  404. * - re-init display
  405. */
  406. int i915_reset(struct drm_device *dev, u8 flags)
  407. {
  408. drm_i915_private_t *dev_priv = dev->dev_private;
  409. /*
  410. * We really should only reset the display subsystem if we actually
  411. * need to
  412. */
  413. bool need_display = true;
  414. int ret;
  415. if (!i915_try_reset)
  416. return 0;
  417. if (!mutex_trylock(&dev->struct_mutex))
  418. return -EBUSY;
  419. i915_gem_reset(dev);
  420. ret = -ENODEV;
  421. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  422. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  423. } else switch (INTEL_INFO(dev)->gen) {
  424. case 6:
  425. ret = gen6_do_reset(dev, flags);
  426. break;
  427. case 5:
  428. ret = ironlake_do_reset(dev, flags);
  429. break;
  430. case 4:
  431. ret = i965_do_reset(dev, flags);
  432. break;
  433. case 2:
  434. ret = i8xx_do_reset(dev, flags);
  435. break;
  436. }
  437. dev_priv->last_gpu_reset = get_seconds();
  438. if (ret) {
  439. DRM_ERROR("Failed to reset chip.\n");
  440. mutex_unlock(&dev->struct_mutex);
  441. return ret;
  442. }
  443. /* Ok, now get things going again... */
  444. /*
  445. * Everything depends on having the GTT running, so we need to start
  446. * there. Fortunately we don't need to do this unless we reset the
  447. * chip at a PCI level.
  448. *
  449. * Next we need to restore the context, but we don't use those
  450. * yet either...
  451. *
  452. * Ring buffer needs to be re-initialized in the KMS case, or if X
  453. * was running at the time of the reset (i.e. we weren't VT
  454. * switched away).
  455. */
  456. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  457. !dev_priv->mm.suspended) {
  458. dev_priv->mm.suspended = 0;
  459. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  460. if (HAS_BSD(dev))
  461. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  462. if (HAS_BLT(dev))
  463. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  464. mutex_unlock(&dev->struct_mutex);
  465. drm_irq_uninstall(dev);
  466. drm_mode_config_reset(dev);
  467. drm_irq_install(dev);
  468. mutex_lock(&dev->struct_mutex);
  469. }
  470. mutex_unlock(&dev->struct_mutex);
  471. /*
  472. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  473. * need to retrain the display link and cannot just restore the register
  474. * values.
  475. */
  476. if (need_display) {
  477. mutex_lock(&dev->mode_config.mutex);
  478. drm_helper_resume_force_mode(dev);
  479. mutex_unlock(&dev->mode_config.mutex);
  480. }
  481. return 0;
  482. }
  483. static int __devinit
  484. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  485. {
  486. /* Only bind to function 0 of the device. Early generations
  487. * used function 1 as a placeholder for multi-head. This causes
  488. * us confusion instead, especially on the systems where both
  489. * functions have the same PCI-ID!
  490. */
  491. if (PCI_FUNC(pdev->devfn))
  492. return -ENODEV;
  493. return drm_get_pci_dev(pdev, ent, &driver);
  494. }
  495. static void
  496. i915_pci_remove(struct pci_dev *pdev)
  497. {
  498. struct drm_device *dev = pci_get_drvdata(pdev);
  499. drm_put_dev(dev);
  500. }
  501. static int i915_pm_suspend(struct device *dev)
  502. {
  503. struct pci_dev *pdev = to_pci_dev(dev);
  504. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  505. int error;
  506. if (!drm_dev || !drm_dev->dev_private) {
  507. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  508. return -ENODEV;
  509. }
  510. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  511. return 0;
  512. error = i915_drm_freeze(drm_dev);
  513. if (error)
  514. return error;
  515. pci_disable_device(pdev);
  516. pci_set_power_state(pdev, PCI_D3hot);
  517. return 0;
  518. }
  519. static int i915_pm_resume(struct device *dev)
  520. {
  521. struct pci_dev *pdev = to_pci_dev(dev);
  522. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  523. return i915_resume(drm_dev);
  524. }
  525. static int i915_pm_freeze(struct device *dev)
  526. {
  527. struct pci_dev *pdev = to_pci_dev(dev);
  528. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  529. if (!drm_dev || !drm_dev->dev_private) {
  530. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  531. return -ENODEV;
  532. }
  533. return i915_drm_freeze(drm_dev);
  534. }
  535. static int i915_pm_thaw(struct device *dev)
  536. {
  537. struct pci_dev *pdev = to_pci_dev(dev);
  538. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  539. return i915_drm_thaw(drm_dev);
  540. }
  541. static int i915_pm_poweroff(struct device *dev)
  542. {
  543. struct pci_dev *pdev = to_pci_dev(dev);
  544. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  545. return i915_drm_freeze(drm_dev);
  546. }
  547. static const struct dev_pm_ops i915_pm_ops = {
  548. .suspend = i915_pm_suspend,
  549. .resume = i915_pm_resume,
  550. .freeze = i915_pm_freeze,
  551. .thaw = i915_pm_thaw,
  552. .poweroff = i915_pm_poweroff,
  553. .restore = i915_pm_resume,
  554. };
  555. static struct vm_operations_struct i915_gem_vm_ops = {
  556. .fault = i915_gem_fault,
  557. .open = drm_gem_vm_open,
  558. .close = drm_gem_vm_close,
  559. };
  560. static struct drm_driver driver = {
  561. /* don't use mtrr's here, the Xserver or user space app should
  562. * deal with them for intel hardware.
  563. */
  564. .driver_features =
  565. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  566. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  567. .load = i915_driver_load,
  568. .unload = i915_driver_unload,
  569. .open = i915_driver_open,
  570. .lastclose = i915_driver_lastclose,
  571. .preclose = i915_driver_preclose,
  572. .postclose = i915_driver_postclose,
  573. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  574. .suspend = i915_suspend,
  575. .resume = i915_resume,
  576. .device_is_agp = i915_driver_device_is_agp,
  577. .enable_vblank = i915_enable_vblank,
  578. .disable_vblank = i915_disable_vblank,
  579. .get_vblank_timestamp = i915_get_vblank_timestamp,
  580. .get_scanout_position = i915_get_crtc_scanoutpos,
  581. .irq_preinstall = i915_driver_irq_preinstall,
  582. .irq_postinstall = i915_driver_irq_postinstall,
  583. .irq_uninstall = i915_driver_irq_uninstall,
  584. .irq_handler = i915_driver_irq_handler,
  585. .reclaim_buffers = drm_core_reclaim_buffers,
  586. .master_create = i915_master_create,
  587. .master_destroy = i915_master_destroy,
  588. #if defined(CONFIG_DEBUG_FS)
  589. .debugfs_init = i915_debugfs_init,
  590. .debugfs_cleanup = i915_debugfs_cleanup,
  591. #endif
  592. .gem_init_object = i915_gem_init_object,
  593. .gem_free_object = i915_gem_free_object,
  594. .gem_vm_ops = &i915_gem_vm_ops,
  595. .ioctls = i915_ioctls,
  596. .fops = {
  597. .owner = THIS_MODULE,
  598. .open = drm_open,
  599. .release = drm_release,
  600. .unlocked_ioctl = drm_ioctl,
  601. .mmap = drm_gem_mmap,
  602. .poll = drm_poll,
  603. .fasync = drm_fasync,
  604. .read = drm_read,
  605. #ifdef CONFIG_COMPAT
  606. .compat_ioctl = i915_compat_ioctl,
  607. #endif
  608. .llseek = noop_llseek,
  609. },
  610. .pci_driver = {
  611. .name = DRIVER_NAME,
  612. .id_table = pciidlist,
  613. .probe = i915_pci_probe,
  614. .remove = i915_pci_remove,
  615. .driver.pm = &i915_pm_ops,
  616. },
  617. .name = DRIVER_NAME,
  618. .desc = DRIVER_DESC,
  619. .date = DRIVER_DATE,
  620. .major = DRIVER_MAJOR,
  621. .minor = DRIVER_MINOR,
  622. .patchlevel = DRIVER_PATCHLEVEL,
  623. };
  624. static int __init i915_init(void)
  625. {
  626. if (!intel_agp_enabled) {
  627. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  628. return -ENODEV;
  629. }
  630. driver.num_ioctls = i915_max_ioctl;
  631. /*
  632. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  633. * explicitly disabled with the module pararmeter.
  634. *
  635. * Otherwise, just follow the parameter (defaulting to off).
  636. *
  637. * Allow optional vga_text_mode_force boot option to override
  638. * the default behavior.
  639. */
  640. #if defined(CONFIG_DRM_I915_KMS)
  641. if (i915_modeset != 0)
  642. driver.driver_features |= DRIVER_MODESET;
  643. #endif
  644. if (i915_modeset == 1)
  645. driver.driver_features |= DRIVER_MODESET;
  646. #ifdef CONFIG_VGA_CONSOLE
  647. if (vgacon_text_force() && i915_modeset == -1)
  648. driver.driver_features &= ~DRIVER_MODESET;
  649. #endif
  650. if (!(driver.driver_features & DRIVER_MODESET))
  651. driver.get_vblank_timestamp = NULL;
  652. return drm_init(&driver);
  653. }
  654. static void __exit i915_exit(void)
  655. {
  656. drm_exit(&driver);
  657. }
  658. module_init(i915_init);
  659. module_exit(i915_exit);
  660. MODULE_AUTHOR(DRIVER_AUTHOR);
  661. MODULE_DESCRIPTION(DRIVER_DESC);
  662. MODULE_LICENSE("GPL and additional rights");