percpu.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. #ifndef _ASM_X86_PERCPU_H
  2. #define _ASM_X86_PERCPU_H
  3. #ifdef CONFIG_X86_64
  4. #define __percpu_seg gs
  5. #define __percpu_mov_op movq
  6. #else
  7. #define __percpu_seg fs
  8. #define __percpu_mov_op movl
  9. #endif
  10. #ifdef __ASSEMBLY__
  11. /*
  12. * PER_CPU finds an address of a per-cpu variable.
  13. *
  14. * Args:
  15. * var - variable name
  16. * reg - 32bit register
  17. *
  18. * The resulting address is stored in the "reg" argument.
  19. *
  20. * Example:
  21. * PER_CPU(cpu_gdt_descr, %ebx)
  22. */
  23. #ifdef CONFIG_SMP
  24. #define PER_CPU(var, reg) \
  25. __percpu_mov_op %__percpu_seg:this_cpu_off, reg; \
  26. lea var(reg), reg
  27. #define PER_CPU_VAR(var) %__percpu_seg:var
  28. #else /* ! SMP */
  29. #define PER_CPU(var, reg) __percpu_mov_op $var, reg
  30. #define PER_CPU_VAR(var) var
  31. #endif /* SMP */
  32. #ifdef CONFIG_X86_64_SMP
  33. #define INIT_PER_CPU_VAR(var) init_per_cpu__##var
  34. #else
  35. #define INIT_PER_CPU_VAR(var) var
  36. #endif
  37. #else /* ...!ASSEMBLY */
  38. #include <linux/kernel.h>
  39. #include <linux/stringify.h>
  40. #ifdef CONFIG_SMP
  41. #define __percpu_arg(x) "%%"__stringify(__percpu_seg)":%P" #x
  42. #define __my_cpu_offset percpu_read(this_cpu_off)
  43. /*
  44. * Compared to the generic __my_cpu_offset version, the following
  45. * saves one instruction and avoids clobbering a temp register.
  46. */
  47. #define __this_cpu_ptr(ptr) \
  48. ({ \
  49. unsigned long tcp_ptr__; \
  50. __verify_pcpu_ptr(ptr); \
  51. asm volatile("add " __percpu_arg(1) ", %0" \
  52. : "=r" (tcp_ptr__) \
  53. : "m" (this_cpu_off), "0" (ptr)); \
  54. (typeof(*(ptr)) __kernel __force *)tcp_ptr__; \
  55. })
  56. #else
  57. #define __percpu_arg(x) "%P" #x
  58. #endif
  59. /*
  60. * Initialized pointers to per-cpu variables needed for the boot
  61. * processor need to use these macros to get the proper address
  62. * offset from __per_cpu_load on SMP.
  63. *
  64. * There also must be an entry in vmlinux_64.lds.S
  65. */
  66. #define DECLARE_INIT_PER_CPU(var) \
  67. extern typeof(var) init_per_cpu_var(var)
  68. #ifdef CONFIG_X86_64_SMP
  69. #define init_per_cpu_var(var) init_per_cpu__##var
  70. #else
  71. #define init_per_cpu_var(var) var
  72. #endif
  73. /* For arch-specific code, we can use direct single-insn ops (they
  74. * don't give an lvalue though). */
  75. extern void __bad_percpu_size(void);
  76. #define percpu_to_op(op, var, val) \
  77. do { \
  78. typedef typeof(var) pto_T__; \
  79. if (0) { \
  80. pto_T__ pto_tmp__; \
  81. pto_tmp__ = (val); \
  82. (void)pto_tmp__; \
  83. } \
  84. switch (sizeof(var)) { \
  85. case 1: \
  86. asm(op "b %1,"__percpu_arg(0) \
  87. : "+m" (var) \
  88. : "qi" ((pto_T__)(val))); \
  89. break; \
  90. case 2: \
  91. asm(op "w %1,"__percpu_arg(0) \
  92. : "+m" (var) \
  93. : "ri" ((pto_T__)(val))); \
  94. break; \
  95. case 4: \
  96. asm(op "l %1,"__percpu_arg(0) \
  97. : "+m" (var) \
  98. : "ri" ((pto_T__)(val))); \
  99. break; \
  100. case 8: \
  101. asm(op "q %1,"__percpu_arg(0) \
  102. : "+m" (var) \
  103. : "re" ((pto_T__)(val))); \
  104. break; \
  105. default: __bad_percpu_size(); \
  106. } \
  107. } while (0)
  108. /*
  109. * Generate a percpu add to memory instruction and optimize code
  110. * if one is added or subtracted.
  111. */
  112. #define percpu_add_op(var, val) \
  113. do { \
  114. typedef typeof(var) pao_T__; \
  115. const int pao_ID__ = (__builtin_constant_p(val) && \
  116. ((val) == 1 || (val) == -1)) ? (val) : 0; \
  117. if (0) { \
  118. pao_T__ pao_tmp__; \
  119. pao_tmp__ = (val); \
  120. (void)pao_tmp__; \
  121. } \
  122. switch (sizeof(var)) { \
  123. case 1: \
  124. if (pao_ID__ == 1) \
  125. asm("incb "__percpu_arg(0) : "+m" (var)); \
  126. else if (pao_ID__ == -1) \
  127. asm("decb "__percpu_arg(0) : "+m" (var)); \
  128. else \
  129. asm("addb %1, "__percpu_arg(0) \
  130. : "+m" (var) \
  131. : "qi" ((pao_T__)(val))); \
  132. break; \
  133. case 2: \
  134. if (pao_ID__ == 1) \
  135. asm("incw "__percpu_arg(0) : "+m" (var)); \
  136. else if (pao_ID__ == -1) \
  137. asm("decw "__percpu_arg(0) : "+m" (var)); \
  138. else \
  139. asm("addw %1, "__percpu_arg(0) \
  140. : "+m" (var) \
  141. : "ri" ((pao_T__)(val))); \
  142. break; \
  143. case 4: \
  144. if (pao_ID__ == 1) \
  145. asm("incl "__percpu_arg(0) : "+m" (var)); \
  146. else if (pao_ID__ == -1) \
  147. asm("decl "__percpu_arg(0) : "+m" (var)); \
  148. else \
  149. asm("addl %1, "__percpu_arg(0) \
  150. : "+m" (var) \
  151. : "ri" ((pao_T__)(val))); \
  152. break; \
  153. case 8: \
  154. if (pao_ID__ == 1) \
  155. asm("incq "__percpu_arg(0) : "+m" (var)); \
  156. else if (pao_ID__ == -1) \
  157. asm("decq "__percpu_arg(0) : "+m" (var)); \
  158. else \
  159. asm("addq %1, "__percpu_arg(0) \
  160. : "+m" (var) \
  161. : "re" ((pao_T__)(val))); \
  162. break; \
  163. default: __bad_percpu_size(); \
  164. } \
  165. } while (0)
  166. #define percpu_from_op(op, var, constraint) \
  167. ({ \
  168. typeof(var) pfo_ret__; \
  169. switch (sizeof(var)) { \
  170. case 1: \
  171. asm(op "b "__percpu_arg(1)",%0" \
  172. : "=q" (pfo_ret__) \
  173. : constraint); \
  174. break; \
  175. case 2: \
  176. asm(op "w "__percpu_arg(1)",%0" \
  177. : "=r" (pfo_ret__) \
  178. : constraint); \
  179. break; \
  180. case 4: \
  181. asm(op "l "__percpu_arg(1)",%0" \
  182. : "=r" (pfo_ret__) \
  183. : constraint); \
  184. break; \
  185. case 8: \
  186. asm(op "q "__percpu_arg(1)",%0" \
  187. : "=r" (pfo_ret__) \
  188. : constraint); \
  189. break; \
  190. default: __bad_percpu_size(); \
  191. } \
  192. pfo_ret__; \
  193. })
  194. #define percpu_unary_op(op, var) \
  195. ({ \
  196. switch (sizeof(var)) { \
  197. case 1: \
  198. asm(op "b "__percpu_arg(0) \
  199. : "+m" (var)); \
  200. break; \
  201. case 2: \
  202. asm(op "w "__percpu_arg(0) \
  203. : "+m" (var)); \
  204. break; \
  205. case 4: \
  206. asm(op "l "__percpu_arg(0) \
  207. : "+m" (var)); \
  208. break; \
  209. case 8: \
  210. asm(op "q "__percpu_arg(0) \
  211. : "+m" (var)); \
  212. break; \
  213. default: __bad_percpu_size(); \
  214. } \
  215. })
  216. /*
  217. * Add return operation
  218. */
  219. #define percpu_add_return_op(var, val) \
  220. ({ \
  221. typeof(var) paro_ret__ = val; \
  222. switch (sizeof(var)) { \
  223. case 1: \
  224. asm("xaddb %0, "__percpu_arg(1) \
  225. : "+q" (paro_ret__), "+m" (var) \
  226. : : "memory"); \
  227. break; \
  228. case 2: \
  229. asm("xaddw %0, "__percpu_arg(1) \
  230. : "+r" (paro_ret__), "+m" (var) \
  231. : : "memory"); \
  232. break; \
  233. case 4: \
  234. asm("xaddl %0, "__percpu_arg(1) \
  235. : "+r" (paro_ret__), "+m" (var) \
  236. : : "memory"); \
  237. break; \
  238. case 8: \
  239. asm("xaddq %0, "__percpu_arg(1) \
  240. : "+re" (paro_ret__), "+m" (var) \
  241. : : "memory"); \
  242. break; \
  243. default: __bad_percpu_size(); \
  244. } \
  245. paro_ret__ += val; \
  246. paro_ret__; \
  247. })
  248. /*
  249. * xchg is implemented using cmpxchg without a lock prefix. xchg is
  250. * expensive due to the implied lock prefix. The processor cannot prefetch
  251. * cachelines if xchg is used.
  252. */
  253. #define percpu_xchg_op(var, nval) \
  254. ({ \
  255. typeof(var) pxo_ret__; \
  256. typeof(var) pxo_new__ = (nval); \
  257. switch (sizeof(var)) { \
  258. case 1: \
  259. asm("\n\tmov "__percpu_arg(1)",%%al" \
  260. "\n1:\tcmpxchgb %2, "__percpu_arg(1) \
  261. "\n\tjnz 1b" \
  262. : "=&a" (pxo_ret__), "+m" (var) \
  263. : "q" (pxo_new__) \
  264. : "memory"); \
  265. break; \
  266. case 2: \
  267. asm("\n\tmov "__percpu_arg(1)",%%ax" \
  268. "\n1:\tcmpxchgw %2, "__percpu_arg(1) \
  269. "\n\tjnz 1b" \
  270. : "=&a" (pxo_ret__), "+m" (var) \
  271. : "r" (pxo_new__) \
  272. : "memory"); \
  273. break; \
  274. case 4: \
  275. asm("\n\tmov "__percpu_arg(1)",%%eax" \
  276. "\n1:\tcmpxchgl %2, "__percpu_arg(1) \
  277. "\n\tjnz 1b" \
  278. : "=&a" (pxo_ret__), "+m" (var) \
  279. : "r" (pxo_new__) \
  280. : "memory"); \
  281. break; \
  282. case 8: \
  283. asm("\n\tmov "__percpu_arg(1)",%%rax" \
  284. "\n1:\tcmpxchgq %2, "__percpu_arg(1) \
  285. "\n\tjnz 1b" \
  286. : "=&a" (pxo_ret__), "+m" (var) \
  287. : "r" (pxo_new__) \
  288. : "memory"); \
  289. break; \
  290. default: __bad_percpu_size(); \
  291. } \
  292. pxo_ret__; \
  293. })
  294. /*
  295. * cmpxchg has no such implied lock semantics as a result it is much
  296. * more efficient for cpu local operations.
  297. */
  298. #define percpu_cmpxchg_op(var, oval, nval) \
  299. ({ \
  300. typeof(var) pco_ret__; \
  301. typeof(var) pco_old__ = (oval); \
  302. typeof(var) pco_new__ = (nval); \
  303. switch (sizeof(var)) { \
  304. case 1: \
  305. asm("cmpxchgb %2, "__percpu_arg(1) \
  306. : "=a" (pco_ret__), "+m" (var) \
  307. : "q" (pco_new__), "0" (pco_old__) \
  308. : "memory"); \
  309. break; \
  310. case 2: \
  311. asm("cmpxchgw %2, "__percpu_arg(1) \
  312. : "=a" (pco_ret__), "+m" (var) \
  313. : "r" (pco_new__), "0" (pco_old__) \
  314. : "memory"); \
  315. break; \
  316. case 4: \
  317. asm("cmpxchgl %2, "__percpu_arg(1) \
  318. : "=a" (pco_ret__), "+m" (var) \
  319. : "r" (pco_new__), "0" (pco_old__) \
  320. : "memory"); \
  321. break; \
  322. case 8: \
  323. asm("cmpxchgq %2, "__percpu_arg(1) \
  324. : "=a" (pco_ret__), "+m" (var) \
  325. : "r" (pco_new__), "0" (pco_old__) \
  326. : "memory"); \
  327. break; \
  328. default: __bad_percpu_size(); \
  329. } \
  330. pco_ret__; \
  331. })
  332. /*
  333. * percpu_read() makes gcc load the percpu variable every time it is
  334. * accessed while percpu_read_stable() allows the value to be cached.
  335. * percpu_read_stable() is more efficient and can be used if its value
  336. * is guaranteed to be valid across cpus. The current users include
  337. * get_current() and get_thread_info() both of which are actually
  338. * per-thread variables implemented as per-cpu variables and thus
  339. * stable for the duration of the respective task.
  340. */
  341. #define percpu_read(var) percpu_from_op("mov", var, "m" (var))
  342. #define percpu_read_stable(var) percpu_from_op("mov", var, "p" (&(var)))
  343. #define percpu_write(var, val) percpu_to_op("mov", var, val)
  344. #define percpu_add(var, val) percpu_add_op(var, val)
  345. #define percpu_sub(var, val) percpu_add_op(var, -(val))
  346. #define percpu_and(var, val) percpu_to_op("and", var, val)
  347. #define percpu_or(var, val) percpu_to_op("or", var, val)
  348. #define percpu_xor(var, val) percpu_to_op("xor", var, val)
  349. #define percpu_inc(var) percpu_unary_op("inc", var)
  350. #define __this_cpu_read_1(pcp) percpu_from_op("mov", (pcp), "m"(pcp))
  351. #define __this_cpu_read_2(pcp) percpu_from_op("mov", (pcp), "m"(pcp))
  352. #define __this_cpu_read_4(pcp) percpu_from_op("mov", (pcp), "m"(pcp))
  353. #define __this_cpu_write_1(pcp, val) percpu_to_op("mov", (pcp), val)
  354. #define __this_cpu_write_2(pcp, val) percpu_to_op("mov", (pcp), val)
  355. #define __this_cpu_write_4(pcp, val) percpu_to_op("mov", (pcp), val)
  356. #define __this_cpu_add_1(pcp, val) percpu_add_op((pcp), val)
  357. #define __this_cpu_add_2(pcp, val) percpu_add_op((pcp), val)
  358. #define __this_cpu_add_4(pcp, val) percpu_add_op((pcp), val)
  359. #define __this_cpu_and_1(pcp, val) percpu_to_op("and", (pcp), val)
  360. #define __this_cpu_and_2(pcp, val) percpu_to_op("and", (pcp), val)
  361. #define __this_cpu_and_4(pcp, val) percpu_to_op("and", (pcp), val)
  362. #define __this_cpu_or_1(pcp, val) percpu_to_op("or", (pcp), val)
  363. #define __this_cpu_or_2(pcp, val) percpu_to_op("or", (pcp), val)
  364. #define __this_cpu_or_4(pcp, val) percpu_to_op("or", (pcp), val)
  365. #define __this_cpu_xor_1(pcp, val) percpu_to_op("xor", (pcp), val)
  366. #define __this_cpu_xor_2(pcp, val) percpu_to_op("xor", (pcp), val)
  367. #define __this_cpu_xor_4(pcp, val) percpu_to_op("xor", (pcp), val)
  368. /*
  369. * Generic fallback operations for __this_cpu_xchg_[1-4] are okay and much
  370. * faster than an xchg with forced lock semantics.
  371. */
  372. #define __this_cpu_xchg_8(pcp, nval) percpu_xchg_op(pcp, nval)
  373. #define __this_cpu_cmpxchg_8(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  374. #define this_cpu_read_1(pcp) percpu_from_op("mov", (pcp), "m"(pcp))
  375. #define this_cpu_read_2(pcp) percpu_from_op("mov", (pcp), "m"(pcp))
  376. #define this_cpu_read_4(pcp) percpu_from_op("mov", (pcp), "m"(pcp))
  377. #define this_cpu_write_1(pcp, val) percpu_to_op("mov", (pcp), val)
  378. #define this_cpu_write_2(pcp, val) percpu_to_op("mov", (pcp), val)
  379. #define this_cpu_write_4(pcp, val) percpu_to_op("mov", (pcp), val)
  380. #define this_cpu_add_1(pcp, val) percpu_add_op((pcp), val)
  381. #define this_cpu_add_2(pcp, val) percpu_add_op((pcp), val)
  382. #define this_cpu_add_4(pcp, val) percpu_add_op((pcp), val)
  383. #define this_cpu_and_1(pcp, val) percpu_to_op("and", (pcp), val)
  384. #define this_cpu_and_2(pcp, val) percpu_to_op("and", (pcp), val)
  385. #define this_cpu_and_4(pcp, val) percpu_to_op("and", (pcp), val)
  386. #define this_cpu_or_1(pcp, val) percpu_to_op("or", (pcp), val)
  387. #define this_cpu_or_2(pcp, val) percpu_to_op("or", (pcp), val)
  388. #define this_cpu_or_4(pcp, val) percpu_to_op("or", (pcp), val)
  389. #define this_cpu_xor_1(pcp, val) percpu_to_op("xor", (pcp), val)
  390. #define this_cpu_xor_2(pcp, val) percpu_to_op("xor", (pcp), val)
  391. #define this_cpu_xor_4(pcp, val) percpu_to_op("xor", (pcp), val)
  392. #define this_cpu_xchg_1(pcp, nval) percpu_xchg_op(pcp, nval)
  393. #define this_cpu_xchg_2(pcp, nval) percpu_xchg_op(pcp, nval)
  394. #define this_cpu_xchg_4(pcp, nval) percpu_xchg_op(pcp, nval)
  395. #define irqsafe_cpu_add_1(pcp, val) percpu_add_op((pcp), val)
  396. #define irqsafe_cpu_add_2(pcp, val) percpu_add_op((pcp), val)
  397. #define irqsafe_cpu_add_4(pcp, val) percpu_add_op((pcp), val)
  398. #define irqsafe_cpu_and_1(pcp, val) percpu_to_op("and", (pcp), val)
  399. #define irqsafe_cpu_and_2(pcp, val) percpu_to_op("and", (pcp), val)
  400. #define irqsafe_cpu_and_4(pcp, val) percpu_to_op("and", (pcp), val)
  401. #define irqsafe_cpu_or_1(pcp, val) percpu_to_op("or", (pcp), val)
  402. #define irqsafe_cpu_or_2(pcp, val) percpu_to_op("or", (pcp), val)
  403. #define irqsafe_cpu_or_4(pcp, val) percpu_to_op("or", (pcp), val)
  404. #define irqsafe_cpu_xor_1(pcp, val) percpu_to_op("xor", (pcp), val)
  405. #define irqsafe_cpu_xor_2(pcp, val) percpu_to_op("xor", (pcp), val)
  406. #define irqsafe_cpu_xor_4(pcp, val) percpu_to_op("xor", (pcp), val)
  407. #define irqsafe_cpu_xchg_1(pcp, nval) percpu_xchg_op(pcp, nval)
  408. #define irqsafe_cpu_xchg_2(pcp, nval) percpu_xchg_op(pcp, nval)
  409. #define irqsafe_cpu_xchg_4(pcp, nval) percpu_xchg_op(pcp, nval)
  410. #ifndef CONFIG_M386
  411. #define __this_cpu_add_return_1(pcp, val) percpu_add_return_op(pcp, val)
  412. #define __this_cpu_add_return_2(pcp, val) percpu_add_return_op(pcp, val)
  413. #define __this_cpu_add_return_4(pcp, val) percpu_add_return_op(pcp, val)
  414. #define __this_cpu_cmpxchg_1(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  415. #define __this_cpu_cmpxchg_2(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  416. #define __this_cpu_cmpxchg_4(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  417. #define this_cpu_add_return_1(pcp, val) percpu_add_return_op(pcp, val)
  418. #define this_cpu_add_return_2(pcp, val) percpu_add_return_op(pcp, val)
  419. #define this_cpu_add_return_4(pcp, val) percpu_add_return_op(pcp, val)
  420. #define this_cpu_cmpxchg_1(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  421. #define this_cpu_cmpxchg_2(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  422. #define this_cpu_cmpxchg_4(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  423. #define irqsafe_cpu_cmpxchg_1(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  424. #define irqsafe_cpu_cmpxchg_2(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  425. #define irqsafe_cpu_cmpxchg_4(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  426. #endif /* !CONFIG_M386 */
  427. #ifdef CONFIG_X86_CMPXCHG64
  428. #define percpu_cmpxchg8b_double(pcp1, o1, o2, n1, n2) \
  429. ({ \
  430. char __ret; \
  431. typeof(o1) __o1 = o1; \
  432. typeof(o1) __n1 = n1; \
  433. typeof(o2) __o2 = o2; \
  434. typeof(o2) __n2 = n2; \
  435. typeof(o2) __dummy = n2; \
  436. asm volatile("cmpxchg8b "__percpu_arg(1)"\n\tsetz %0\n\t" \
  437. : "=a"(__ret), "=m" (pcp1), "=d"(__dummy) \
  438. : "b"(__n1), "c"(__n2), "a"(__o1), "d"(__o2)); \
  439. __ret; \
  440. })
  441. #define __this_cpu_cmpxchg_double_4(pcp1, pcp2, o1, o2, n1, n2) percpu_cmpxchg8b_double(pcp1, o1, o2, n1, n2)
  442. #define this_cpu_cmpxchg_double_4(pcp1, pcp2, o1, o2, n1, n2) percpu_cmpxchg8b_double(pcp1, o1, o2, n1, n2)
  443. #define irqsafe_cpu_cmpxchg_double_4(pcp1, pcp2, o1, o2, n1, n2) percpu_cmpxchg8b_double(pcp1, o1, o2, n1, n2)
  444. #endif /* CONFIG_X86_CMPXCHG64 */
  445. /*
  446. * Per cpu atomic 64 bit operations are only available under 64 bit.
  447. * 32 bit must fall back to generic operations.
  448. */
  449. #ifdef CONFIG_X86_64
  450. #define __this_cpu_read_8(pcp) percpu_from_op("mov", (pcp), "m"(pcp))
  451. #define __this_cpu_write_8(pcp, val) percpu_to_op("mov", (pcp), val)
  452. #define __this_cpu_add_8(pcp, val) percpu_add_op((pcp), val)
  453. #define __this_cpu_and_8(pcp, val) percpu_to_op("and", (pcp), val)
  454. #define __this_cpu_or_8(pcp, val) percpu_to_op("or", (pcp), val)
  455. #define __this_cpu_xor_8(pcp, val) percpu_to_op("xor", (pcp), val)
  456. #define __this_cpu_add_return_8(pcp, val) percpu_add_return_op(pcp, val)
  457. #define this_cpu_read_8(pcp) percpu_from_op("mov", (pcp), "m"(pcp))
  458. #define this_cpu_write_8(pcp, val) percpu_to_op("mov", (pcp), val)
  459. #define this_cpu_add_8(pcp, val) percpu_add_op((pcp), val)
  460. #define this_cpu_and_8(pcp, val) percpu_to_op("and", (pcp), val)
  461. #define this_cpu_or_8(pcp, val) percpu_to_op("or", (pcp), val)
  462. #define this_cpu_xor_8(pcp, val) percpu_to_op("xor", (pcp), val)
  463. #define this_cpu_add_return_8(pcp, val) percpu_add_return_op(pcp, val)
  464. #define this_cpu_xchg_8(pcp, nval) percpu_xchg_op(pcp, nval)
  465. #define this_cpu_cmpxchg_8(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  466. #define irqsafe_cpu_add_8(pcp, val) percpu_add_op((pcp), val)
  467. #define irqsafe_cpu_and_8(pcp, val) percpu_to_op("and", (pcp), val)
  468. #define irqsafe_cpu_or_8(pcp, val) percpu_to_op("or", (pcp), val)
  469. #define irqsafe_cpu_xor_8(pcp, val) percpu_to_op("xor", (pcp), val)
  470. #define irqsafe_cpu_xchg_8(pcp, nval) percpu_xchg_op(pcp, nval)
  471. #define irqsafe_cpu_cmpxchg_8(pcp, oval, nval) percpu_cmpxchg_op(pcp, oval, nval)
  472. /*
  473. * Pretty complex macro to generate cmpxchg16 instruction. The instruction
  474. * is not supported on early AMD64 processors so we must be able to emulate
  475. * it in software. The address used in the cmpxchg16 instruction must be
  476. * aligned to a 16 byte boundary.
  477. */
  478. #define percpu_cmpxchg16b_double(pcp1, o1, o2, n1, n2) \
  479. ({ \
  480. char __ret; \
  481. typeof(o1) __o1 = o1; \
  482. typeof(o1) __n1 = n1; \
  483. typeof(o2) __o2 = o2; \
  484. typeof(o2) __n2 = n2; \
  485. typeof(o2) __dummy; \
  486. alternative_io("call this_cpu_cmpxchg16b_emu\n\t" P6_NOP4, \
  487. "cmpxchg16b %%gs:(%%rsi)\n\tsetz %0\n\t", \
  488. X86_FEATURE_CX16, \
  489. ASM_OUTPUT2("=a"(__ret), "=d"(__dummy)), \
  490. "S" (&pcp1), "b"(__n1), "c"(__n2), \
  491. "a"(__o1), "d"(__o2)); \
  492. __ret; \
  493. })
  494. #define __this_cpu_cmpxchg_double_8(pcp1, pcp2, o1, o2, n1, n2) percpu_cmpxchg16b_double(pcp1, o1, o2, n1, n2)
  495. #define this_cpu_cmpxchg_double_8(pcp1, pcp2, o1, o2, n1, n2) percpu_cmpxchg16b_double(pcp1, o1, o2, n1, n2)
  496. #define irqsafe_cpu_cmpxchg_double_8(pcp1, pcp2, o1, o2, n1, n2) percpu_cmpxchg16b_double(pcp1, o1, o2, n1, n2)
  497. #endif
  498. /* This is not atomic against other CPUs -- CPU preemption needs to be off */
  499. #define x86_test_and_clear_bit_percpu(bit, var) \
  500. ({ \
  501. int old__; \
  502. asm volatile("btr %2,"__percpu_arg(1)"\n\tsbbl %0,%0" \
  503. : "=r" (old__), "+m" (var) \
  504. : "dIr" (bit)); \
  505. old__; \
  506. })
  507. #include <asm-generic/percpu.h>
  508. /* We can use this directly for local CPU (faster). */
  509. DECLARE_PER_CPU(unsigned long, this_cpu_off);
  510. #endif /* !__ASSEMBLY__ */
  511. #ifdef CONFIG_SMP
  512. /*
  513. * Define the "EARLY_PER_CPU" macros. These are used for some per_cpu
  514. * variables that are initialized and accessed before there are per_cpu
  515. * areas allocated.
  516. */
  517. #define DEFINE_EARLY_PER_CPU(_type, _name, _initvalue) \
  518. DEFINE_PER_CPU(_type, _name) = _initvalue; \
  519. __typeof__(_type) _name##_early_map[NR_CPUS] __initdata = \
  520. { [0 ... NR_CPUS-1] = _initvalue }; \
  521. __typeof__(_type) *_name##_early_ptr __refdata = _name##_early_map
  522. #define EXPORT_EARLY_PER_CPU_SYMBOL(_name) \
  523. EXPORT_PER_CPU_SYMBOL(_name)
  524. #define DECLARE_EARLY_PER_CPU(_type, _name) \
  525. DECLARE_PER_CPU(_type, _name); \
  526. extern __typeof__(_type) *_name##_early_ptr; \
  527. extern __typeof__(_type) _name##_early_map[]
  528. #define early_per_cpu_ptr(_name) (_name##_early_ptr)
  529. #define early_per_cpu_map(_name, _idx) (_name##_early_map[_idx])
  530. #define early_per_cpu(_name, _cpu) \
  531. *(early_per_cpu_ptr(_name) ? \
  532. &early_per_cpu_ptr(_name)[_cpu] : \
  533. &per_cpu(_name, _cpu))
  534. #else /* !CONFIG_SMP */
  535. #define DEFINE_EARLY_PER_CPU(_type, _name, _initvalue) \
  536. DEFINE_PER_CPU(_type, _name) = _initvalue
  537. #define EXPORT_EARLY_PER_CPU_SYMBOL(_name) \
  538. EXPORT_PER_CPU_SYMBOL(_name)
  539. #define DECLARE_EARLY_PER_CPU(_type, _name) \
  540. DECLARE_PER_CPU(_type, _name)
  541. #define early_per_cpu(_name, _cpu) per_cpu(_name, _cpu)
  542. #define early_per_cpu_ptr(_name) NULL
  543. /* no early_per_cpu_map() */
  544. #endif /* !CONFIG_SMP */
  545. #endif /* _ASM_X86_PERCPU_H */