mmu.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035
  1. /*
  2. * linux/arch/arm/mm/mmu.c
  3. *
  4. * Copyright (C) 1995-2005 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/errno.h>
  13. #include <linux/init.h>
  14. #include <linux/mman.h>
  15. #include <linux/nodemask.h>
  16. #include <linux/memblock.h>
  17. #include <linux/fs.h>
  18. #include <asm/cputype.h>
  19. #include <asm/sections.h>
  20. #include <asm/cachetype.h>
  21. #include <asm/setup.h>
  22. #include <asm/sizes.h>
  23. #include <asm/smp_plat.h>
  24. #include <asm/tlb.h>
  25. #include <asm/highmem.h>
  26. #include <asm/traps.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/map.h>
  29. #include "mm.h"
  30. DEFINE_PER_CPU(struct mmu_gather, mmu_gathers);
  31. /*
  32. * empty_zero_page is a special page that is used for
  33. * zero-initialized data and COW.
  34. */
  35. struct page *empty_zero_page;
  36. EXPORT_SYMBOL(empty_zero_page);
  37. /*
  38. * The pmd table for the upper-most set of pages.
  39. */
  40. pmd_t *top_pmd;
  41. #define CPOLICY_UNCACHED 0
  42. #define CPOLICY_BUFFERED 1
  43. #define CPOLICY_WRITETHROUGH 2
  44. #define CPOLICY_WRITEBACK 3
  45. #define CPOLICY_WRITEALLOC 4
  46. static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
  47. static unsigned int ecc_mask __initdata = 0;
  48. pgprot_t pgprot_user;
  49. pgprot_t pgprot_kernel;
  50. EXPORT_SYMBOL(pgprot_user);
  51. EXPORT_SYMBOL(pgprot_kernel);
  52. struct cachepolicy {
  53. const char policy[16];
  54. unsigned int cr_mask;
  55. unsigned int pmd;
  56. pteval_t pte;
  57. };
  58. static struct cachepolicy cache_policies[] __initdata = {
  59. {
  60. .policy = "uncached",
  61. .cr_mask = CR_W|CR_C,
  62. .pmd = PMD_SECT_UNCACHED,
  63. .pte = L_PTE_MT_UNCACHED,
  64. }, {
  65. .policy = "buffered",
  66. .cr_mask = CR_C,
  67. .pmd = PMD_SECT_BUFFERED,
  68. .pte = L_PTE_MT_BUFFERABLE,
  69. }, {
  70. .policy = "writethrough",
  71. .cr_mask = 0,
  72. .pmd = PMD_SECT_WT,
  73. .pte = L_PTE_MT_WRITETHROUGH,
  74. }, {
  75. .policy = "writeback",
  76. .cr_mask = 0,
  77. .pmd = PMD_SECT_WB,
  78. .pte = L_PTE_MT_WRITEBACK,
  79. }, {
  80. .policy = "writealloc",
  81. .cr_mask = 0,
  82. .pmd = PMD_SECT_WBWA,
  83. .pte = L_PTE_MT_WRITEALLOC,
  84. }
  85. };
  86. /*
  87. * These are useful for identifying cache coherency
  88. * problems by allowing the cache or the cache and
  89. * writebuffer to be turned off. (Note: the write
  90. * buffer should not be on and the cache off).
  91. */
  92. static int __init early_cachepolicy(char *p)
  93. {
  94. int i;
  95. for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
  96. int len = strlen(cache_policies[i].policy);
  97. if (memcmp(p, cache_policies[i].policy, len) == 0) {
  98. cachepolicy = i;
  99. cr_alignment &= ~cache_policies[i].cr_mask;
  100. cr_no_alignment &= ~cache_policies[i].cr_mask;
  101. break;
  102. }
  103. }
  104. if (i == ARRAY_SIZE(cache_policies))
  105. printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
  106. /*
  107. * This restriction is partly to do with the way we boot; it is
  108. * unpredictable to have memory mapped using two different sets of
  109. * memory attributes (shared, type, and cache attribs). We can not
  110. * change these attributes once the initial assembly has setup the
  111. * page tables.
  112. */
  113. if (cpu_architecture() >= CPU_ARCH_ARMv6) {
  114. printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
  115. cachepolicy = CPOLICY_WRITEBACK;
  116. }
  117. flush_cache_all();
  118. set_cr(cr_alignment);
  119. return 0;
  120. }
  121. early_param("cachepolicy", early_cachepolicy);
  122. static int __init early_nocache(char *__unused)
  123. {
  124. char *p = "buffered";
  125. printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
  126. early_cachepolicy(p);
  127. return 0;
  128. }
  129. early_param("nocache", early_nocache);
  130. static int __init early_nowrite(char *__unused)
  131. {
  132. char *p = "uncached";
  133. printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
  134. early_cachepolicy(p);
  135. return 0;
  136. }
  137. early_param("nowb", early_nowrite);
  138. static int __init early_ecc(char *p)
  139. {
  140. if (memcmp(p, "on", 2) == 0)
  141. ecc_mask = PMD_PROTECTION;
  142. else if (memcmp(p, "off", 3) == 0)
  143. ecc_mask = 0;
  144. return 0;
  145. }
  146. early_param("ecc", early_ecc);
  147. static int __init noalign_setup(char *__unused)
  148. {
  149. cr_alignment &= ~CR_A;
  150. cr_no_alignment &= ~CR_A;
  151. set_cr(cr_alignment);
  152. return 1;
  153. }
  154. __setup("noalign", noalign_setup);
  155. #ifndef CONFIG_SMP
  156. void adjust_cr(unsigned long mask, unsigned long set)
  157. {
  158. unsigned long flags;
  159. mask &= ~CR_A;
  160. set &= mask;
  161. local_irq_save(flags);
  162. cr_no_alignment = (cr_no_alignment & ~mask) | set;
  163. cr_alignment = (cr_alignment & ~mask) | set;
  164. set_cr((get_cr() & ~mask) | set);
  165. local_irq_restore(flags);
  166. }
  167. #endif
  168. #define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
  169. #define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
  170. static struct mem_type mem_types[] = {
  171. [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
  172. .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
  173. L_PTE_SHARED,
  174. .prot_l1 = PMD_TYPE_TABLE,
  175. .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
  176. .domain = DOMAIN_IO,
  177. },
  178. [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
  179. .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
  180. .prot_l1 = PMD_TYPE_TABLE,
  181. .prot_sect = PROT_SECT_DEVICE,
  182. .domain = DOMAIN_IO,
  183. },
  184. [MT_DEVICE_CACHED] = { /* ioremap_cached */
  185. .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
  186. .prot_l1 = PMD_TYPE_TABLE,
  187. .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
  188. .domain = DOMAIN_IO,
  189. },
  190. [MT_DEVICE_WC] = { /* ioremap_wc */
  191. .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
  192. .prot_l1 = PMD_TYPE_TABLE,
  193. .prot_sect = PROT_SECT_DEVICE,
  194. .domain = DOMAIN_IO,
  195. },
  196. [MT_UNCACHED] = {
  197. .prot_pte = PROT_PTE_DEVICE,
  198. .prot_l1 = PMD_TYPE_TABLE,
  199. .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
  200. .domain = DOMAIN_IO,
  201. },
  202. [MT_CACHECLEAN] = {
  203. .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
  204. .domain = DOMAIN_KERNEL,
  205. },
  206. [MT_MINICLEAN] = {
  207. .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
  208. .domain = DOMAIN_KERNEL,
  209. },
  210. [MT_LOW_VECTORS] = {
  211. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
  212. L_PTE_RDONLY,
  213. .prot_l1 = PMD_TYPE_TABLE,
  214. .domain = DOMAIN_USER,
  215. },
  216. [MT_HIGH_VECTORS] = {
  217. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
  218. L_PTE_USER | L_PTE_RDONLY,
  219. .prot_l1 = PMD_TYPE_TABLE,
  220. .domain = DOMAIN_USER,
  221. },
  222. [MT_MEMORY] = {
  223. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
  224. .prot_l1 = PMD_TYPE_TABLE,
  225. .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
  226. .domain = DOMAIN_KERNEL,
  227. },
  228. [MT_ROM] = {
  229. .prot_sect = PMD_TYPE_SECT,
  230. .domain = DOMAIN_KERNEL,
  231. },
  232. [MT_MEMORY_NONCACHED] = {
  233. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
  234. L_PTE_MT_BUFFERABLE,
  235. .prot_l1 = PMD_TYPE_TABLE,
  236. .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
  237. .domain = DOMAIN_KERNEL,
  238. },
  239. [MT_MEMORY_DTCM] = {
  240. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
  241. L_PTE_XN,
  242. .prot_l1 = PMD_TYPE_TABLE,
  243. .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
  244. .domain = DOMAIN_KERNEL,
  245. },
  246. [MT_MEMORY_ITCM] = {
  247. .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
  248. .prot_l1 = PMD_TYPE_TABLE,
  249. .domain = DOMAIN_KERNEL,
  250. },
  251. };
  252. const struct mem_type *get_mem_type(unsigned int type)
  253. {
  254. return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
  255. }
  256. EXPORT_SYMBOL(get_mem_type);
  257. /*
  258. * Adjust the PMD section entries according to the CPU in use.
  259. */
  260. static void __init build_mem_type_table(void)
  261. {
  262. struct cachepolicy *cp;
  263. unsigned int cr = get_cr();
  264. unsigned int user_pgprot, kern_pgprot, vecs_pgprot;
  265. int cpu_arch = cpu_architecture();
  266. int i;
  267. if (cpu_arch < CPU_ARCH_ARMv6) {
  268. #if defined(CONFIG_CPU_DCACHE_DISABLE)
  269. if (cachepolicy > CPOLICY_BUFFERED)
  270. cachepolicy = CPOLICY_BUFFERED;
  271. #elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
  272. if (cachepolicy > CPOLICY_WRITETHROUGH)
  273. cachepolicy = CPOLICY_WRITETHROUGH;
  274. #endif
  275. }
  276. if (cpu_arch < CPU_ARCH_ARMv5) {
  277. if (cachepolicy >= CPOLICY_WRITEALLOC)
  278. cachepolicy = CPOLICY_WRITEBACK;
  279. ecc_mask = 0;
  280. }
  281. if (is_smp())
  282. cachepolicy = CPOLICY_WRITEALLOC;
  283. /*
  284. * Strip out features not present on earlier architectures.
  285. * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
  286. * without extended page tables don't have the 'Shared' bit.
  287. */
  288. if (cpu_arch < CPU_ARCH_ARMv5)
  289. for (i = 0; i < ARRAY_SIZE(mem_types); i++)
  290. mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
  291. if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
  292. for (i = 0; i < ARRAY_SIZE(mem_types); i++)
  293. mem_types[i].prot_sect &= ~PMD_SECT_S;
  294. /*
  295. * ARMv5 and lower, bit 4 must be set for page tables (was: cache
  296. * "update-able on write" bit on ARM610). However, Xscale and
  297. * Xscale3 require this bit to be cleared.
  298. */
  299. if (cpu_is_xscale() || cpu_is_xsc3()) {
  300. for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
  301. mem_types[i].prot_sect &= ~PMD_BIT4;
  302. mem_types[i].prot_l1 &= ~PMD_BIT4;
  303. }
  304. } else if (cpu_arch < CPU_ARCH_ARMv6) {
  305. for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
  306. if (mem_types[i].prot_l1)
  307. mem_types[i].prot_l1 |= PMD_BIT4;
  308. if (mem_types[i].prot_sect)
  309. mem_types[i].prot_sect |= PMD_BIT4;
  310. }
  311. }
  312. /*
  313. * Mark the device areas according to the CPU/architecture.
  314. */
  315. if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
  316. if (!cpu_is_xsc3()) {
  317. /*
  318. * Mark device regions on ARMv6+ as execute-never
  319. * to prevent speculative instruction fetches.
  320. */
  321. mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
  322. mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
  323. mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
  324. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
  325. }
  326. if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
  327. /*
  328. * For ARMv7 with TEX remapping,
  329. * - shared device is SXCB=1100
  330. * - nonshared device is SXCB=0100
  331. * - write combine device mem is SXCB=0001
  332. * (Uncached Normal memory)
  333. */
  334. mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
  335. mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
  336. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
  337. } else if (cpu_is_xsc3()) {
  338. /*
  339. * For Xscale3,
  340. * - shared device is TEXCB=00101
  341. * - nonshared device is TEXCB=01000
  342. * - write combine device mem is TEXCB=00100
  343. * (Inner/Outer Uncacheable in xsc3 parlance)
  344. */
  345. mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
  346. mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
  347. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
  348. } else {
  349. /*
  350. * For ARMv6 and ARMv7 without TEX remapping,
  351. * - shared device is TEXCB=00001
  352. * - nonshared device is TEXCB=01000
  353. * - write combine device mem is TEXCB=00100
  354. * (Uncached Normal in ARMv6 parlance).
  355. */
  356. mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
  357. mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
  358. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
  359. }
  360. } else {
  361. /*
  362. * On others, write combining is "Uncached/Buffered"
  363. */
  364. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
  365. }
  366. /*
  367. * Now deal with the memory-type mappings
  368. */
  369. cp = &cache_policies[cachepolicy];
  370. vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
  371. /*
  372. * Only use write-through for non-SMP systems
  373. */
  374. if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
  375. vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
  376. /*
  377. * Enable CPU-specific coherency if supported.
  378. * (Only available on XSC3 at the moment.)
  379. */
  380. if (arch_is_coherent() && cpu_is_xsc3()) {
  381. mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
  382. mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
  383. mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
  384. mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
  385. }
  386. /*
  387. * ARMv6 and above have extended page tables.
  388. */
  389. if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
  390. /*
  391. * Mark cache clean areas and XIP ROM read only
  392. * from SVC mode and no access from userspace.
  393. */
  394. mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
  395. mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
  396. mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
  397. if (is_smp()) {
  398. /*
  399. * Mark memory with the "shared" attribute
  400. * for SMP systems
  401. */
  402. user_pgprot |= L_PTE_SHARED;
  403. kern_pgprot |= L_PTE_SHARED;
  404. vecs_pgprot |= L_PTE_SHARED;
  405. mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
  406. mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
  407. mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
  408. mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
  409. mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
  410. mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
  411. mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
  412. mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
  413. }
  414. }
  415. /*
  416. * Non-cacheable Normal - intended for memory areas that must
  417. * not cause dirty cache line writebacks when used
  418. */
  419. if (cpu_arch >= CPU_ARCH_ARMv6) {
  420. if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
  421. /* Non-cacheable Normal is XCB = 001 */
  422. mem_types[MT_MEMORY_NONCACHED].prot_sect |=
  423. PMD_SECT_BUFFERED;
  424. } else {
  425. /* For both ARMv6 and non-TEX-remapping ARMv7 */
  426. mem_types[MT_MEMORY_NONCACHED].prot_sect |=
  427. PMD_SECT_TEX(1);
  428. }
  429. } else {
  430. mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
  431. }
  432. for (i = 0; i < 16; i++) {
  433. unsigned long v = pgprot_val(protection_map[i]);
  434. protection_map[i] = __pgprot(v | user_pgprot);
  435. }
  436. mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
  437. mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
  438. pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
  439. pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
  440. L_PTE_DIRTY | kern_pgprot);
  441. mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
  442. mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
  443. mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
  444. mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
  445. mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
  446. mem_types[MT_ROM].prot_sect |= cp->pmd;
  447. switch (cp->pmd) {
  448. case PMD_SECT_WT:
  449. mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
  450. break;
  451. case PMD_SECT_WB:
  452. case PMD_SECT_WBWA:
  453. mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
  454. break;
  455. }
  456. printk("Memory policy: ECC %sabled, Data cache %s\n",
  457. ecc_mask ? "en" : "dis", cp->policy);
  458. for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
  459. struct mem_type *t = &mem_types[i];
  460. if (t->prot_l1)
  461. t->prot_l1 |= PMD_DOMAIN(t->domain);
  462. if (t->prot_sect)
  463. t->prot_sect |= PMD_DOMAIN(t->domain);
  464. }
  465. }
  466. #ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
  467. pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
  468. unsigned long size, pgprot_t vma_prot)
  469. {
  470. if (!pfn_valid(pfn))
  471. return pgprot_noncached(vma_prot);
  472. else if (file->f_flags & O_SYNC)
  473. return pgprot_writecombine(vma_prot);
  474. return vma_prot;
  475. }
  476. EXPORT_SYMBOL(phys_mem_access_prot);
  477. #endif
  478. #define vectors_base() (vectors_high() ? 0xffff0000 : 0)
  479. static void __init *early_alloc(unsigned long sz)
  480. {
  481. void *ptr = __va(memblock_alloc(sz, sz));
  482. memset(ptr, 0, sz);
  483. return ptr;
  484. }
  485. static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
  486. {
  487. if (pmd_none(*pmd)) {
  488. pte_t *pte = early_alloc(2 * PTRS_PER_PTE * sizeof(pte_t));
  489. __pmd_populate(pmd, __pa(pte), prot);
  490. }
  491. BUG_ON(pmd_bad(*pmd));
  492. return pte_offset_kernel(pmd, addr);
  493. }
  494. static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
  495. unsigned long end, unsigned long pfn,
  496. const struct mem_type *type)
  497. {
  498. pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
  499. do {
  500. set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
  501. pfn++;
  502. } while (pte++, addr += PAGE_SIZE, addr != end);
  503. }
  504. static void __init alloc_init_section(pgd_t *pgd, unsigned long addr,
  505. unsigned long end, phys_addr_t phys,
  506. const struct mem_type *type)
  507. {
  508. pmd_t *pmd = pmd_offset(pgd, addr);
  509. /*
  510. * Try a section mapping - end, addr and phys must all be aligned
  511. * to a section boundary. Note that PMDs refer to the individual
  512. * L1 entries, whereas PGDs refer to a group of L1 entries making
  513. * up one logical pointer to an L2 table.
  514. */
  515. if (((addr | end | phys) & ~SECTION_MASK) == 0) {
  516. pmd_t *p = pmd;
  517. if (addr & SECTION_SIZE)
  518. pmd++;
  519. do {
  520. *pmd = __pmd(phys | type->prot_sect);
  521. phys += SECTION_SIZE;
  522. } while (pmd++, addr += SECTION_SIZE, addr != end);
  523. flush_pmd_entry(p);
  524. } else {
  525. /*
  526. * No need to loop; pte's aren't interested in the
  527. * individual L1 entries.
  528. */
  529. alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
  530. }
  531. }
  532. static void __init create_36bit_mapping(struct map_desc *md,
  533. const struct mem_type *type)
  534. {
  535. unsigned long addr, length, end;
  536. phys_addr_t phys;
  537. pgd_t *pgd;
  538. addr = md->virtual;
  539. phys = (unsigned long)__pfn_to_phys(md->pfn);
  540. length = PAGE_ALIGN(md->length);
  541. if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
  542. printk(KERN_ERR "MM: CPU does not support supersection "
  543. "mapping for 0x%08llx at 0x%08lx\n",
  544. __pfn_to_phys((u64)md->pfn), addr);
  545. return;
  546. }
  547. /* N.B. ARMv6 supersections are only defined to work with domain 0.
  548. * Since domain assignments can in fact be arbitrary, the
  549. * 'domain == 0' check below is required to insure that ARMv6
  550. * supersections are only allocated for domain 0 regardless
  551. * of the actual domain assignments in use.
  552. */
  553. if (type->domain) {
  554. printk(KERN_ERR "MM: invalid domain in supersection "
  555. "mapping for 0x%08llx at 0x%08lx\n",
  556. __pfn_to_phys((u64)md->pfn), addr);
  557. return;
  558. }
  559. if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
  560. printk(KERN_ERR "MM: cannot create mapping for "
  561. "0x%08llx at 0x%08lx invalid alignment\n",
  562. __pfn_to_phys((u64)md->pfn), addr);
  563. return;
  564. }
  565. /*
  566. * Shift bits [35:32] of address into bits [23:20] of PMD
  567. * (See ARMv6 spec).
  568. */
  569. phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
  570. pgd = pgd_offset_k(addr);
  571. end = addr + length;
  572. do {
  573. pmd_t *pmd = pmd_offset(pgd, addr);
  574. int i;
  575. for (i = 0; i < 16; i++)
  576. *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
  577. addr += SUPERSECTION_SIZE;
  578. phys += SUPERSECTION_SIZE;
  579. pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
  580. } while (addr != end);
  581. }
  582. /*
  583. * Create the page directory entries and any necessary
  584. * page tables for the mapping specified by `md'. We
  585. * are able to cope here with varying sizes and address
  586. * offsets, and we take full advantage of sections and
  587. * supersections.
  588. */
  589. static void __init create_mapping(struct map_desc *md)
  590. {
  591. unsigned long phys, addr, length, end;
  592. const struct mem_type *type;
  593. pgd_t *pgd;
  594. if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
  595. printk(KERN_WARNING "BUG: not creating mapping for "
  596. "0x%08llx at 0x%08lx in user region\n",
  597. __pfn_to_phys((u64)md->pfn), md->virtual);
  598. return;
  599. }
  600. if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
  601. md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) {
  602. printk(KERN_WARNING "BUG: mapping for 0x%08llx at 0x%08lx "
  603. "overlaps vmalloc space\n",
  604. __pfn_to_phys((u64)md->pfn), md->virtual);
  605. }
  606. type = &mem_types[md->type];
  607. /*
  608. * Catch 36-bit addresses
  609. */
  610. if (md->pfn >= 0x100000) {
  611. create_36bit_mapping(md, type);
  612. return;
  613. }
  614. addr = md->virtual & PAGE_MASK;
  615. phys = (unsigned long)__pfn_to_phys(md->pfn);
  616. length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
  617. if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
  618. printk(KERN_WARNING "BUG: map for 0x%08lx at 0x%08lx can not "
  619. "be mapped using pages, ignoring.\n",
  620. __pfn_to_phys(md->pfn), addr);
  621. return;
  622. }
  623. pgd = pgd_offset_k(addr);
  624. end = addr + length;
  625. do {
  626. unsigned long next = pgd_addr_end(addr, end);
  627. alloc_init_section(pgd, addr, next, phys, type);
  628. phys += next - addr;
  629. addr = next;
  630. } while (pgd++, addr != end);
  631. }
  632. /*
  633. * Create the architecture specific mappings
  634. */
  635. void __init iotable_init(struct map_desc *io_desc, int nr)
  636. {
  637. int i;
  638. for (i = 0; i < nr; i++)
  639. create_mapping(io_desc + i);
  640. }
  641. static void * __initdata vmalloc_min = (void *)(VMALLOC_END - SZ_128M);
  642. /*
  643. * vmalloc=size forces the vmalloc area to be exactly 'size'
  644. * bytes. This can be used to increase (or decrease) the vmalloc
  645. * area - the default is 128m.
  646. */
  647. static int __init early_vmalloc(char *arg)
  648. {
  649. unsigned long vmalloc_reserve = memparse(arg, NULL);
  650. if (vmalloc_reserve < SZ_16M) {
  651. vmalloc_reserve = SZ_16M;
  652. printk(KERN_WARNING
  653. "vmalloc area too small, limiting to %luMB\n",
  654. vmalloc_reserve >> 20);
  655. }
  656. if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
  657. vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
  658. printk(KERN_WARNING
  659. "vmalloc area is too big, limiting to %luMB\n",
  660. vmalloc_reserve >> 20);
  661. }
  662. vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
  663. return 0;
  664. }
  665. early_param("vmalloc", early_vmalloc);
  666. static phys_addr_t lowmem_limit __initdata = 0;
  667. static void __init sanity_check_meminfo(void)
  668. {
  669. int i, j, highmem = 0;
  670. lowmem_limit = __pa(vmalloc_min - 1) + 1;
  671. memblock_set_current_limit(lowmem_limit);
  672. for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
  673. struct membank *bank = &meminfo.bank[j];
  674. *bank = meminfo.bank[i];
  675. #ifdef CONFIG_HIGHMEM
  676. if (__va(bank->start) > vmalloc_min ||
  677. __va(bank->start) < (void *)PAGE_OFFSET)
  678. highmem = 1;
  679. bank->highmem = highmem;
  680. /*
  681. * Split those memory banks which are partially overlapping
  682. * the vmalloc area greatly simplifying things later.
  683. */
  684. if (__va(bank->start) < vmalloc_min &&
  685. bank->size > vmalloc_min - __va(bank->start)) {
  686. if (meminfo.nr_banks >= NR_BANKS) {
  687. printk(KERN_CRIT "NR_BANKS too low, "
  688. "ignoring high memory\n");
  689. } else {
  690. memmove(bank + 1, bank,
  691. (meminfo.nr_banks - i) * sizeof(*bank));
  692. meminfo.nr_banks++;
  693. i++;
  694. bank[1].size -= vmalloc_min - __va(bank->start);
  695. bank[1].start = __pa(vmalloc_min - 1) + 1;
  696. bank[1].highmem = highmem = 1;
  697. j++;
  698. }
  699. bank->size = vmalloc_min - __va(bank->start);
  700. }
  701. #else
  702. bank->highmem = highmem;
  703. /*
  704. * Check whether this memory bank would entirely overlap
  705. * the vmalloc area.
  706. */
  707. if (__va(bank->start) >= vmalloc_min ||
  708. __va(bank->start) < (void *)PAGE_OFFSET) {
  709. printk(KERN_NOTICE "Ignoring RAM at %.8lx-%.8lx "
  710. "(vmalloc region overlap).\n",
  711. bank->start, bank->start + bank->size - 1);
  712. continue;
  713. }
  714. /*
  715. * Check whether this memory bank would partially overlap
  716. * the vmalloc area.
  717. */
  718. if (__va(bank->start + bank->size) > vmalloc_min ||
  719. __va(bank->start + bank->size) < __va(bank->start)) {
  720. unsigned long newsize = vmalloc_min - __va(bank->start);
  721. printk(KERN_NOTICE "Truncating RAM at %.8lx-%.8lx "
  722. "to -%.8lx (vmalloc region overlap).\n",
  723. bank->start, bank->start + bank->size - 1,
  724. bank->start + newsize - 1);
  725. bank->size = newsize;
  726. }
  727. #endif
  728. j++;
  729. }
  730. #ifdef CONFIG_HIGHMEM
  731. if (highmem) {
  732. const char *reason = NULL;
  733. if (cache_is_vipt_aliasing()) {
  734. /*
  735. * Interactions between kmap and other mappings
  736. * make highmem support with aliasing VIPT caches
  737. * rather difficult.
  738. */
  739. reason = "with VIPT aliasing cache";
  740. }
  741. if (reason) {
  742. printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
  743. reason);
  744. while (j > 0 && meminfo.bank[j - 1].highmem)
  745. j--;
  746. }
  747. }
  748. #endif
  749. meminfo.nr_banks = j;
  750. }
  751. static inline void prepare_page_table(void)
  752. {
  753. unsigned long addr;
  754. phys_addr_t end;
  755. /*
  756. * Clear out all the mappings below the kernel image.
  757. */
  758. for (addr = 0; addr < MODULES_VADDR; addr += PGDIR_SIZE)
  759. pmd_clear(pmd_off_k(addr));
  760. #ifdef CONFIG_XIP_KERNEL
  761. /* The XIP kernel is mapped in the module area -- skip over it */
  762. addr = ((unsigned long)_etext + PGDIR_SIZE - 1) & PGDIR_MASK;
  763. #endif
  764. for ( ; addr < PAGE_OFFSET; addr += PGDIR_SIZE)
  765. pmd_clear(pmd_off_k(addr));
  766. /*
  767. * Find the end of the first block of lowmem.
  768. */
  769. end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
  770. if (end >= lowmem_limit)
  771. end = lowmem_limit;
  772. /*
  773. * Clear out all the kernel space mappings, except for the first
  774. * memory bank, up to the end of the vmalloc region.
  775. */
  776. for (addr = __phys_to_virt(end);
  777. addr < VMALLOC_END; addr += PGDIR_SIZE)
  778. pmd_clear(pmd_off_k(addr));
  779. }
  780. /*
  781. * Reserve the special regions of memory
  782. */
  783. void __init arm_mm_memblock_reserve(void)
  784. {
  785. /*
  786. * Reserve the page tables. These are already in use,
  787. * and can only be in node 0.
  788. */
  789. memblock_reserve(__pa(swapper_pg_dir), PTRS_PER_PGD * sizeof(pgd_t));
  790. #ifdef CONFIG_SA1111
  791. /*
  792. * Because of the SA1111 DMA bug, we want to preserve our
  793. * precious DMA-able memory...
  794. */
  795. memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
  796. #endif
  797. }
  798. /*
  799. * Set up device the mappings. Since we clear out the page tables for all
  800. * mappings above VMALLOC_END, we will remove any debug device mappings.
  801. * This means you have to be careful how you debug this function, or any
  802. * called function. This means you can't use any function or debugging
  803. * method which may touch any device, otherwise the kernel _will_ crash.
  804. */
  805. static void __init devicemaps_init(struct machine_desc *mdesc)
  806. {
  807. struct map_desc map;
  808. unsigned long addr;
  809. /*
  810. * Allocate the vector page early.
  811. */
  812. vectors_page = early_alloc(PAGE_SIZE);
  813. for (addr = VMALLOC_END; addr; addr += PGDIR_SIZE)
  814. pmd_clear(pmd_off_k(addr));
  815. /*
  816. * Map the kernel if it is XIP.
  817. * It is always first in the modulearea.
  818. */
  819. #ifdef CONFIG_XIP_KERNEL
  820. map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
  821. map.virtual = MODULES_VADDR;
  822. map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
  823. map.type = MT_ROM;
  824. create_mapping(&map);
  825. #endif
  826. /*
  827. * Map the cache flushing regions.
  828. */
  829. #ifdef FLUSH_BASE
  830. map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
  831. map.virtual = FLUSH_BASE;
  832. map.length = SZ_1M;
  833. map.type = MT_CACHECLEAN;
  834. create_mapping(&map);
  835. #endif
  836. #ifdef FLUSH_BASE_MINICACHE
  837. map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
  838. map.virtual = FLUSH_BASE_MINICACHE;
  839. map.length = SZ_1M;
  840. map.type = MT_MINICLEAN;
  841. create_mapping(&map);
  842. #endif
  843. /*
  844. * Create a mapping for the machine vectors at the high-vectors
  845. * location (0xffff0000). If we aren't using high-vectors, also
  846. * create a mapping at the low-vectors virtual address.
  847. */
  848. map.pfn = __phys_to_pfn(virt_to_phys(vectors_page));
  849. map.virtual = 0xffff0000;
  850. map.length = PAGE_SIZE;
  851. map.type = MT_HIGH_VECTORS;
  852. create_mapping(&map);
  853. if (!vectors_high()) {
  854. map.virtual = 0;
  855. map.type = MT_LOW_VECTORS;
  856. create_mapping(&map);
  857. }
  858. /*
  859. * Ask the machine support to map in the statically mapped devices.
  860. */
  861. if (mdesc->map_io)
  862. mdesc->map_io();
  863. /*
  864. * Finally flush the caches and tlb to ensure that we're in a
  865. * consistent state wrt the writebuffer. This also ensures that
  866. * any write-allocated cache lines in the vector page are written
  867. * back. After this point, we can start to touch devices again.
  868. */
  869. local_flush_tlb_all();
  870. flush_cache_all();
  871. }
  872. static void __init kmap_init(void)
  873. {
  874. #ifdef CONFIG_HIGHMEM
  875. pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
  876. PKMAP_BASE, _PAGE_KERNEL_TABLE);
  877. #endif
  878. }
  879. static void __init map_lowmem(void)
  880. {
  881. struct memblock_region *reg;
  882. /* Map all the lowmem memory banks. */
  883. for_each_memblock(memory, reg) {
  884. phys_addr_t start = reg->base;
  885. phys_addr_t end = start + reg->size;
  886. struct map_desc map;
  887. if (end > lowmem_limit)
  888. end = lowmem_limit;
  889. if (start >= end)
  890. break;
  891. map.pfn = __phys_to_pfn(start);
  892. map.virtual = __phys_to_virt(start);
  893. map.length = end - start;
  894. map.type = MT_MEMORY;
  895. create_mapping(&map);
  896. }
  897. }
  898. /*
  899. * paging_init() sets up the page tables, initialises the zone memory
  900. * maps, and sets up the zero page, bad page and bad page tables.
  901. */
  902. void __init paging_init(struct machine_desc *mdesc)
  903. {
  904. void *zero_page;
  905. build_mem_type_table();
  906. sanity_check_meminfo();
  907. prepare_page_table();
  908. map_lowmem();
  909. devicemaps_init(mdesc);
  910. kmap_init();
  911. top_pmd = pmd_off_k(0xffff0000);
  912. /* allocate the zero page. */
  913. zero_page = early_alloc(PAGE_SIZE);
  914. bootmem_init();
  915. empty_zero_page = virt_to_page(zero_page);
  916. __flush_dcache_page(NULL, empty_zero_page);
  917. }