cpu.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. /* linux/arch/arm/mach-s5pv310/cpu.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/sched.h>
  11. #include <linux/sysdev.h>
  12. #include <asm/mach/map.h>
  13. #include <asm/mach/irq.h>
  14. #include <asm/proc-fns.h>
  15. #include <asm/hardware/cache-l2x0.h>
  16. #include <plat/cpu.h>
  17. #include <plat/clock.h>
  18. #include <plat/s5pv310.h>
  19. #include <plat/sdhci.h>
  20. #include <mach/regs-irq.h>
  21. extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
  22. unsigned int irq_start);
  23. extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
  24. /* Initial IO mappings */
  25. static struct map_desc s5pv310_iodesc[] __initdata = {
  26. {
  27. .virtual = (unsigned long)S5P_VA_SYSRAM,
  28. .pfn = __phys_to_pfn(S5PV310_PA_SYSRAM),
  29. .length = SZ_4K,
  30. .type = MT_DEVICE,
  31. }, {
  32. .virtual = (unsigned long)S5P_VA_CMU,
  33. .pfn = __phys_to_pfn(S5PV310_PA_CMU),
  34. .length = SZ_128K,
  35. .type = MT_DEVICE,
  36. }, {
  37. .virtual = (unsigned long)S5P_VA_PMU,
  38. .pfn = __phys_to_pfn(S5PV310_PA_PMU),
  39. .length = SZ_64K,
  40. .type = MT_DEVICE,
  41. }, {
  42. .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
  43. .pfn = __phys_to_pfn(S5PV310_PA_COMBINER),
  44. .length = SZ_4K,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
  48. .pfn = __phys_to_pfn(S5PV310_PA_COREPERI),
  49. .length = SZ_8K,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = (unsigned long)S5P_VA_L2CC,
  53. .pfn = __phys_to_pfn(S5PV310_PA_L2CC),
  54. .length = SZ_4K,
  55. .type = MT_DEVICE,
  56. }, {
  57. .virtual = (unsigned long)S5P_VA_GPIO1,
  58. .pfn = __phys_to_pfn(S5PV310_PA_GPIO1),
  59. .length = SZ_4K,
  60. .type = MT_DEVICE,
  61. }, {
  62. .virtual = (unsigned long)S5P_VA_GPIO2,
  63. .pfn = __phys_to_pfn(S5PV310_PA_GPIO2),
  64. .length = SZ_4K,
  65. .type = MT_DEVICE,
  66. }, {
  67. .virtual = (unsigned long)S5P_VA_GPIO3,
  68. .pfn = __phys_to_pfn(S5PV310_PA_GPIO3),
  69. .length = SZ_256,
  70. .type = MT_DEVICE,
  71. }, {
  72. .virtual = (unsigned long)S5P_VA_DMC0,
  73. .pfn = __phys_to_pfn(S5PV310_PA_DMC0),
  74. .length = SZ_4K,
  75. .type = MT_DEVICE,
  76. }, {
  77. .virtual = (unsigned long)S3C_VA_UART,
  78. .pfn = __phys_to_pfn(S3C_PA_UART),
  79. .length = SZ_512K,
  80. .type = MT_DEVICE,
  81. }, {
  82. .virtual = (unsigned long)S5P_VA_SROMC,
  83. .pfn = __phys_to_pfn(S5PV310_PA_SROMC),
  84. .length = SZ_4K,
  85. .type = MT_DEVICE,
  86. },
  87. };
  88. static void s5pv310_idle(void)
  89. {
  90. if (!need_resched())
  91. cpu_do_idle();
  92. local_irq_enable();
  93. }
  94. /* s5pv310_map_io
  95. *
  96. * register the standard cpu IO areas
  97. */
  98. void __init s5pv310_map_io(void)
  99. {
  100. iotable_init(s5pv310_iodesc, ARRAY_SIZE(s5pv310_iodesc));
  101. /* initialize device information early */
  102. s5pv310_default_sdhci0();
  103. s5pv310_default_sdhci1();
  104. s5pv310_default_sdhci2();
  105. s5pv310_default_sdhci3();
  106. }
  107. void __init s5pv310_init_clocks(int xtal)
  108. {
  109. printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
  110. s3c24xx_register_baseclocks(xtal);
  111. s5p_register_clocks(xtal);
  112. s5pv310_register_clocks();
  113. s5pv310_setup_clocks();
  114. }
  115. void __init s5pv310_init_irq(void)
  116. {
  117. int irq;
  118. gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
  119. for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
  120. /*
  121. * From SPI(0) to SPI(39) and SPI(51), SPI(53) are
  122. * connected to the interrupt combiner. These irqs
  123. * should be initialized to support cascade interrupt.
  124. */
  125. if ((irq >= 40) && !(irq == 51) && !(irq == 53))
  126. continue;
  127. combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
  128. COMBINER_IRQ(irq, 0));
  129. combiner_cascade_irq(irq, IRQ_SPI(irq));
  130. }
  131. /* The parameters of s5p_init_irq() are for VIC init.
  132. * Theses parameters should be NULL and 0 because S5PV310
  133. * uses GIC instead of VIC.
  134. */
  135. s5p_init_irq(NULL, 0);
  136. }
  137. struct sysdev_class s5pv310_sysclass = {
  138. .name = "s5pv310-core",
  139. };
  140. static struct sys_device s5pv310_sysdev = {
  141. .cls = &s5pv310_sysclass,
  142. };
  143. static int __init s5pv310_core_init(void)
  144. {
  145. return sysdev_class_register(&s5pv310_sysclass);
  146. }
  147. core_initcall(s5pv310_core_init);
  148. #ifdef CONFIG_CACHE_L2X0
  149. static int __init s5pv310_l2x0_cache_init(void)
  150. {
  151. /* TAG, Data Latency Control: 2cycle */
  152. __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
  153. __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
  154. /* L2X0 Prefetch Control */
  155. __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
  156. /* L2X0 Power Control */
  157. __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
  158. S5P_VA_L2CC + L2X0_POWER_CTRL);
  159. l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
  160. return 0;
  161. }
  162. early_initcall(s5pv310_l2x0_cache_init);
  163. #endif
  164. int __init s5pv310_init(void)
  165. {
  166. printk(KERN_INFO "S5PV310: Initializing architecture\n");
  167. /* set idle function */
  168. pm_idle = s5pv310_idle;
  169. return sysdev_register(&s5pv310_sysdev);
  170. }