omap_hwmod_44xx_data.c 138 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/i2c.h>
  30. #include "omap_hwmod_common_data.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "prm44xx.h"
  34. #include "prm-regbits-44xx.h"
  35. #include "wd_timer.h"
  36. /* Base offset for all OMAP4 interrupts external to MPUSS */
  37. #define OMAP44XX_IRQ_GIC_START 32
  38. /* Base offset for all OMAP4 dma requests */
  39. #define OMAP44XX_DMA_REQ_START 1
  40. /* Backward references (IPs with Bus Master capability) */
  41. static struct omap_hwmod omap44xx_aess_hwmod;
  42. static struct omap_hwmod omap44xx_dma_system_hwmod;
  43. static struct omap_hwmod omap44xx_dmm_hwmod;
  44. static struct omap_hwmod omap44xx_dsp_hwmod;
  45. static struct omap_hwmod omap44xx_dss_hwmod;
  46. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  47. static struct omap_hwmod omap44xx_hsi_hwmod;
  48. static struct omap_hwmod omap44xx_ipu_hwmod;
  49. static struct omap_hwmod omap44xx_iss_hwmod;
  50. static struct omap_hwmod omap44xx_iva_hwmod;
  51. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  52. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  53. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  55. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  56. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  57. static struct omap_hwmod omap44xx_l4_per_hwmod;
  58. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  59. static struct omap_hwmod omap44xx_mmc1_hwmod;
  60. static struct omap_hwmod omap44xx_mmc2_hwmod;
  61. static struct omap_hwmod omap44xx_mpu_hwmod;
  62. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  63. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  64. /*
  65. * Interconnects omap_hwmod structures
  66. * hwmods that compose the global OMAP interconnect
  67. */
  68. /*
  69. * 'dmm' class
  70. * instance(s): dmm
  71. */
  72. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  73. .name = "dmm",
  74. };
  75. /* dmm */
  76. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  77. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  78. { .irq = -1 }
  79. };
  80. /* l3_main_1 -> dmm */
  81. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  82. .master = &omap44xx_l3_main_1_hwmod,
  83. .slave = &omap44xx_dmm_hwmod,
  84. .clk = "l3_div_ck",
  85. .user = OCP_USER_SDMA,
  86. };
  87. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  88. {
  89. .pa_start = 0x4e000000,
  90. .pa_end = 0x4e0007ff,
  91. .flags = ADDR_TYPE_RT
  92. },
  93. { }
  94. };
  95. /* mpu -> dmm */
  96. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  97. .master = &omap44xx_mpu_hwmod,
  98. .slave = &omap44xx_dmm_hwmod,
  99. .clk = "l3_div_ck",
  100. .addr = omap44xx_dmm_addrs,
  101. .user = OCP_USER_MPU,
  102. };
  103. /* dmm slave ports */
  104. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  105. &omap44xx_l3_main_1__dmm,
  106. &omap44xx_mpu__dmm,
  107. };
  108. static struct omap_hwmod omap44xx_dmm_hwmod = {
  109. .name = "dmm",
  110. .class = &omap44xx_dmm_hwmod_class,
  111. .clkdm_name = "l3_emif_clkdm",
  112. .prcm = {
  113. .omap4 = {
  114. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  115. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  116. },
  117. },
  118. .slaves = omap44xx_dmm_slaves,
  119. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  120. .mpu_irqs = omap44xx_dmm_irqs,
  121. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  122. };
  123. /*
  124. * 'emif_fw' class
  125. * instance(s): emif_fw
  126. */
  127. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  128. .name = "emif_fw",
  129. };
  130. /* emif_fw */
  131. /* dmm -> emif_fw */
  132. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  133. .master = &omap44xx_dmm_hwmod,
  134. .slave = &omap44xx_emif_fw_hwmod,
  135. .clk = "l3_div_ck",
  136. .user = OCP_USER_MPU | OCP_USER_SDMA,
  137. };
  138. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  139. {
  140. .pa_start = 0x4a20c000,
  141. .pa_end = 0x4a20c0ff,
  142. .flags = ADDR_TYPE_RT
  143. },
  144. { }
  145. };
  146. /* l4_cfg -> emif_fw */
  147. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  148. .master = &omap44xx_l4_cfg_hwmod,
  149. .slave = &omap44xx_emif_fw_hwmod,
  150. .clk = "l4_div_ck",
  151. .addr = omap44xx_emif_fw_addrs,
  152. .user = OCP_USER_MPU,
  153. };
  154. /* emif_fw slave ports */
  155. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  156. &omap44xx_dmm__emif_fw,
  157. &omap44xx_l4_cfg__emif_fw,
  158. };
  159. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  160. .name = "emif_fw",
  161. .class = &omap44xx_emif_fw_hwmod_class,
  162. .clkdm_name = "l3_emif_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  167. },
  168. },
  169. .slaves = omap44xx_emif_fw_slaves,
  170. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  171. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  172. };
  173. /*
  174. * 'l3' class
  175. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  176. */
  177. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  178. .name = "l3",
  179. };
  180. /* l3_instr */
  181. /* iva -> l3_instr */
  182. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  183. .master = &omap44xx_iva_hwmod,
  184. .slave = &omap44xx_l3_instr_hwmod,
  185. .clk = "l3_div_ck",
  186. .user = OCP_USER_MPU | OCP_USER_SDMA,
  187. };
  188. /* l3_main_3 -> l3_instr */
  189. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  190. .master = &omap44xx_l3_main_3_hwmod,
  191. .slave = &omap44xx_l3_instr_hwmod,
  192. .clk = "l3_div_ck",
  193. .user = OCP_USER_MPU | OCP_USER_SDMA,
  194. };
  195. /* l3_instr slave ports */
  196. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  197. &omap44xx_iva__l3_instr,
  198. &omap44xx_l3_main_3__l3_instr,
  199. };
  200. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  201. .name = "l3_instr",
  202. .class = &omap44xx_l3_hwmod_class,
  203. .clkdm_name = "l3_instr_clkdm",
  204. .prcm = {
  205. .omap4 = {
  206. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  207. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  208. },
  209. },
  210. .slaves = omap44xx_l3_instr_slaves,
  211. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  212. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  213. };
  214. /* l3_main_1 */
  215. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  216. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  217. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  218. { .irq = -1 }
  219. };
  220. /* dsp -> l3_main_1 */
  221. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  222. .master = &omap44xx_dsp_hwmod,
  223. .slave = &omap44xx_l3_main_1_hwmod,
  224. .clk = "l3_div_ck",
  225. .user = OCP_USER_MPU | OCP_USER_SDMA,
  226. };
  227. /* dss -> l3_main_1 */
  228. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  229. .master = &omap44xx_dss_hwmod,
  230. .slave = &omap44xx_l3_main_1_hwmod,
  231. .clk = "l3_div_ck",
  232. .user = OCP_USER_MPU | OCP_USER_SDMA,
  233. };
  234. /* l3_main_2 -> l3_main_1 */
  235. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  236. .master = &omap44xx_l3_main_2_hwmod,
  237. .slave = &omap44xx_l3_main_1_hwmod,
  238. .clk = "l3_div_ck",
  239. .user = OCP_USER_MPU | OCP_USER_SDMA,
  240. };
  241. /* l4_cfg -> l3_main_1 */
  242. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  243. .master = &omap44xx_l4_cfg_hwmod,
  244. .slave = &omap44xx_l3_main_1_hwmod,
  245. .clk = "l4_div_ck",
  246. .user = OCP_USER_MPU | OCP_USER_SDMA,
  247. };
  248. /* mmc1 -> l3_main_1 */
  249. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  250. .master = &omap44xx_mmc1_hwmod,
  251. .slave = &omap44xx_l3_main_1_hwmod,
  252. .clk = "l3_div_ck",
  253. .user = OCP_USER_MPU | OCP_USER_SDMA,
  254. };
  255. /* mmc2 -> l3_main_1 */
  256. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  257. .master = &omap44xx_mmc2_hwmod,
  258. .slave = &omap44xx_l3_main_1_hwmod,
  259. .clk = "l3_div_ck",
  260. .user = OCP_USER_MPU | OCP_USER_SDMA,
  261. };
  262. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  263. {
  264. .pa_start = 0x44000000,
  265. .pa_end = 0x44000fff,
  266. .flags = ADDR_TYPE_RT
  267. },
  268. { }
  269. };
  270. /* mpu -> l3_main_1 */
  271. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  272. .master = &omap44xx_mpu_hwmod,
  273. .slave = &omap44xx_l3_main_1_hwmod,
  274. .clk = "l3_div_ck",
  275. .addr = omap44xx_l3_main_1_addrs,
  276. .user = OCP_USER_MPU,
  277. };
  278. /* l3_main_1 slave ports */
  279. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  280. &omap44xx_dsp__l3_main_1,
  281. &omap44xx_dss__l3_main_1,
  282. &omap44xx_l3_main_2__l3_main_1,
  283. &omap44xx_l4_cfg__l3_main_1,
  284. &omap44xx_mmc1__l3_main_1,
  285. &omap44xx_mmc2__l3_main_1,
  286. &omap44xx_mpu__l3_main_1,
  287. };
  288. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  289. .name = "l3_main_1",
  290. .class = &omap44xx_l3_hwmod_class,
  291. .clkdm_name = "l3_1_clkdm",
  292. .mpu_irqs = omap44xx_l3_main_1_irqs,
  293. .prcm = {
  294. .omap4 = {
  295. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  296. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  297. },
  298. },
  299. .slaves = omap44xx_l3_main_1_slaves,
  300. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  301. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  302. };
  303. /* l3_main_2 */
  304. /* dma_system -> l3_main_2 */
  305. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  306. .master = &omap44xx_dma_system_hwmod,
  307. .slave = &omap44xx_l3_main_2_hwmod,
  308. .clk = "l3_div_ck",
  309. .user = OCP_USER_MPU | OCP_USER_SDMA,
  310. };
  311. /* hsi -> l3_main_2 */
  312. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  313. .master = &omap44xx_hsi_hwmod,
  314. .slave = &omap44xx_l3_main_2_hwmod,
  315. .clk = "l3_div_ck",
  316. .user = OCP_USER_MPU | OCP_USER_SDMA,
  317. };
  318. /* ipu -> l3_main_2 */
  319. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  320. .master = &omap44xx_ipu_hwmod,
  321. .slave = &omap44xx_l3_main_2_hwmod,
  322. .clk = "l3_div_ck",
  323. .user = OCP_USER_MPU | OCP_USER_SDMA,
  324. };
  325. /* iss -> l3_main_2 */
  326. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  327. .master = &omap44xx_iss_hwmod,
  328. .slave = &omap44xx_l3_main_2_hwmod,
  329. .clk = "l3_div_ck",
  330. .user = OCP_USER_MPU | OCP_USER_SDMA,
  331. };
  332. /* iva -> l3_main_2 */
  333. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  334. .master = &omap44xx_iva_hwmod,
  335. .slave = &omap44xx_l3_main_2_hwmod,
  336. .clk = "l3_div_ck",
  337. .user = OCP_USER_MPU | OCP_USER_SDMA,
  338. };
  339. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  340. {
  341. .pa_start = 0x44800000,
  342. .pa_end = 0x44801fff,
  343. .flags = ADDR_TYPE_RT
  344. },
  345. { }
  346. };
  347. /* l3_main_1 -> l3_main_2 */
  348. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  349. .master = &omap44xx_l3_main_1_hwmod,
  350. .slave = &omap44xx_l3_main_2_hwmod,
  351. .clk = "l3_div_ck",
  352. .addr = omap44xx_l3_main_2_addrs,
  353. .user = OCP_USER_MPU,
  354. };
  355. /* l4_cfg -> l3_main_2 */
  356. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  357. .master = &omap44xx_l4_cfg_hwmod,
  358. .slave = &omap44xx_l3_main_2_hwmod,
  359. .clk = "l4_div_ck",
  360. .user = OCP_USER_MPU | OCP_USER_SDMA,
  361. };
  362. /* usb_otg_hs -> l3_main_2 */
  363. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  364. .master = &omap44xx_usb_otg_hs_hwmod,
  365. .slave = &omap44xx_l3_main_2_hwmod,
  366. .clk = "l3_div_ck",
  367. .user = OCP_USER_MPU | OCP_USER_SDMA,
  368. };
  369. /* l3_main_2 slave ports */
  370. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  371. &omap44xx_dma_system__l3_main_2,
  372. &omap44xx_hsi__l3_main_2,
  373. &omap44xx_ipu__l3_main_2,
  374. &omap44xx_iss__l3_main_2,
  375. &omap44xx_iva__l3_main_2,
  376. &omap44xx_l3_main_1__l3_main_2,
  377. &omap44xx_l4_cfg__l3_main_2,
  378. &omap44xx_usb_otg_hs__l3_main_2,
  379. };
  380. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  381. .name = "l3_main_2",
  382. .class = &omap44xx_l3_hwmod_class,
  383. .clkdm_name = "l3_2_clkdm",
  384. .prcm = {
  385. .omap4 = {
  386. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  387. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  388. },
  389. },
  390. .slaves = omap44xx_l3_main_2_slaves,
  391. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  392. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  393. };
  394. /* l3_main_3 */
  395. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  396. {
  397. .pa_start = 0x45000000,
  398. .pa_end = 0x45000fff,
  399. .flags = ADDR_TYPE_RT
  400. },
  401. { }
  402. };
  403. /* l3_main_1 -> l3_main_3 */
  404. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  405. .master = &omap44xx_l3_main_1_hwmod,
  406. .slave = &omap44xx_l3_main_3_hwmod,
  407. .clk = "l3_div_ck",
  408. .addr = omap44xx_l3_main_3_addrs,
  409. .user = OCP_USER_MPU,
  410. };
  411. /* l3_main_2 -> l3_main_3 */
  412. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  413. .master = &omap44xx_l3_main_2_hwmod,
  414. .slave = &omap44xx_l3_main_3_hwmod,
  415. .clk = "l3_div_ck",
  416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  417. };
  418. /* l4_cfg -> l3_main_3 */
  419. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  420. .master = &omap44xx_l4_cfg_hwmod,
  421. .slave = &omap44xx_l3_main_3_hwmod,
  422. .clk = "l4_div_ck",
  423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  424. };
  425. /* l3_main_3 slave ports */
  426. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  427. &omap44xx_l3_main_1__l3_main_3,
  428. &omap44xx_l3_main_2__l3_main_3,
  429. &omap44xx_l4_cfg__l3_main_3,
  430. };
  431. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  432. .name = "l3_main_3",
  433. .class = &omap44xx_l3_hwmod_class,
  434. .clkdm_name = "l3_instr_clkdm",
  435. .prcm = {
  436. .omap4 = {
  437. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  438. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  439. },
  440. },
  441. .slaves = omap44xx_l3_main_3_slaves,
  442. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  443. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  444. };
  445. /*
  446. * 'l4' class
  447. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  448. */
  449. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  450. .name = "l4",
  451. };
  452. /* l4_abe */
  453. /* aess -> l4_abe */
  454. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  455. .master = &omap44xx_aess_hwmod,
  456. .slave = &omap44xx_l4_abe_hwmod,
  457. .clk = "ocp_abe_iclk",
  458. .user = OCP_USER_MPU | OCP_USER_SDMA,
  459. };
  460. /* dsp -> l4_abe */
  461. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  462. .master = &omap44xx_dsp_hwmod,
  463. .slave = &omap44xx_l4_abe_hwmod,
  464. .clk = "ocp_abe_iclk",
  465. .user = OCP_USER_MPU | OCP_USER_SDMA,
  466. };
  467. /* l3_main_1 -> l4_abe */
  468. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  469. .master = &omap44xx_l3_main_1_hwmod,
  470. .slave = &omap44xx_l4_abe_hwmod,
  471. .clk = "l3_div_ck",
  472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  473. };
  474. /* mpu -> l4_abe */
  475. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  476. .master = &omap44xx_mpu_hwmod,
  477. .slave = &omap44xx_l4_abe_hwmod,
  478. .clk = "ocp_abe_iclk",
  479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  480. };
  481. /* l4_abe slave ports */
  482. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  483. &omap44xx_aess__l4_abe,
  484. &omap44xx_dsp__l4_abe,
  485. &omap44xx_l3_main_1__l4_abe,
  486. &omap44xx_mpu__l4_abe,
  487. };
  488. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  489. .name = "l4_abe",
  490. .class = &omap44xx_l4_hwmod_class,
  491. .clkdm_name = "abe_clkdm",
  492. .prcm = {
  493. .omap4 = {
  494. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  495. },
  496. },
  497. .slaves = omap44xx_l4_abe_slaves,
  498. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  499. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  500. };
  501. /* l4_cfg */
  502. /* l3_main_1 -> l4_cfg */
  503. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  504. .master = &omap44xx_l3_main_1_hwmod,
  505. .slave = &omap44xx_l4_cfg_hwmod,
  506. .clk = "l3_div_ck",
  507. .user = OCP_USER_MPU | OCP_USER_SDMA,
  508. };
  509. /* l4_cfg slave ports */
  510. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  511. &omap44xx_l3_main_1__l4_cfg,
  512. };
  513. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  514. .name = "l4_cfg",
  515. .class = &omap44xx_l4_hwmod_class,
  516. .clkdm_name = "l4_cfg_clkdm",
  517. .prcm = {
  518. .omap4 = {
  519. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  520. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  521. },
  522. },
  523. .slaves = omap44xx_l4_cfg_slaves,
  524. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  525. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  526. };
  527. /* l4_per */
  528. /* l3_main_2 -> l4_per */
  529. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  530. .master = &omap44xx_l3_main_2_hwmod,
  531. .slave = &omap44xx_l4_per_hwmod,
  532. .clk = "l3_div_ck",
  533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  534. };
  535. /* l4_per slave ports */
  536. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  537. &omap44xx_l3_main_2__l4_per,
  538. };
  539. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  540. .name = "l4_per",
  541. .class = &omap44xx_l4_hwmod_class,
  542. .clkdm_name = "l4_per_clkdm",
  543. .prcm = {
  544. .omap4 = {
  545. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  546. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  547. },
  548. },
  549. .slaves = omap44xx_l4_per_slaves,
  550. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  551. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  552. };
  553. /* l4_wkup */
  554. /* l4_cfg -> l4_wkup */
  555. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  556. .master = &omap44xx_l4_cfg_hwmod,
  557. .slave = &omap44xx_l4_wkup_hwmod,
  558. .clk = "l4_div_ck",
  559. .user = OCP_USER_MPU | OCP_USER_SDMA,
  560. };
  561. /* l4_wkup slave ports */
  562. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  563. &omap44xx_l4_cfg__l4_wkup,
  564. };
  565. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  566. .name = "l4_wkup",
  567. .class = &omap44xx_l4_hwmod_class,
  568. .clkdm_name = "l4_wkup_clkdm",
  569. .prcm = {
  570. .omap4 = {
  571. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  572. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  573. },
  574. },
  575. .slaves = omap44xx_l4_wkup_slaves,
  576. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  577. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  578. };
  579. /*
  580. * 'mpu_bus' class
  581. * instance(s): mpu_private
  582. */
  583. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  584. .name = "mpu_bus",
  585. };
  586. /* mpu_private */
  587. /* mpu -> mpu_private */
  588. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  589. .master = &omap44xx_mpu_hwmod,
  590. .slave = &omap44xx_mpu_private_hwmod,
  591. .clk = "l3_div_ck",
  592. .user = OCP_USER_MPU | OCP_USER_SDMA,
  593. };
  594. /* mpu_private slave ports */
  595. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  596. &omap44xx_mpu__mpu_private,
  597. };
  598. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  599. .name = "mpu_private",
  600. .class = &omap44xx_mpu_bus_hwmod_class,
  601. .clkdm_name = "mpuss_clkdm",
  602. .slaves = omap44xx_mpu_private_slaves,
  603. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  604. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  605. };
  606. /*
  607. * Modules omap_hwmod structures
  608. *
  609. * The following IPs are excluded for the moment because:
  610. * - They do not need an explicit SW control using omap_hwmod API.
  611. * - They still need to be validated with the driver
  612. * properly adapted to omap_hwmod / omap_device
  613. *
  614. * c2c
  615. * c2c_target_fw
  616. * cm_core
  617. * cm_core_aon
  618. * ctrl_module_core
  619. * ctrl_module_pad_core
  620. * ctrl_module_pad_wkup
  621. * ctrl_module_wkup
  622. * debugss
  623. * efuse_ctrl_cust
  624. * efuse_ctrl_std
  625. * elm
  626. * emif1
  627. * emif2
  628. * fdif
  629. * gpmc
  630. * gpu
  631. * hdq1w
  632. * mcasp
  633. * mpu_c0
  634. * mpu_c1
  635. * ocmc_ram
  636. * ocp2scp_usb_phy
  637. * ocp_wp_noc
  638. * prcm_mpu
  639. * prm
  640. * scrm
  641. * sl2if
  642. * slimbus1
  643. * slimbus2
  644. * usb_host_fs
  645. * usb_host_hs
  646. * usb_phy_cm
  647. * usb_tll_hs
  648. * usim
  649. */
  650. /*
  651. * 'aess' class
  652. * audio engine sub system
  653. */
  654. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  655. .rev_offs = 0x0000,
  656. .sysc_offs = 0x0010,
  657. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  658. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  659. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  660. MSTANDBY_SMART_WKUP),
  661. .sysc_fields = &omap_hwmod_sysc_type2,
  662. };
  663. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  664. .name = "aess",
  665. .sysc = &omap44xx_aess_sysc,
  666. };
  667. /* aess */
  668. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  669. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  670. { .irq = -1 }
  671. };
  672. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  673. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  674. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  675. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  676. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  677. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  678. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  679. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  680. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  681. { .dma_req = -1 }
  682. };
  683. /* aess master ports */
  684. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  685. &omap44xx_aess__l4_abe,
  686. };
  687. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  688. {
  689. .pa_start = 0x401f1000,
  690. .pa_end = 0x401f13ff,
  691. .flags = ADDR_TYPE_RT
  692. },
  693. { }
  694. };
  695. /* l4_abe -> aess */
  696. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  697. .master = &omap44xx_l4_abe_hwmod,
  698. .slave = &omap44xx_aess_hwmod,
  699. .clk = "ocp_abe_iclk",
  700. .addr = omap44xx_aess_addrs,
  701. .user = OCP_USER_MPU,
  702. };
  703. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  704. {
  705. .pa_start = 0x490f1000,
  706. .pa_end = 0x490f13ff,
  707. .flags = ADDR_TYPE_RT
  708. },
  709. { }
  710. };
  711. /* l4_abe -> aess (dma) */
  712. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  713. .master = &omap44xx_l4_abe_hwmod,
  714. .slave = &omap44xx_aess_hwmod,
  715. .clk = "ocp_abe_iclk",
  716. .addr = omap44xx_aess_dma_addrs,
  717. .user = OCP_USER_SDMA,
  718. };
  719. /* aess slave ports */
  720. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  721. &omap44xx_l4_abe__aess,
  722. &omap44xx_l4_abe__aess_dma,
  723. };
  724. static struct omap_hwmod omap44xx_aess_hwmod = {
  725. .name = "aess",
  726. .class = &omap44xx_aess_hwmod_class,
  727. .clkdm_name = "abe_clkdm",
  728. .mpu_irqs = omap44xx_aess_irqs,
  729. .sdma_reqs = omap44xx_aess_sdma_reqs,
  730. .main_clk = "aess_fck",
  731. .prcm = {
  732. .omap4 = {
  733. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  734. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  735. },
  736. },
  737. .slaves = omap44xx_aess_slaves,
  738. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  739. .masters = omap44xx_aess_masters,
  740. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  741. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  742. };
  743. /*
  744. * 'bandgap' class
  745. * bangap reference for ldo regulators
  746. */
  747. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  748. .name = "bandgap",
  749. };
  750. /* bandgap */
  751. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  752. { .role = "fclk", .clk = "bandgap_fclk" },
  753. };
  754. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  755. .name = "bandgap",
  756. .class = &omap44xx_bandgap_hwmod_class,
  757. .clkdm_name = "l4_wkup_clkdm",
  758. .prcm = {
  759. .omap4 = {
  760. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  761. },
  762. },
  763. .opt_clks = bandgap_opt_clks,
  764. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  765. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  766. };
  767. /*
  768. * 'counter' class
  769. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  770. */
  771. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  772. .rev_offs = 0x0000,
  773. .sysc_offs = 0x0004,
  774. .sysc_flags = SYSC_HAS_SIDLEMODE,
  775. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  776. SIDLE_SMART_WKUP),
  777. .sysc_fields = &omap_hwmod_sysc_type1,
  778. };
  779. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  780. .name = "counter",
  781. .sysc = &omap44xx_counter_sysc,
  782. };
  783. /* counter_32k */
  784. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  785. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  786. {
  787. .pa_start = 0x4a304000,
  788. .pa_end = 0x4a30401f,
  789. .flags = ADDR_TYPE_RT
  790. },
  791. { }
  792. };
  793. /* l4_wkup -> counter_32k */
  794. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  795. .master = &omap44xx_l4_wkup_hwmod,
  796. .slave = &omap44xx_counter_32k_hwmod,
  797. .clk = "l4_wkup_clk_mux_ck",
  798. .addr = omap44xx_counter_32k_addrs,
  799. .user = OCP_USER_MPU | OCP_USER_SDMA,
  800. };
  801. /* counter_32k slave ports */
  802. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  803. &omap44xx_l4_wkup__counter_32k,
  804. };
  805. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  806. .name = "counter_32k",
  807. .class = &omap44xx_counter_hwmod_class,
  808. .clkdm_name = "l4_wkup_clkdm",
  809. .flags = HWMOD_SWSUP_SIDLE,
  810. .main_clk = "sys_32k_ck",
  811. .prcm = {
  812. .omap4 = {
  813. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  814. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  815. },
  816. },
  817. .slaves = omap44xx_counter_32k_slaves,
  818. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  819. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  820. };
  821. /*
  822. * 'dma' class
  823. * dma controller for data exchange between memory to memory (i.e. internal or
  824. * external memory) and gp peripherals to memory or memory to gp peripherals
  825. */
  826. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  827. .rev_offs = 0x0000,
  828. .sysc_offs = 0x002c,
  829. .syss_offs = 0x0028,
  830. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  831. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  832. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  833. SYSS_HAS_RESET_STATUS),
  834. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  835. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  836. .sysc_fields = &omap_hwmod_sysc_type1,
  837. };
  838. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  839. .name = "dma",
  840. .sysc = &omap44xx_dma_sysc,
  841. };
  842. /* dma dev_attr */
  843. static struct omap_dma_dev_attr dma_dev_attr = {
  844. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  845. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  846. .lch_count = 32,
  847. };
  848. /* dma_system */
  849. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  850. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  851. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  852. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  853. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  854. { .irq = -1 }
  855. };
  856. /* dma_system master ports */
  857. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  858. &omap44xx_dma_system__l3_main_2,
  859. };
  860. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  861. {
  862. .pa_start = 0x4a056000,
  863. .pa_end = 0x4a056fff,
  864. .flags = ADDR_TYPE_RT
  865. },
  866. { }
  867. };
  868. /* l4_cfg -> dma_system */
  869. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  870. .master = &omap44xx_l4_cfg_hwmod,
  871. .slave = &omap44xx_dma_system_hwmod,
  872. .clk = "l4_div_ck",
  873. .addr = omap44xx_dma_system_addrs,
  874. .user = OCP_USER_MPU | OCP_USER_SDMA,
  875. };
  876. /* dma_system slave ports */
  877. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  878. &omap44xx_l4_cfg__dma_system,
  879. };
  880. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  881. .name = "dma_system",
  882. .class = &omap44xx_dma_hwmod_class,
  883. .clkdm_name = "l3_dma_clkdm",
  884. .mpu_irqs = omap44xx_dma_system_irqs,
  885. .main_clk = "l3_div_ck",
  886. .prcm = {
  887. .omap4 = {
  888. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  889. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  890. },
  891. },
  892. .dev_attr = &dma_dev_attr,
  893. .slaves = omap44xx_dma_system_slaves,
  894. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  895. .masters = omap44xx_dma_system_masters,
  896. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  897. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  898. };
  899. /*
  900. * 'dmic' class
  901. * digital microphone controller
  902. */
  903. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  904. .rev_offs = 0x0000,
  905. .sysc_offs = 0x0010,
  906. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  907. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  908. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  909. SIDLE_SMART_WKUP),
  910. .sysc_fields = &omap_hwmod_sysc_type2,
  911. };
  912. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  913. .name = "dmic",
  914. .sysc = &omap44xx_dmic_sysc,
  915. };
  916. /* dmic */
  917. static struct omap_hwmod omap44xx_dmic_hwmod;
  918. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  919. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  920. { .irq = -1 }
  921. };
  922. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  923. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  924. { .dma_req = -1 }
  925. };
  926. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  927. {
  928. .pa_start = 0x4012e000,
  929. .pa_end = 0x4012e07f,
  930. .flags = ADDR_TYPE_RT
  931. },
  932. { }
  933. };
  934. /* l4_abe -> dmic */
  935. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  936. .master = &omap44xx_l4_abe_hwmod,
  937. .slave = &omap44xx_dmic_hwmod,
  938. .clk = "ocp_abe_iclk",
  939. .addr = omap44xx_dmic_addrs,
  940. .user = OCP_USER_MPU,
  941. };
  942. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  943. {
  944. .pa_start = 0x4902e000,
  945. .pa_end = 0x4902e07f,
  946. .flags = ADDR_TYPE_RT
  947. },
  948. { }
  949. };
  950. /* l4_abe -> dmic (dma) */
  951. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  952. .master = &omap44xx_l4_abe_hwmod,
  953. .slave = &omap44xx_dmic_hwmod,
  954. .clk = "ocp_abe_iclk",
  955. .addr = omap44xx_dmic_dma_addrs,
  956. .user = OCP_USER_SDMA,
  957. };
  958. /* dmic slave ports */
  959. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  960. &omap44xx_l4_abe__dmic,
  961. &omap44xx_l4_abe__dmic_dma,
  962. };
  963. static struct omap_hwmod omap44xx_dmic_hwmod = {
  964. .name = "dmic",
  965. .class = &omap44xx_dmic_hwmod_class,
  966. .clkdm_name = "abe_clkdm",
  967. .mpu_irqs = omap44xx_dmic_irqs,
  968. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  969. .main_clk = "dmic_fck",
  970. .prcm = {
  971. .omap4 = {
  972. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  973. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  974. },
  975. },
  976. .slaves = omap44xx_dmic_slaves,
  977. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  978. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  979. };
  980. /*
  981. * 'dsp' class
  982. * dsp sub-system
  983. */
  984. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  985. .name = "dsp",
  986. };
  987. /* dsp */
  988. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  989. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  990. { .irq = -1 }
  991. };
  992. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  993. { .name = "mmu_cache", .rst_shift = 1 },
  994. };
  995. static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
  996. { .name = "dsp", .rst_shift = 0 },
  997. };
  998. /* dsp -> iva */
  999. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  1000. .master = &omap44xx_dsp_hwmod,
  1001. .slave = &omap44xx_iva_hwmod,
  1002. .clk = "dpll_iva_m5x2_ck",
  1003. };
  1004. /* dsp master ports */
  1005. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  1006. &omap44xx_dsp__l3_main_1,
  1007. &omap44xx_dsp__l4_abe,
  1008. &omap44xx_dsp__iva,
  1009. };
  1010. /* l4_cfg -> dsp */
  1011. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1012. .master = &omap44xx_l4_cfg_hwmod,
  1013. .slave = &omap44xx_dsp_hwmod,
  1014. .clk = "l4_div_ck",
  1015. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1016. };
  1017. /* dsp slave ports */
  1018. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1019. &omap44xx_l4_cfg__dsp,
  1020. };
  1021. /* Pseudo hwmod for reset control purpose only */
  1022. static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
  1023. .name = "dsp_c0",
  1024. .class = &omap44xx_dsp_hwmod_class,
  1025. .clkdm_name = "tesla_clkdm",
  1026. .flags = HWMOD_INIT_NO_RESET,
  1027. .rst_lines = omap44xx_dsp_c0_resets,
  1028. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
  1029. .prcm = {
  1030. .omap4 = {
  1031. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1032. },
  1033. },
  1034. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1035. };
  1036. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1037. .name = "dsp",
  1038. .class = &omap44xx_dsp_hwmod_class,
  1039. .clkdm_name = "tesla_clkdm",
  1040. .mpu_irqs = omap44xx_dsp_irqs,
  1041. .rst_lines = omap44xx_dsp_resets,
  1042. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1043. .main_clk = "dsp_fck",
  1044. .prcm = {
  1045. .omap4 = {
  1046. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1047. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1048. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1049. },
  1050. },
  1051. .slaves = omap44xx_dsp_slaves,
  1052. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1053. .masters = omap44xx_dsp_masters,
  1054. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1055. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1056. };
  1057. /*
  1058. * 'dss' class
  1059. * display sub-system
  1060. */
  1061. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1062. .rev_offs = 0x0000,
  1063. .syss_offs = 0x0014,
  1064. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1065. };
  1066. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1067. .name = "dss",
  1068. .sysc = &omap44xx_dss_sysc,
  1069. };
  1070. /* dss */
  1071. /* dss master ports */
  1072. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1073. &omap44xx_dss__l3_main_1,
  1074. };
  1075. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1076. {
  1077. .pa_start = 0x58000000,
  1078. .pa_end = 0x5800007f,
  1079. .flags = ADDR_TYPE_RT
  1080. },
  1081. { }
  1082. };
  1083. /* l3_main_2 -> dss */
  1084. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1085. .master = &omap44xx_l3_main_2_hwmod,
  1086. .slave = &omap44xx_dss_hwmod,
  1087. .clk = "dss_fck",
  1088. .addr = omap44xx_dss_dma_addrs,
  1089. .user = OCP_USER_SDMA,
  1090. };
  1091. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1092. {
  1093. .pa_start = 0x48040000,
  1094. .pa_end = 0x4804007f,
  1095. .flags = ADDR_TYPE_RT
  1096. },
  1097. { }
  1098. };
  1099. /* l4_per -> dss */
  1100. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1101. .master = &omap44xx_l4_per_hwmod,
  1102. .slave = &omap44xx_dss_hwmod,
  1103. .clk = "l4_div_ck",
  1104. .addr = omap44xx_dss_addrs,
  1105. .user = OCP_USER_MPU,
  1106. };
  1107. /* dss slave ports */
  1108. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1109. &omap44xx_l3_main_2__dss,
  1110. &omap44xx_l4_per__dss,
  1111. };
  1112. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1113. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1114. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1115. { .role = "dss_clk", .clk = "dss_dss_clk" },
  1116. { .role = "video_clk", .clk = "dss_48mhz_clk" },
  1117. };
  1118. static struct omap_hwmod omap44xx_dss_hwmod = {
  1119. .name = "dss_core",
  1120. .class = &omap44xx_dss_hwmod_class,
  1121. .clkdm_name = "l3_dss_clkdm",
  1122. .main_clk = "dss_dss_clk",
  1123. .prcm = {
  1124. .omap4 = {
  1125. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1126. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1127. },
  1128. },
  1129. .opt_clks = dss_opt_clks,
  1130. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1131. .slaves = omap44xx_dss_slaves,
  1132. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1133. .masters = omap44xx_dss_masters,
  1134. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1135. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1136. };
  1137. /*
  1138. * 'dispc' class
  1139. * display controller
  1140. */
  1141. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1142. .rev_offs = 0x0000,
  1143. .sysc_offs = 0x0010,
  1144. .syss_offs = 0x0014,
  1145. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1146. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1147. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1148. SYSS_HAS_RESET_STATUS),
  1149. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1150. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1151. .sysc_fields = &omap_hwmod_sysc_type1,
  1152. };
  1153. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1154. .name = "dispc",
  1155. .sysc = &omap44xx_dispc_sysc,
  1156. };
  1157. /* dss_dispc */
  1158. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1159. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1160. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1161. { .irq = -1 }
  1162. };
  1163. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1164. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1165. { .dma_req = -1 }
  1166. };
  1167. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1168. {
  1169. .pa_start = 0x58001000,
  1170. .pa_end = 0x58001fff,
  1171. .flags = ADDR_TYPE_RT
  1172. },
  1173. { }
  1174. };
  1175. /* l3_main_2 -> dss_dispc */
  1176. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1177. .master = &omap44xx_l3_main_2_hwmod,
  1178. .slave = &omap44xx_dss_dispc_hwmod,
  1179. .clk = "dss_fck",
  1180. .addr = omap44xx_dss_dispc_dma_addrs,
  1181. .user = OCP_USER_SDMA,
  1182. };
  1183. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1184. {
  1185. .pa_start = 0x48041000,
  1186. .pa_end = 0x48041fff,
  1187. .flags = ADDR_TYPE_RT
  1188. },
  1189. { }
  1190. };
  1191. /* l4_per -> dss_dispc */
  1192. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1193. .master = &omap44xx_l4_per_hwmod,
  1194. .slave = &omap44xx_dss_dispc_hwmod,
  1195. .clk = "l4_div_ck",
  1196. .addr = omap44xx_dss_dispc_addrs,
  1197. .user = OCP_USER_MPU,
  1198. };
  1199. /* dss_dispc slave ports */
  1200. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1201. &omap44xx_l3_main_2__dss_dispc,
  1202. &omap44xx_l4_per__dss_dispc,
  1203. };
  1204. static struct omap_hwmod_opt_clk dss_dispc_opt_clks[] = {
  1205. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1206. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1207. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1208. };
  1209. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1210. .name = "dss_dispc",
  1211. .class = &omap44xx_dispc_hwmod_class,
  1212. .clkdm_name = "l3_dss_clkdm",
  1213. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1214. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1215. .main_clk = "dss_dss_clk",
  1216. .prcm = {
  1217. .omap4 = {
  1218. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1219. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1220. },
  1221. },
  1222. .opt_clks = dss_dispc_opt_clks,
  1223. .opt_clks_cnt = ARRAY_SIZE(dss_dispc_opt_clks),
  1224. .slaves = omap44xx_dss_dispc_slaves,
  1225. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1226. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1227. };
  1228. /*
  1229. * 'dsi' class
  1230. * display serial interface controller
  1231. */
  1232. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1233. .rev_offs = 0x0000,
  1234. .sysc_offs = 0x0010,
  1235. .syss_offs = 0x0014,
  1236. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1237. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1238. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1239. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1240. .sysc_fields = &omap_hwmod_sysc_type1,
  1241. };
  1242. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1243. .name = "dsi",
  1244. .sysc = &omap44xx_dsi_sysc,
  1245. };
  1246. /* dss_dsi1 */
  1247. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1248. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1249. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1250. { .irq = -1 }
  1251. };
  1252. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1253. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1254. { .dma_req = -1 }
  1255. };
  1256. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1257. {
  1258. .pa_start = 0x58004000,
  1259. .pa_end = 0x580041ff,
  1260. .flags = ADDR_TYPE_RT
  1261. },
  1262. { }
  1263. };
  1264. /* l3_main_2 -> dss_dsi1 */
  1265. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1266. .master = &omap44xx_l3_main_2_hwmod,
  1267. .slave = &omap44xx_dss_dsi1_hwmod,
  1268. .clk = "dss_fck",
  1269. .addr = omap44xx_dss_dsi1_dma_addrs,
  1270. .user = OCP_USER_SDMA,
  1271. };
  1272. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1273. {
  1274. .pa_start = 0x48044000,
  1275. .pa_end = 0x480441ff,
  1276. .flags = ADDR_TYPE_RT
  1277. },
  1278. { }
  1279. };
  1280. /* l4_per -> dss_dsi1 */
  1281. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1282. .master = &omap44xx_l4_per_hwmod,
  1283. .slave = &omap44xx_dss_dsi1_hwmod,
  1284. .clk = "l4_div_ck",
  1285. .addr = omap44xx_dss_dsi1_addrs,
  1286. .user = OCP_USER_MPU,
  1287. };
  1288. /* dss_dsi1 slave ports */
  1289. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1290. &omap44xx_l3_main_2__dss_dsi1,
  1291. &omap44xx_l4_per__dss_dsi1,
  1292. };
  1293. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1294. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1295. };
  1296. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1297. .name = "dss_dsi1",
  1298. .class = &omap44xx_dsi_hwmod_class,
  1299. .clkdm_name = "l3_dss_clkdm",
  1300. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1301. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1302. .main_clk = "dss_dss_clk",
  1303. .prcm = {
  1304. .omap4 = {
  1305. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1306. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1307. },
  1308. },
  1309. .opt_clks = dss_dsi1_opt_clks,
  1310. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1311. .slaves = omap44xx_dss_dsi1_slaves,
  1312. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1313. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1314. };
  1315. /* dss_dsi2 */
  1316. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1317. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1318. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1319. { .irq = -1 }
  1320. };
  1321. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1322. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1323. { .dma_req = -1 }
  1324. };
  1325. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1326. {
  1327. .pa_start = 0x58005000,
  1328. .pa_end = 0x580051ff,
  1329. .flags = ADDR_TYPE_RT
  1330. },
  1331. { }
  1332. };
  1333. /* l3_main_2 -> dss_dsi2 */
  1334. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1335. .master = &omap44xx_l3_main_2_hwmod,
  1336. .slave = &omap44xx_dss_dsi2_hwmod,
  1337. .clk = "dss_fck",
  1338. .addr = omap44xx_dss_dsi2_dma_addrs,
  1339. .user = OCP_USER_SDMA,
  1340. };
  1341. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1342. {
  1343. .pa_start = 0x48045000,
  1344. .pa_end = 0x480451ff,
  1345. .flags = ADDR_TYPE_RT
  1346. },
  1347. { }
  1348. };
  1349. /* l4_per -> dss_dsi2 */
  1350. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1351. .master = &omap44xx_l4_per_hwmod,
  1352. .slave = &omap44xx_dss_dsi2_hwmod,
  1353. .clk = "l4_div_ck",
  1354. .addr = omap44xx_dss_dsi2_addrs,
  1355. .user = OCP_USER_MPU,
  1356. };
  1357. /* dss_dsi2 slave ports */
  1358. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1359. &omap44xx_l3_main_2__dss_dsi2,
  1360. &omap44xx_l4_per__dss_dsi2,
  1361. };
  1362. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1363. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1364. };
  1365. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1366. .name = "dss_dsi2",
  1367. .class = &omap44xx_dsi_hwmod_class,
  1368. .clkdm_name = "l3_dss_clkdm",
  1369. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1370. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1371. .main_clk = "dss_dss_clk",
  1372. .prcm = {
  1373. .omap4 = {
  1374. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1375. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1376. },
  1377. },
  1378. .opt_clks = dss_dsi2_opt_clks,
  1379. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1380. .slaves = omap44xx_dss_dsi2_slaves,
  1381. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1382. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1383. };
  1384. /*
  1385. * 'hdmi' class
  1386. * hdmi controller
  1387. */
  1388. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1389. .rev_offs = 0x0000,
  1390. .sysc_offs = 0x0010,
  1391. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1392. SYSC_HAS_SOFTRESET),
  1393. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1394. SIDLE_SMART_WKUP),
  1395. .sysc_fields = &omap_hwmod_sysc_type2,
  1396. };
  1397. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1398. .name = "hdmi",
  1399. .sysc = &omap44xx_hdmi_sysc,
  1400. };
  1401. /* dss_hdmi */
  1402. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1403. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1404. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1405. { .irq = -1 }
  1406. };
  1407. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1408. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1409. { .dma_req = -1 }
  1410. };
  1411. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1412. {
  1413. .pa_start = 0x58006000,
  1414. .pa_end = 0x58006fff,
  1415. .flags = ADDR_TYPE_RT
  1416. },
  1417. { }
  1418. };
  1419. /* l3_main_2 -> dss_hdmi */
  1420. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1421. .master = &omap44xx_l3_main_2_hwmod,
  1422. .slave = &omap44xx_dss_hdmi_hwmod,
  1423. .clk = "dss_fck",
  1424. .addr = omap44xx_dss_hdmi_dma_addrs,
  1425. .user = OCP_USER_SDMA,
  1426. };
  1427. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1428. {
  1429. .pa_start = 0x48046000,
  1430. .pa_end = 0x48046fff,
  1431. .flags = ADDR_TYPE_RT
  1432. },
  1433. { }
  1434. };
  1435. /* l4_per -> dss_hdmi */
  1436. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1437. .master = &omap44xx_l4_per_hwmod,
  1438. .slave = &omap44xx_dss_hdmi_hwmod,
  1439. .clk = "l4_div_ck",
  1440. .addr = omap44xx_dss_hdmi_addrs,
  1441. .user = OCP_USER_MPU,
  1442. };
  1443. /* dss_hdmi slave ports */
  1444. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1445. &omap44xx_l3_main_2__dss_hdmi,
  1446. &omap44xx_l4_per__dss_hdmi,
  1447. };
  1448. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1449. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1450. };
  1451. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1452. .name = "dss_hdmi",
  1453. .class = &omap44xx_hdmi_hwmod_class,
  1454. .clkdm_name = "l3_dss_clkdm",
  1455. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1456. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1457. .main_clk = "dss_dss_clk",
  1458. .prcm = {
  1459. .omap4 = {
  1460. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1461. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1462. },
  1463. },
  1464. .opt_clks = dss_hdmi_opt_clks,
  1465. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1466. .slaves = omap44xx_dss_hdmi_slaves,
  1467. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1468. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1469. };
  1470. /*
  1471. * 'rfbi' class
  1472. * remote frame buffer interface
  1473. */
  1474. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1475. .rev_offs = 0x0000,
  1476. .sysc_offs = 0x0010,
  1477. .syss_offs = 0x0014,
  1478. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1479. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1480. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1481. .sysc_fields = &omap_hwmod_sysc_type1,
  1482. };
  1483. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1484. .name = "rfbi",
  1485. .sysc = &omap44xx_rfbi_sysc,
  1486. };
  1487. /* dss_rfbi */
  1488. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1489. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1490. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1491. { .dma_req = -1 }
  1492. };
  1493. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1494. {
  1495. .pa_start = 0x58002000,
  1496. .pa_end = 0x580020ff,
  1497. .flags = ADDR_TYPE_RT
  1498. },
  1499. { }
  1500. };
  1501. /* l3_main_2 -> dss_rfbi */
  1502. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1503. .master = &omap44xx_l3_main_2_hwmod,
  1504. .slave = &omap44xx_dss_rfbi_hwmod,
  1505. .clk = "dss_fck",
  1506. .addr = omap44xx_dss_rfbi_dma_addrs,
  1507. .user = OCP_USER_SDMA,
  1508. };
  1509. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1510. {
  1511. .pa_start = 0x48042000,
  1512. .pa_end = 0x480420ff,
  1513. .flags = ADDR_TYPE_RT
  1514. },
  1515. { }
  1516. };
  1517. /* l4_per -> dss_rfbi */
  1518. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1519. .master = &omap44xx_l4_per_hwmod,
  1520. .slave = &omap44xx_dss_rfbi_hwmod,
  1521. .clk = "l4_div_ck",
  1522. .addr = omap44xx_dss_rfbi_addrs,
  1523. .user = OCP_USER_MPU,
  1524. };
  1525. /* dss_rfbi slave ports */
  1526. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1527. &omap44xx_l3_main_2__dss_rfbi,
  1528. &omap44xx_l4_per__dss_rfbi,
  1529. };
  1530. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1531. { .role = "ick", .clk = "dss_fck" },
  1532. };
  1533. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1534. .name = "dss_rfbi",
  1535. .class = &omap44xx_rfbi_hwmod_class,
  1536. .clkdm_name = "l3_dss_clkdm",
  1537. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1538. .main_clk = "dss_dss_clk",
  1539. .prcm = {
  1540. .omap4 = {
  1541. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1542. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1543. },
  1544. },
  1545. .opt_clks = dss_rfbi_opt_clks,
  1546. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1547. .slaves = omap44xx_dss_rfbi_slaves,
  1548. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1549. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1550. };
  1551. /*
  1552. * 'venc' class
  1553. * video encoder
  1554. */
  1555. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1556. .name = "venc",
  1557. };
  1558. /* dss_venc */
  1559. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1560. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1561. {
  1562. .pa_start = 0x58003000,
  1563. .pa_end = 0x580030ff,
  1564. .flags = ADDR_TYPE_RT
  1565. },
  1566. { }
  1567. };
  1568. /* l3_main_2 -> dss_venc */
  1569. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1570. .master = &omap44xx_l3_main_2_hwmod,
  1571. .slave = &omap44xx_dss_venc_hwmod,
  1572. .clk = "dss_fck",
  1573. .addr = omap44xx_dss_venc_dma_addrs,
  1574. .user = OCP_USER_SDMA,
  1575. };
  1576. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1577. {
  1578. .pa_start = 0x48043000,
  1579. .pa_end = 0x480430ff,
  1580. .flags = ADDR_TYPE_RT
  1581. },
  1582. { }
  1583. };
  1584. /* l4_per -> dss_venc */
  1585. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1586. .master = &omap44xx_l4_per_hwmod,
  1587. .slave = &omap44xx_dss_venc_hwmod,
  1588. .clk = "l4_div_ck",
  1589. .addr = omap44xx_dss_venc_addrs,
  1590. .user = OCP_USER_MPU,
  1591. };
  1592. /* dss_venc slave ports */
  1593. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1594. &omap44xx_l3_main_2__dss_venc,
  1595. &omap44xx_l4_per__dss_venc,
  1596. };
  1597. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1598. .name = "dss_venc",
  1599. .class = &omap44xx_venc_hwmod_class,
  1600. .clkdm_name = "l3_dss_clkdm",
  1601. .main_clk = "dss_dss_clk",
  1602. .prcm = {
  1603. .omap4 = {
  1604. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1605. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1606. },
  1607. },
  1608. .slaves = omap44xx_dss_venc_slaves,
  1609. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1610. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1611. };
  1612. /*
  1613. * 'gpio' class
  1614. * general purpose io module
  1615. */
  1616. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1617. .rev_offs = 0x0000,
  1618. .sysc_offs = 0x0010,
  1619. .syss_offs = 0x0114,
  1620. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1621. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1622. SYSS_HAS_RESET_STATUS),
  1623. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1624. SIDLE_SMART_WKUP),
  1625. .sysc_fields = &omap_hwmod_sysc_type1,
  1626. };
  1627. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1628. .name = "gpio",
  1629. .sysc = &omap44xx_gpio_sysc,
  1630. .rev = 2,
  1631. };
  1632. /* gpio dev_attr */
  1633. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1634. .bank_width = 32,
  1635. .dbck_flag = true,
  1636. };
  1637. /* gpio1 */
  1638. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1639. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1640. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1641. { .irq = -1 }
  1642. };
  1643. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1644. {
  1645. .pa_start = 0x4a310000,
  1646. .pa_end = 0x4a3101ff,
  1647. .flags = ADDR_TYPE_RT
  1648. },
  1649. { }
  1650. };
  1651. /* l4_wkup -> gpio1 */
  1652. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1653. .master = &omap44xx_l4_wkup_hwmod,
  1654. .slave = &omap44xx_gpio1_hwmod,
  1655. .clk = "l4_wkup_clk_mux_ck",
  1656. .addr = omap44xx_gpio1_addrs,
  1657. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1658. };
  1659. /* gpio1 slave ports */
  1660. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1661. &omap44xx_l4_wkup__gpio1,
  1662. };
  1663. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1664. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1665. };
  1666. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1667. .name = "gpio1",
  1668. .class = &omap44xx_gpio_hwmod_class,
  1669. .clkdm_name = "l4_wkup_clkdm",
  1670. .mpu_irqs = omap44xx_gpio1_irqs,
  1671. .main_clk = "gpio1_ick",
  1672. .prcm = {
  1673. .omap4 = {
  1674. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1675. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1676. },
  1677. },
  1678. .opt_clks = gpio1_opt_clks,
  1679. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1680. .dev_attr = &gpio_dev_attr,
  1681. .slaves = omap44xx_gpio1_slaves,
  1682. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1683. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1684. };
  1685. /* gpio2 */
  1686. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1687. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1688. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1689. { .irq = -1 }
  1690. };
  1691. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1692. {
  1693. .pa_start = 0x48055000,
  1694. .pa_end = 0x480551ff,
  1695. .flags = ADDR_TYPE_RT
  1696. },
  1697. { }
  1698. };
  1699. /* l4_per -> gpio2 */
  1700. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1701. .master = &omap44xx_l4_per_hwmod,
  1702. .slave = &omap44xx_gpio2_hwmod,
  1703. .clk = "l4_div_ck",
  1704. .addr = omap44xx_gpio2_addrs,
  1705. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1706. };
  1707. /* gpio2 slave ports */
  1708. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1709. &omap44xx_l4_per__gpio2,
  1710. };
  1711. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1712. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1713. };
  1714. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1715. .name = "gpio2",
  1716. .class = &omap44xx_gpio_hwmod_class,
  1717. .clkdm_name = "l4_per_clkdm",
  1718. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1719. .mpu_irqs = omap44xx_gpio2_irqs,
  1720. .main_clk = "gpio2_ick",
  1721. .prcm = {
  1722. .omap4 = {
  1723. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1724. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1725. },
  1726. },
  1727. .opt_clks = gpio2_opt_clks,
  1728. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1729. .dev_attr = &gpio_dev_attr,
  1730. .slaves = omap44xx_gpio2_slaves,
  1731. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1732. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1733. };
  1734. /* gpio3 */
  1735. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1736. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1737. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1738. { .irq = -1 }
  1739. };
  1740. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1741. {
  1742. .pa_start = 0x48057000,
  1743. .pa_end = 0x480571ff,
  1744. .flags = ADDR_TYPE_RT
  1745. },
  1746. { }
  1747. };
  1748. /* l4_per -> gpio3 */
  1749. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1750. .master = &omap44xx_l4_per_hwmod,
  1751. .slave = &omap44xx_gpio3_hwmod,
  1752. .clk = "l4_div_ck",
  1753. .addr = omap44xx_gpio3_addrs,
  1754. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1755. };
  1756. /* gpio3 slave ports */
  1757. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1758. &omap44xx_l4_per__gpio3,
  1759. };
  1760. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1761. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1762. };
  1763. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1764. .name = "gpio3",
  1765. .class = &omap44xx_gpio_hwmod_class,
  1766. .clkdm_name = "l4_per_clkdm",
  1767. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1768. .mpu_irqs = omap44xx_gpio3_irqs,
  1769. .main_clk = "gpio3_ick",
  1770. .prcm = {
  1771. .omap4 = {
  1772. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1773. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1774. },
  1775. },
  1776. .opt_clks = gpio3_opt_clks,
  1777. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1778. .dev_attr = &gpio_dev_attr,
  1779. .slaves = omap44xx_gpio3_slaves,
  1780. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1781. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1782. };
  1783. /* gpio4 */
  1784. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1785. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1786. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1787. { .irq = -1 }
  1788. };
  1789. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1790. {
  1791. .pa_start = 0x48059000,
  1792. .pa_end = 0x480591ff,
  1793. .flags = ADDR_TYPE_RT
  1794. },
  1795. { }
  1796. };
  1797. /* l4_per -> gpio4 */
  1798. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1799. .master = &omap44xx_l4_per_hwmod,
  1800. .slave = &omap44xx_gpio4_hwmod,
  1801. .clk = "l4_div_ck",
  1802. .addr = omap44xx_gpio4_addrs,
  1803. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1804. };
  1805. /* gpio4 slave ports */
  1806. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1807. &omap44xx_l4_per__gpio4,
  1808. };
  1809. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1810. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1811. };
  1812. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1813. .name = "gpio4",
  1814. .class = &omap44xx_gpio_hwmod_class,
  1815. .clkdm_name = "l4_per_clkdm",
  1816. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1817. .mpu_irqs = omap44xx_gpio4_irqs,
  1818. .main_clk = "gpio4_ick",
  1819. .prcm = {
  1820. .omap4 = {
  1821. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1822. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1823. },
  1824. },
  1825. .opt_clks = gpio4_opt_clks,
  1826. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1827. .dev_attr = &gpio_dev_attr,
  1828. .slaves = omap44xx_gpio4_slaves,
  1829. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1830. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1831. };
  1832. /* gpio5 */
  1833. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1834. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1835. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1836. { .irq = -1 }
  1837. };
  1838. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1839. {
  1840. .pa_start = 0x4805b000,
  1841. .pa_end = 0x4805b1ff,
  1842. .flags = ADDR_TYPE_RT
  1843. },
  1844. { }
  1845. };
  1846. /* l4_per -> gpio5 */
  1847. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1848. .master = &omap44xx_l4_per_hwmod,
  1849. .slave = &omap44xx_gpio5_hwmod,
  1850. .clk = "l4_div_ck",
  1851. .addr = omap44xx_gpio5_addrs,
  1852. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1853. };
  1854. /* gpio5 slave ports */
  1855. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1856. &omap44xx_l4_per__gpio5,
  1857. };
  1858. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1859. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1860. };
  1861. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1862. .name = "gpio5",
  1863. .class = &omap44xx_gpio_hwmod_class,
  1864. .clkdm_name = "l4_per_clkdm",
  1865. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1866. .mpu_irqs = omap44xx_gpio5_irqs,
  1867. .main_clk = "gpio5_ick",
  1868. .prcm = {
  1869. .omap4 = {
  1870. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1871. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1872. },
  1873. },
  1874. .opt_clks = gpio5_opt_clks,
  1875. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1876. .dev_attr = &gpio_dev_attr,
  1877. .slaves = omap44xx_gpio5_slaves,
  1878. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1879. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1880. };
  1881. /* gpio6 */
  1882. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1883. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1884. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1885. { .irq = -1 }
  1886. };
  1887. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1888. {
  1889. .pa_start = 0x4805d000,
  1890. .pa_end = 0x4805d1ff,
  1891. .flags = ADDR_TYPE_RT
  1892. },
  1893. { }
  1894. };
  1895. /* l4_per -> gpio6 */
  1896. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1897. .master = &omap44xx_l4_per_hwmod,
  1898. .slave = &omap44xx_gpio6_hwmod,
  1899. .clk = "l4_div_ck",
  1900. .addr = omap44xx_gpio6_addrs,
  1901. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1902. };
  1903. /* gpio6 slave ports */
  1904. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1905. &omap44xx_l4_per__gpio6,
  1906. };
  1907. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1908. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1909. };
  1910. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1911. .name = "gpio6",
  1912. .class = &omap44xx_gpio_hwmod_class,
  1913. .clkdm_name = "l4_per_clkdm",
  1914. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1915. .mpu_irqs = omap44xx_gpio6_irqs,
  1916. .main_clk = "gpio6_ick",
  1917. .prcm = {
  1918. .omap4 = {
  1919. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1920. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1921. },
  1922. },
  1923. .opt_clks = gpio6_opt_clks,
  1924. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1925. .dev_attr = &gpio_dev_attr,
  1926. .slaves = omap44xx_gpio6_slaves,
  1927. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1928. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1929. };
  1930. /*
  1931. * 'hsi' class
  1932. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1933. * serial if)
  1934. */
  1935. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1936. .rev_offs = 0x0000,
  1937. .sysc_offs = 0x0010,
  1938. .syss_offs = 0x0014,
  1939. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1940. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1941. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1942. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1943. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1944. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1945. .sysc_fields = &omap_hwmod_sysc_type1,
  1946. };
  1947. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1948. .name = "hsi",
  1949. .sysc = &omap44xx_hsi_sysc,
  1950. };
  1951. /* hsi */
  1952. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1953. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1954. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1955. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1956. { .irq = -1 }
  1957. };
  1958. /* hsi master ports */
  1959. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1960. &omap44xx_hsi__l3_main_2,
  1961. };
  1962. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1963. {
  1964. .pa_start = 0x4a058000,
  1965. .pa_end = 0x4a05bfff,
  1966. .flags = ADDR_TYPE_RT
  1967. },
  1968. { }
  1969. };
  1970. /* l4_cfg -> hsi */
  1971. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1972. .master = &omap44xx_l4_cfg_hwmod,
  1973. .slave = &omap44xx_hsi_hwmod,
  1974. .clk = "l4_div_ck",
  1975. .addr = omap44xx_hsi_addrs,
  1976. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1977. };
  1978. /* hsi slave ports */
  1979. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1980. &omap44xx_l4_cfg__hsi,
  1981. };
  1982. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1983. .name = "hsi",
  1984. .class = &omap44xx_hsi_hwmod_class,
  1985. .clkdm_name = "l3_init_clkdm",
  1986. .mpu_irqs = omap44xx_hsi_irqs,
  1987. .main_clk = "hsi_fck",
  1988. .prcm = {
  1989. .omap4 = {
  1990. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1991. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1992. },
  1993. },
  1994. .slaves = omap44xx_hsi_slaves,
  1995. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1996. .masters = omap44xx_hsi_masters,
  1997. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1998. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1999. };
  2000. /*
  2001. * 'i2c' class
  2002. * multimaster high-speed i2c controller
  2003. */
  2004. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  2005. .sysc_offs = 0x0010,
  2006. .syss_offs = 0x0090,
  2007. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2008. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2009. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2010. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2011. SIDLE_SMART_WKUP),
  2012. .sysc_fields = &omap_hwmod_sysc_type1,
  2013. };
  2014. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  2015. .name = "i2c",
  2016. .sysc = &omap44xx_i2c_sysc,
  2017. .rev = OMAP_I2C_IP_VERSION_2,
  2018. .reset = &omap_i2c_reset,
  2019. };
  2020. static struct omap_i2c_dev_attr i2c_dev_attr = {
  2021. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  2022. };
  2023. /* i2c1 */
  2024. static struct omap_hwmod omap44xx_i2c1_hwmod;
  2025. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  2026. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  2027. { .irq = -1 }
  2028. };
  2029. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2030. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2031. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2032. { .dma_req = -1 }
  2033. };
  2034. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2035. {
  2036. .pa_start = 0x48070000,
  2037. .pa_end = 0x480700ff,
  2038. .flags = ADDR_TYPE_RT
  2039. },
  2040. { }
  2041. };
  2042. /* l4_per -> i2c1 */
  2043. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2044. .master = &omap44xx_l4_per_hwmod,
  2045. .slave = &omap44xx_i2c1_hwmod,
  2046. .clk = "l4_div_ck",
  2047. .addr = omap44xx_i2c1_addrs,
  2048. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2049. };
  2050. /* i2c1 slave ports */
  2051. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2052. &omap44xx_l4_per__i2c1,
  2053. };
  2054. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2055. .name = "i2c1",
  2056. .class = &omap44xx_i2c_hwmod_class,
  2057. .clkdm_name = "l4_per_clkdm",
  2058. .flags = HWMOD_16BIT_REG,
  2059. .mpu_irqs = omap44xx_i2c1_irqs,
  2060. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2061. .main_clk = "i2c1_fck",
  2062. .prcm = {
  2063. .omap4 = {
  2064. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2065. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2066. },
  2067. },
  2068. .slaves = omap44xx_i2c1_slaves,
  2069. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2070. .dev_attr = &i2c_dev_attr,
  2071. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2072. };
  2073. /* i2c2 */
  2074. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2075. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2076. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2077. { .irq = -1 }
  2078. };
  2079. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2080. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2081. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2082. { .dma_req = -1 }
  2083. };
  2084. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2085. {
  2086. .pa_start = 0x48072000,
  2087. .pa_end = 0x480720ff,
  2088. .flags = ADDR_TYPE_RT
  2089. },
  2090. { }
  2091. };
  2092. /* l4_per -> i2c2 */
  2093. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2094. .master = &omap44xx_l4_per_hwmod,
  2095. .slave = &omap44xx_i2c2_hwmod,
  2096. .clk = "l4_div_ck",
  2097. .addr = omap44xx_i2c2_addrs,
  2098. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2099. };
  2100. /* i2c2 slave ports */
  2101. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2102. &omap44xx_l4_per__i2c2,
  2103. };
  2104. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2105. .name = "i2c2",
  2106. .class = &omap44xx_i2c_hwmod_class,
  2107. .clkdm_name = "l4_per_clkdm",
  2108. .flags = HWMOD_16BIT_REG,
  2109. .mpu_irqs = omap44xx_i2c2_irqs,
  2110. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2111. .main_clk = "i2c2_fck",
  2112. .prcm = {
  2113. .omap4 = {
  2114. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2115. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2116. },
  2117. },
  2118. .slaves = omap44xx_i2c2_slaves,
  2119. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2120. .dev_attr = &i2c_dev_attr,
  2121. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2122. };
  2123. /* i2c3 */
  2124. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2125. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2126. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2127. { .irq = -1 }
  2128. };
  2129. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2130. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2131. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2132. { .dma_req = -1 }
  2133. };
  2134. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2135. {
  2136. .pa_start = 0x48060000,
  2137. .pa_end = 0x480600ff,
  2138. .flags = ADDR_TYPE_RT
  2139. },
  2140. { }
  2141. };
  2142. /* l4_per -> i2c3 */
  2143. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2144. .master = &omap44xx_l4_per_hwmod,
  2145. .slave = &omap44xx_i2c3_hwmod,
  2146. .clk = "l4_div_ck",
  2147. .addr = omap44xx_i2c3_addrs,
  2148. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2149. };
  2150. /* i2c3 slave ports */
  2151. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2152. &omap44xx_l4_per__i2c3,
  2153. };
  2154. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2155. .name = "i2c3",
  2156. .class = &omap44xx_i2c_hwmod_class,
  2157. .clkdm_name = "l4_per_clkdm",
  2158. .flags = HWMOD_16BIT_REG,
  2159. .mpu_irqs = omap44xx_i2c3_irqs,
  2160. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2161. .main_clk = "i2c3_fck",
  2162. .prcm = {
  2163. .omap4 = {
  2164. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2165. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2166. },
  2167. },
  2168. .slaves = omap44xx_i2c3_slaves,
  2169. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2170. .dev_attr = &i2c_dev_attr,
  2171. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2172. };
  2173. /* i2c4 */
  2174. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2175. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2176. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2177. { .irq = -1 }
  2178. };
  2179. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2180. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2181. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2182. { .dma_req = -1 }
  2183. };
  2184. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2185. {
  2186. .pa_start = 0x48350000,
  2187. .pa_end = 0x483500ff,
  2188. .flags = ADDR_TYPE_RT
  2189. },
  2190. { }
  2191. };
  2192. /* l4_per -> i2c4 */
  2193. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2194. .master = &omap44xx_l4_per_hwmod,
  2195. .slave = &omap44xx_i2c4_hwmod,
  2196. .clk = "l4_div_ck",
  2197. .addr = omap44xx_i2c4_addrs,
  2198. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2199. };
  2200. /* i2c4 slave ports */
  2201. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2202. &omap44xx_l4_per__i2c4,
  2203. };
  2204. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2205. .name = "i2c4",
  2206. .class = &omap44xx_i2c_hwmod_class,
  2207. .clkdm_name = "l4_per_clkdm",
  2208. .flags = HWMOD_16BIT_REG,
  2209. .mpu_irqs = omap44xx_i2c4_irqs,
  2210. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2211. .main_clk = "i2c4_fck",
  2212. .prcm = {
  2213. .omap4 = {
  2214. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2215. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2216. },
  2217. },
  2218. .slaves = omap44xx_i2c4_slaves,
  2219. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2220. .dev_attr = &i2c_dev_attr,
  2221. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2222. };
  2223. /*
  2224. * 'ipu' class
  2225. * imaging processor unit
  2226. */
  2227. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2228. .name = "ipu",
  2229. };
  2230. /* ipu */
  2231. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2232. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2233. { .irq = -1 }
  2234. };
  2235. static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
  2236. { .name = "cpu0", .rst_shift = 0 },
  2237. };
  2238. static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
  2239. { .name = "cpu1", .rst_shift = 1 },
  2240. };
  2241. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2242. { .name = "mmu_cache", .rst_shift = 2 },
  2243. };
  2244. /* ipu master ports */
  2245. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2246. &omap44xx_ipu__l3_main_2,
  2247. };
  2248. /* l3_main_2 -> ipu */
  2249. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2250. .master = &omap44xx_l3_main_2_hwmod,
  2251. .slave = &omap44xx_ipu_hwmod,
  2252. .clk = "l3_div_ck",
  2253. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2254. };
  2255. /* ipu slave ports */
  2256. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2257. &omap44xx_l3_main_2__ipu,
  2258. };
  2259. /* Pseudo hwmod for reset control purpose only */
  2260. static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
  2261. .name = "ipu_c0",
  2262. .class = &omap44xx_ipu_hwmod_class,
  2263. .clkdm_name = "ducati_clkdm",
  2264. .flags = HWMOD_INIT_NO_RESET,
  2265. .rst_lines = omap44xx_ipu_c0_resets,
  2266. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
  2267. .prcm = {
  2268. .omap4 = {
  2269. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2270. },
  2271. },
  2272. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2273. };
  2274. /* Pseudo hwmod for reset control purpose only */
  2275. static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
  2276. .name = "ipu_c1",
  2277. .class = &omap44xx_ipu_hwmod_class,
  2278. .clkdm_name = "ducati_clkdm",
  2279. .flags = HWMOD_INIT_NO_RESET,
  2280. .rst_lines = omap44xx_ipu_c1_resets,
  2281. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
  2282. .prcm = {
  2283. .omap4 = {
  2284. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2285. },
  2286. },
  2287. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2288. };
  2289. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2290. .name = "ipu",
  2291. .class = &omap44xx_ipu_hwmod_class,
  2292. .clkdm_name = "ducati_clkdm",
  2293. .mpu_irqs = omap44xx_ipu_irqs,
  2294. .rst_lines = omap44xx_ipu_resets,
  2295. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2296. .main_clk = "ipu_fck",
  2297. .prcm = {
  2298. .omap4 = {
  2299. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2300. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2301. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2302. },
  2303. },
  2304. .slaves = omap44xx_ipu_slaves,
  2305. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2306. .masters = omap44xx_ipu_masters,
  2307. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2308. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2309. };
  2310. /*
  2311. * 'iss' class
  2312. * external images sensor pixel data processor
  2313. */
  2314. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2315. .rev_offs = 0x0000,
  2316. .sysc_offs = 0x0010,
  2317. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2318. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2319. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2320. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2321. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2322. .sysc_fields = &omap_hwmod_sysc_type2,
  2323. };
  2324. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2325. .name = "iss",
  2326. .sysc = &omap44xx_iss_sysc,
  2327. };
  2328. /* iss */
  2329. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2330. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2331. { .irq = -1 }
  2332. };
  2333. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2334. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2335. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2336. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2337. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2338. { .dma_req = -1 }
  2339. };
  2340. /* iss master ports */
  2341. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2342. &omap44xx_iss__l3_main_2,
  2343. };
  2344. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2345. {
  2346. .pa_start = 0x52000000,
  2347. .pa_end = 0x520000ff,
  2348. .flags = ADDR_TYPE_RT
  2349. },
  2350. { }
  2351. };
  2352. /* l3_main_2 -> iss */
  2353. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2354. .master = &omap44xx_l3_main_2_hwmod,
  2355. .slave = &omap44xx_iss_hwmod,
  2356. .clk = "l3_div_ck",
  2357. .addr = omap44xx_iss_addrs,
  2358. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2359. };
  2360. /* iss slave ports */
  2361. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2362. &omap44xx_l3_main_2__iss,
  2363. };
  2364. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2365. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2366. };
  2367. static struct omap_hwmod omap44xx_iss_hwmod = {
  2368. .name = "iss",
  2369. .class = &omap44xx_iss_hwmod_class,
  2370. .clkdm_name = "iss_clkdm",
  2371. .mpu_irqs = omap44xx_iss_irqs,
  2372. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2373. .main_clk = "iss_fck",
  2374. .prcm = {
  2375. .omap4 = {
  2376. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2377. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2378. },
  2379. },
  2380. .opt_clks = iss_opt_clks,
  2381. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2382. .slaves = omap44xx_iss_slaves,
  2383. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2384. .masters = omap44xx_iss_masters,
  2385. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2386. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2387. };
  2388. /*
  2389. * 'iva' class
  2390. * multi-standard video encoder/decoder hardware accelerator
  2391. */
  2392. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2393. .name = "iva",
  2394. };
  2395. /* iva */
  2396. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2397. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2398. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2399. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2400. { .irq = -1 }
  2401. };
  2402. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2403. { .name = "logic", .rst_shift = 2 },
  2404. };
  2405. static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
  2406. { .name = "seq0", .rst_shift = 0 },
  2407. };
  2408. static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
  2409. { .name = "seq1", .rst_shift = 1 },
  2410. };
  2411. /* iva master ports */
  2412. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2413. &omap44xx_iva__l3_main_2,
  2414. &omap44xx_iva__l3_instr,
  2415. };
  2416. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2417. {
  2418. .pa_start = 0x5a000000,
  2419. .pa_end = 0x5a07ffff,
  2420. .flags = ADDR_TYPE_RT
  2421. },
  2422. { }
  2423. };
  2424. /* l3_main_2 -> iva */
  2425. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2426. .master = &omap44xx_l3_main_2_hwmod,
  2427. .slave = &omap44xx_iva_hwmod,
  2428. .clk = "l3_div_ck",
  2429. .addr = omap44xx_iva_addrs,
  2430. .user = OCP_USER_MPU,
  2431. };
  2432. /* iva slave ports */
  2433. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2434. &omap44xx_dsp__iva,
  2435. &omap44xx_l3_main_2__iva,
  2436. };
  2437. /* Pseudo hwmod for reset control purpose only */
  2438. static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
  2439. .name = "iva_seq0",
  2440. .class = &omap44xx_iva_hwmod_class,
  2441. .clkdm_name = "ivahd_clkdm",
  2442. .flags = HWMOD_INIT_NO_RESET,
  2443. .rst_lines = omap44xx_iva_seq0_resets,
  2444. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
  2445. .prcm = {
  2446. .omap4 = {
  2447. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2448. },
  2449. },
  2450. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2451. };
  2452. /* Pseudo hwmod for reset control purpose only */
  2453. static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
  2454. .name = "iva_seq1",
  2455. .class = &omap44xx_iva_hwmod_class,
  2456. .clkdm_name = "ivahd_clkdm",
  2457. .flags = HWMOD_INIT_NO_RESET,
  2458. .rst_lines = omap44xx_iva_seq1_resets,
  2459. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
  2460. .prcm = {
  2461. .omap4 = {
  2462. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2463. },
  2464. },
  2465. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2466. };
  2467. static struct omap_hwmod omap44xx_iva_hwmod = {
  2468. .name = "iva",
  2469. .class = &omap44xx_iva_hwmod_class,
  2470. .clkdm_name = "ivahd_clkdm",
  2471. .mpu_irqs = omap44xx_iva_irqs,
  2472. .rst_lines = omap44xx_iva_resets,
  2473. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2474. .main_clk = "iva_fck",
  2475. .prcm = {
  2476. .omap4 = {
  2477. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2478. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2479. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2480. },
  2481. },
  2482. .slaves = omap44xx_iva_slaves,
  2483. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2484. .masters = omap44xx_iva_masters,
  2485. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2486. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2487. };
  2488. /*
  2489. * 'kbd' class
  2490. * keyboard controller
  2491. */
  2492. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2493. .rev_offs = 0x0000,
  2494. .sysc_offs = 0x0010,
  2495. .syss_offs = 0x0014,
  2496. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2497. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2498. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2499. SYSS_HAS_RESET_STATUS),
  2500. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2501. .sysc_fields = &omap_hwmod_sysc_type1,
  2502. };
  2503. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2504. .name = "kbd",
  2505. .sysc = &omap44xx_kbd_sysc,
  2506. };
  2507. /* kbd */
  2508. static struct omap_hwmod omap44xx_kbd_hwmod;
  2509. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2510. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2511. { .irq = -1 }
  2512. };
  2513. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2514. {
  2515. .pa_start = 0x4a31c000,
  2516. .pa_end = 0x4a31c07f,
  2517. .flags = ADDR_TYPE_RT
  2518. },
  2519. { }
  2520. };
  2521. /* l4_wkup -> kbd */
  2522. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2523. .master = &omap44xx_l4_wkup_hwmod,
  2524. .slave = &omap44xx_kbd_hwmod,
  2525. .clk = "l4_wkup_clk_mux_ck",
  2526. .addr = omap44xx_kbd_addrs,
  2527. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2528. };
  2529. /* kbd slave ports */
  2530. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2531. &omap44xx_l4_wkup__kbd,
  2532. };
  2533. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2534. .name = "kbd",
  2535. .class = &omap44xx_kbd_hwmod_class,
  2536. .clkdm_name = "l4_wkup_clkdm",
  2537. .mpu_irqs = omap44xx_kbd_irqs,
  2538. .main_clk = "kbd_fck",
  2539. .prcm = {
  2540. .omap4 = {
  2541. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2542. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2543. },
  2544. },
  2545. .slaves = omap44xx_kbd_slaves,
  2546. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2547. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2548. };
  2549. /*
  2550. * 'mailbox' class
  2551. * mailbox module allowing communication between the on-chip processors using a
  2552. * queued mailbox-interrupt mechanism.
  2553. */
  2554. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2555. .rev_offs = 0x0000,
  2556. .sysc_offs = 0x0010,
  2557. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2558. SYSC_HAS_SOFTRESET),
  2559. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2560. .sysc_fields = &omap_hwmod_sysc_type2,
  2561. };
  2562. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2563. .name = "mailbox",
  2564. .sysc = &omap44xx_mailbox_sysc,
  2565. };
  2566. /* mailbox */
  2567. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2568. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2569. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2570. { .irq = -1 }
  2571. };
  2572. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2573. {
  2574. .pa_start = 0x4a0f4000,
  2575. .pa_end = 0x4a0f41ff,
  2576. .flags = ADDR_TYPE_RT
  2577. },
  2578. { }
  2579. };
  2580. /* l4_cfg -> mailbox */
  2581. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2582. .master = &omap44xx_l4_cfg_hwmod,
  2583. .slave = &omap44xx_mailbox_hwmod,
  2584. .clk = "l4_div_ck",
  2585. .addr = omap44xx_mailbox_addrs,
  2586. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2587. };
  2588. /* mailbox slave ports */
  2589. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2590. &omap44xx_l4_cfg__mailbox,
  2591. };
  2592. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2593. .name = "mailbox",
  2594. .class = &omap44xx_mailbox_hwmod_class,
  2595. .clkdm_name = "l4_cfg_clkdm",
  2596. .mpu_irqs = omap44xx_mailbox_irqs,
  2597. .prcm = {
  2598. .omap4 = {
  2599. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2600. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2601. },
  2602. },
  2603. .slaves = omap44xx_mailbox_slaves,
  2604. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2605. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2606. };
  2607. /*
  2608. * 'mcbsp' class
  2609. * multi channel buffered serial port controller
  2610. */
  2611. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2612. .sysc_offs = 0x008c,
  2613. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2614. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2615. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2616. .sysc_fields = &omap_hwmod_sysc_type1,
  2617. };
  2618. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2619. .name = "mcbsp",
  2620. .sysc = &omap44xx_mcbsp_sysc,
  2621. .rev = MCBSP_CONFIG_TYPE4,
  2622. };
  2623. /* mcbsp1 */
  2624. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2625. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2626. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2627. { .irq = -1 }
  2628. };
  2629. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2630. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2631. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2632. { .dma_req = -1 }
  2633. };
  2634. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2635. {
  2636. .name = "mpu",
  2637. .pa_start = 0x40122000,
  2638. .pa_end = 0x401220ff,
  2639. .flags = ADDR_TYPE_RT
  2640. },
  2641. { }
  2642. };
  2643. /* l4_abe -> mcbsp1 */
  2644. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2645. .master = &omap44xx_l4_abe_hwmod,
  2646. .slave = &omap44xx_mcbsp1_hwmod,
  2647. .clk = "ocp_abe_iclk",
  2648. .addr = omap44xx_mcbsp1_addrs,
  2649. .user = OCP_USER_MPU,
  2650. };
  2651. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2652. {
  2653. .name = "dma",
  2654. .pa_start = 0x49022000,
  2655. .pa_end = 0x490220ff,
  2656. .flags = ADDR_TYPE_RT
  2657. },
  2658. { }
  2659. };
  2660. /* l4_abe -> mcbsp1 (dma) */
  2661. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2662. .master = &omap44xx_l4_abe_hwmod,
  2663. .slave = &omap44xx_mcbsp1_hwmod,
  2664. .clk = "ocp_abe_iclk",
  2665. .addr = omap44xx_mcbsp1_dma_addrs,
  2666. .user = OCP_USER_SDMA,
  2667. };
  2668. /* mcbsp1 slave ports */
  2669. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2670. &omap44xx_l4_abe__mcbsp1,
  2671. &omap44xx_l4_abe__mcbsp1_dma,
  2672. };
  2673. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2674. .name = "mcbsp1",
  2675. .class = &omap44xx_mcbsp_hwmod_class,
  2676. .clkdm_name = "abe_clkdm",
  2677. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2678. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2679. .main_clk = "mcbsp1_fck",
  2680. .prcm = {
  2681. .omap4 = {
  2682. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2683. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2684. },
  2685. },
  2686. .slaves = omap44xx_mcbsp1_slaves,
  2687. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2688. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2689. };
  2690. /* mcbsp2 */
  2691. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2692. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2693. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2694. { .irq = -1 }
  2695. };
  2696. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2697. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2698. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2699. { .dma_req = -1 }
  2700. };
  2701. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2702. {
  2703. .name = "mpu",
  2704. .pa_start = 0x40124000,
  2705. .pa_end = 0x401240ff,
  2706. .flags = ADDR_TYPE_RT
  2707. },
  2708. { }
  2709. };
  2710. /* l4_abe -> mcbsp2 */
  2711. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2712. .master = &omap44xx_l4_abe_hwmod,
  2713. .slave = &omap44xx_mcbsp2_hwmod,
  2714. .clk = "ocp_abe_iclk",
  2715. .addr = omap44xx_mcbsp2_addrs,
  2716. .user = OCP_USER_MPU,
  2717. };
  2718. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2719. {
  2720. .name = "dma",
  2721. .pa_start = 0x49024000,
  2722. .pa_end = 0x490240ff,
  2723. .flags = ADDR_TYPE_RT
  2724. },
  2725. { }
  2726. };
  2727. /* l4_abe -> mcbsp2 (dma) */
  2728. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2729. .master = &omap44xx_l4_abe_hwmod,
  2730. .slave = &omap44xx_mcbsp2_hwmod,
  2731. .clk = "ocp_abe_iclk",
  2732. .addr = omap44xx_mcbsp2_dma_addrs,
  2733. .user = OCP_USER_SDMA,
  2734. };
  2735. /* mcbsp2 slave ports */
  2736. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2737. &omap44xx_l4_abe__mcbsp2,
  2738. &omap44xx_l4_abe__mcbsp2_dma,
  2739. };
  2740. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2741. .name = "mcbsp2",
  2742. .class = &omap44xx_mcbsp_hwmod_class,
  2743. .clkdm_name = "abe_clkdm",
  2744. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2745. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2746. .main_clk = "mcbsp2_fck",
  2747. .prcm = {
  2748. .omap4 = {
  2749. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2750. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2751. },
  2752. },
  2753. .slaves = omap44xx_mcbsp2_slaves,
  2754. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2755. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2756. };
  2757. /* mcbsp3 */
  2758. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2759. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2760. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2761. { .irq = -1 }
  2762. };
  2763. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2764. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2765. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2766. { .dma_req = -1 }
  2767. };
  2768. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2769. {
  2770. .name = "mpu",
  2771. .pa_start = 0x40126000,
  2772. .pa_end = 0x401260ff,
  2773. .flags = ADDR_TYPE_RT
  2774. },
  2775. { }
  2776. };
  2777. /* l4_abe -> mcbsp3 */
  2778. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2779. .master = &omap44xx_l4_abe_hwmod,
  2780. .slave = &omap44xx_mcbsp3_hwmod,
  2781. .clk = "ocp_abe_iclk",
  2782. .addr = omap44xx_mcbsp3_addrs,
  2783. .user = OCP_USER_MPU,
  2784. };
  2785. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2786. {
  2787. .name = "dma",
  2788. .pa_start = 0x49026000,
  2789. .pa_end = 0x490260ff,
  2790. .flags = ADDR_TYPE_RT
  2791. },
  2792. { }
  2793. };
  2794. /* l4_abe -> mcbsp3 (dma) */
  2795. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2796. .master = &omap44xx_l4_abe_hwmod,
  2797. .slave = &omap44xx_mcbsp3_hwmod,
  2798. .clk = "ocp_abe_iclk",
  2799. .addr = omap44xx_mcbsp3_dma_addrs,
  2800. .user = OCP_USER_SDMA,
  2801. };
  2802. /* mcbsp3 slave ports */
  2803. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2804. &omap44xx_l4_abe__mcbsp3,
  2805. &omap44xx_l4_abe__mcbsp3_dma,
  2806. };
  2807. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2808. .name = "mcbsp3",
  2809. .class = &omap44xx_mcbsp_hwmod_class,
  2810. .clkdm_name = "abe_clkdm",
  2811. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2812. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2813. .main_clk = "mcbsp3_fck",
  2814. .prcm = {
  2815. .omap4 = {
  2816. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2817. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2818. },
  2819. },
  2820. .slaves = omap44xx_mcbsp3_slaves,
  2821. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2822. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2823. };
  2824. /* mcbsp4 */
  2825. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2826. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2827. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2828. { .irq = -1 }
  2829. };
  2830. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2831. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2832. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2833. { .dma_req = -1 }
  2834. };
  2835. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2836. {
  2837. .pa_start = 0x48096000,
  2838. .pa_end = 0x480960ff,
  2839. .flags = ADDR_TYPE_RT
  2840. },
  2841. { }
  2842. };
  2843. /* l4_per -> mcbsp4 */
  2844. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2845. .master = &omap44xx_l4_per_hwmod,
  2846. .slave = &omap44xx_mcbsp4_hwmod,
  2847. .clk = "l4_div_ck",
  2848. .addr = omap44xx_mcbsp4_addrs,
  2849. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2850. };
  2851. /* mcbsp4 slave ports */
  2852. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2853. &omap44xx_l4_per__mcbsp4,
  2854. };
  2855. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2856. .name = "mcbsp4",
  2857. .class = &omap44xx_mcbsp_hwmod_class,
  2858. .clkdm_name = "l4_per_clkdm",
  2859. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2860. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2861. .main_clk = "mcbsp4_fck",
  2862. .prcm = {
  2863. .omap4 = {
  2864. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2865. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2866. },
  2867. },
  2868. .slaves = omap44xx_mcbsp4_slaves,
  2869. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2870. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2871. };
  2872. /*
  2873. * 'mcpdm' class
  2874. * multi channel pdm controller (proprietary interface with phoenix power
  2875. * ic)
  2876. */
  2877. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2878. .rev_offs = 0x0000,
  2879. .sysc_offs = 0x0010,
  2880. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2881. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2882. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2883. SIDLE_SMART_WKUP),
  2884. .sysc_fields = &omap_hwmod_sysc_type2,
  2885. };
  2886. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2887. .name = "mcpdm",
  2888. .sysc = &omap44xx_mcpdm_sysc,
  2889. };
  2890. /* mcpdm */
  2891. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2892. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2893. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2894. { .irq = -1 }
  2895. };
  2896. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2897. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2898. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2899. { .dma_req = -1 }
  2900. };
  2901. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2902. {
  2903. .pa_start = 0x40132000,
  2904. .pa_end = 0x4013207f,
  2905. .flags = ADDR_TYPE_RT
  2906. },
  2907. { }
  2908. };
  2909. /* l4_abe -> mcpdm */
  2910. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2911. .master = &omap44xx_l4_abe_hwmod,
  2912. .slave = &omap44xx_mcpdm_hwmod,
  2913. .clk = "ocp_abe_iclk",
  2914. .addr = omap44xx_mcpdm_addrs,
  2915. .user = OCP_USER_MPU,
  2916. };
  2917. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2918. {
  2919. .pa_start = 0x49032000,
  2920. .pa_end = 0x4903207f,
  2921. .flags = ADDR_TYPE_RT
  2922. },
  2923. { }
  2924. };
  2925. /* l4_abe -> mcpdm (dma) */
  2926. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2927. .master = &omap44xx_l4_abe_hwmod,
  2928. .slave = &omap44xx_mcpdm_hwmod,
  2929. .clk = "ocp_abe_iclk",
  2930. .addr = omap44xx_mcpdm_dma_addrs,
  2931. .user = OCP_USER_SDMA,
  2932. };
  2933. /* mcpdm slave ports */
  2934. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2935. &omap44xx_l4_abe__mcpdm,
  2936. &omap44xx_l4_abe__mcpdm_dma,
  2937. };
  2938. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2939. .name = "mcpdm",
  2940. .class = &omap44xx_mcpdm_hwmod_class,
  2941. .clkdm_name = "abe_clkdm",
  2942. .mpu_irqs = omap44xx_mcpdm_irqs,
  2943. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2944. .main_clk = "mcpdm_fck",
  2945. .prcm = {
  2946. .omap4 = {
  2947. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2948. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2949. },
  2950. },
  2951. .slaves = omap44xx_mcpdm_slaves,
  2952. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2953. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2954. };
  2955. /*
  2956. * 'mcspi' class
  2957. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2958. * bus
  2959. */
  2960. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2961. .rev_offs = 0x0000,
  2962. .sysc_offs = 0x0010,
  2963. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2964. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2965. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2966. SIDLE_SMART_WKUP),
  2967. .sysc_fields = &omap_hwmod_sysc_type2,
  2968. };
  2969. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2970. .name = "mcspi",
  2971. .sysc = &omap44xx_mcspi_sysc,
  2972. .rev = OMAP4_MCSPI_REV,
  2973. };
  2974. /* mcspi1 */
  2975. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2976. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2977. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2978. { .irq = -1 }
  2979. };
  2980. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2981. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2982. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2983. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2984. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2985. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  2986. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  2987. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  2988. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  2989. { .dma_req = -1 }
  2990. };
  2991. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  2992. {
  2993. .pa_start = 0x48098000,
  2994. .pa_end = 0x480981ff,
  2995. .flags = ADDR_TYPE_RT
  2996. },
  2997. { }
  2998. };
  2999. /* l4_per -> mcspi1 */
  3000. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  3001. .master = &omap44xx_l4_per_hwmod,
  3002. .slave = &omap44xx_mcspi1_hwmod,
  3003. .clk = "l4_div_ck",
  3004. .addr = omap44xx_mcspi1_addrs,
  3005. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3006. };
  3007. /* mcspi1 slave ports */
  3008. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  3009. &omap44xx_l4_per__mcspi1,
  3010. };
  3011. /* mcspi1 dev_attr */
  3012. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  3013. .num_chipselect = 4,
  3014. };
  3015. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  3016. .name = "mcspi1",
  3017. .class = &omap44xx_mcspi_hwmod_class,
  3018. .clkdm_name = "l4_per_clkdm",
  3019. .mpu_irqs = omap44xx_mcspi1_irqs,
  3020. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  3021. .main_clk = "mcspi1_fck",
  3022. .prcm = {
  3023. .omap4 = {
  3024. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  3025. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  3026. },
  3027. },
  3028. .dev_attr = &mcspi1_dev_attr,
  3029. .slaves = omap44xx_mcspi1_slaves,
  3030. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  3031. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3032. };
  3033. /* mcspi2 */
  3034. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  3035. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  3036. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  3037. { .irq = -1 }
  3038. };
  3039. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  3040. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  3041. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  3042. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  3043. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  3044. { .dma_req = -1 }
  3045. };
  3046. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3047. {
  3048. .pa_start = 0x4809a000,
  3049. .pa_end = 0x4809a1ff,
  3050. .flags = ADDR_TYPE_RT
  3051. },
  3052. { }
  3053. };
  3054. /* l4_per -> mcspi2 */
  3055. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3056. .master = &omap44xx_l4_per_hwmod,
  3057. .slave = &omap44xx_mcspi2_hwmod,
  3058. .clk = "l4_div_ck",
  3059. .addr = omap44xx_mcspi2_addrs,
  3060. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3061. };
  3062. /* mcspi2 slave ports */
  3063. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  3064. &omap44xx_l4_per__mcspi2,
  3065. };
  3066. /* mcspi2 dev_attr */
  3067. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3068. .num_chipselect = 2,
  3069. };
  3070. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3071. .name = "mcspi2",
  3072. .class = &omap44xx_mcspi_hwmod_class,
  3073. .clkdm_name = "l4_per_clkdm",
  3074. .mpu_irqs = omap44xx_mcspi2_irqs,
  3075. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3076. .main_clk = "mcspi2_fck",
  3077. .prcm = {
  3078. .omap4 = {
  3079. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3080. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3081. },
  3082. },
  3083. .dev_attr = &mcspi2_dev_attr,
  3084. .slaves = omap44xx_mcspi2_slaves,
  3085. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3086. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3087. };
  3088. /* mcspi3 */
  3089. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3090. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3091. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3092. { .irq = -1 }
  3093. };
  3094. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3095. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3096. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3097. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3098. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3099. { .dma_req = -1 }
  3100. };
  3101. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3102. {
  3103. .pa_start = 0x480b8000,
  3104. .pa_end = 0x480b81ff,
  3105. .flags = ADDR_TYPE_RT
  3106. },
  3107. { }
  3108. };
  3109. /* l4_per -> mcspi3 */
  3110. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3111. .master = &omap44xx_l4_per_hwmod,
  3112. .slave = &omap44xx_mcspi3_hwmod,
  3113. .clk = "l4_div_ck",
  3114. .addr = omap44xx_mcspi3_addrs,
  3115. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3116. };
  3117. /* mcspi3 slave ports */
  3118. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3119. &omap44xx_l4_per__mcspi3,
  3120. };
  3121. /* mcspi3 dev_attr */
  3122. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3123. .num_chipselect = 2,
  3124. };
  3125. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3126. .name = "mcspi3",
  3127. .class = &omap44xx_mcspi_hwmod_class,
  3128. .clkdm_name = "l4_per_clkdm",
  3129. .mpu_irqs = omap44xx_mcspi3_irqs,
  3130. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3131. .main_clk = "mcspi3_fck",
  3132. .prcm = {
  3133. .omap4 = {
  3134. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3135. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3136. },
  3137. },
  3138. .dev_attr = &mcspi3_dev_attr,
  3139. .slaves = omap44xx_mcspi3_slaves,
  3140. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3141. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3142. };
  3143. /* mcspi4 */
  3144. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3145. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3146. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3147. { .irq = -1 }
  3148. };
  3149. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3150. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3151. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3152. { .dma_req = -1 }
  3153. };
  3154. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3155. {
  3156. .pa_start = 0x480ba000,
  3157. .pa_end = 0x480ba1ff,
  3158. .flags = ADDR_TYPE_RT
  3159. },
  3160. { }
  3161. };
  3162. /* l4_per -> mcspi4 */
  3163. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3164. .master = &omap44xx_l4_per_hwmod,
  3165. .slave = &omap44xx_mcspi4_hwmod,
  3166. .clk = "l4_div_ck",
  3167. .addr = omap44xx_mcspi4_addrs,
  3168. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3169. };
  3170. /* mcspi4 slave ports */
  3171. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3172. &omap44xx_l4_per__mcspi4,
  3173. };
  3174. /* mcspi4 dev_attr */
  3175. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3176. .num_chipselect = 1,
  3177. };
  3178. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3179. .name = "mcspi4",
  3180. .class = &omap44xx_mcspi_hwmod_class,
  3181. .clkdm_name = "l4_per_clkdm",
  3182. .mpu_irqs = omap44xx_mcspi4_irqs,
  3183. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3184. .main_clk = "mcspi4_fck",
  3185. .prcm = {
  3186. .omap4 = {
  3187. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3188. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3189. },
  3190. },
  3191. .dev_attr = &mcspi4_dev_attr,
  3192. .slaves = omap44xx_mcspi4_slaves,
  3193. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3194. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3195. };
  3196. /*
  3197. * 'mmc' class
  3198. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3199. */
  3200. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3201. .rev_offs = 0x0000,
  3202. .sysc_offs = 0x0010,
  3203. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3204. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3205. SYSC_HAS_SOFTRESET),
  3206. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3207. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3208. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3209. .sysc_fields = &omap_hwmod_sysc_type2,
  3210. };
  3211. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3212. .name = "mmc",
  3213. .sysc = &omap44xx_mmc_sysc,
  3214. };
  3215. /* mmc1 */
  3216. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3217. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3218. { .irq = -1 }
  3219. };
  3220. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3221. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3222. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3223. { .dma_req = -1 }
  3224. };
  3225. /* mmc1 master ports */
  3226. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3227. &omap44xx_mmc1__l3_main_1,
  3228. };
  3229. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3230. {
  3231. .pa_start = 0x4809c000,
  3232. .pa_end = 0x4809c3ff,
  3233. .flags = ADDR_TYPE_RT
  3234. },
  3235. { }
  3236. };
  3237. /* l4_per -> mmc1 */
  3238. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3239. .master = &omap44xx_l4_per_hwmod,
  3240. .slave = &omap44xx_mmc1_hwmod,
  3241. .clk = "l4_div_ck",
  3242. .addr = omap44xx_mmc1_addrs,
  3243. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3244. };
  3245. /* mmc1 slave ports */
  3246. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3247. &omap44xx_l4_per__mmc1,
  3248. };
  3249. /* mmc1 dev_attr */
  3250. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3251. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3252. };
  3253. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3254. .name = "mmc1",
  3255. .class = &omap44xx_mmc_hwmod_class,
  3256. .clkdm_name = "l3_init_clkdm",
  3257. .mpu_irqs = omap44xx_mmc1_irqs,
  3258. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3259. .main_clk = "mmc1_fck",
  3260. .prcm = {
  3261. .omap4 = {
  3262. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3263. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3264. },
  3265. },
  3266. .dev_attr = &mmc1_dev_attr,
  3267. .slaves = omap44xx_mmc1_slaves,
  3268. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3269. .masters = omap44xx_mmc1_masters,
  3270. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3271. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3272. };
  3273. /* mmc2 */
  3274. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3275. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3276. { .irq = -1 }
  3277. };
  3278. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3279. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3280. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3281. { .dma_req = -1 }
  3282. };
  3283. /* mmc2 master ports */
  3284. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3285. &omap44xx_mmc2__l3_main_1,
  3286. };
  3287. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3288. {
  3289. .pa_start = 0x480b4000,
  3290. .pa_end = 0x480b43ff,
  3291. .flags = ADDR_TYPE_RT
  3292. },
  3293. { }
  3294. };
  3295. /* l4_per -> mmc2 */
  3296. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3297. .master = &omap44xx_l4_per_hwmod,
  3298. .slave = &omap44xx_mmc2_hwmod,
  3299. .clk = "l4_div_ck",
  3300. .addr = omap44xx_mmc2_addrs,
  3301. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3302. };
  3303. /* mmc2 slave ports */
  3304. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3305. &omap44xx_l4_per__mmc2,
  3306. };
  3307. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3308. .name = "mmc2",
  3309. .class = &omap44xx_mmc_hwmod_class,
  3310. .clkdm_name = "l3_init_clkdm",
  3311. .mpu_irqs = omap44xx_mmc2_irqs,
  3312. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3313. .main_clk = "mmc2_fck",
  3314. .prcm = {
  3315. .omap4 = {
  3316. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3317. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3318. },
  3319. },
  3320. .slaves = omap44xx_mmc2_slaves,
  3321. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3322. .masters = omap44xx_mmc2_masters,
  3323. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3324. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3325. };
  3326. /* mmc3 */
  3327. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3328. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3329. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3330. { .irq = -1 }
  3331. };
  3332. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3333. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3334. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3335. { .dma_req = -1 }
  3336. };
  3337. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3338. {
  3339. .pa_start = 0x480ad000,
  3340. .pa_end = 0x480ad3ff,
  3341. .flags = ADDR_TYPE_RT
  3342. },
  3343. { }
  3344. };
  3345. /* l4_per -> mmc3 */
  3346. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3347. .master = &omap44xx_l4_per_hwmod,
  3348. .slave = &omap44xx_mmc3_hwmod,
  3349. .clk = "l4_div_ck",
  3350. .addr = omap44xx_mmc3_addrs,
  3351. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3352. };
  3353. /* mmc3 slave ports */
  3354. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3355. &omap44xx_l4_per__mmc3,
  3356. };
  3357. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3358. .name = "mmc3",
  3359. .class = &omap44xx_mmc_hwmod_class,
  3360. .clkdm_name = "l4_per_clkdm",
  3361. .mpu_irqs = omap44xx_mmc3_irqs,
  3362. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3363. .main_clk = "mmc3_fck",
  3364. .prcm = {
  3365. .omap4 = {
  3366. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3367. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3368. },
  3369. },
  3370. .slaves = omap44xx_mmc3_slaves,
  3371. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3372. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3373. };
  3374. /* mmc4 */
  3375. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3376. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3377. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3378. { .irq = -1 }
  3379. };
  3380. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3381. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3382. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3383. { .dma_req = -1 }
  3384. };
  3385. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3386. {
  3387. .pa_start = 0x480d1000,
  3388. .pa_end = 0x480d13ff,
  3389. .flags = ADDR_TYPE_RT
  3390. },
  3391. { }
  3392. };
  3393. /* l4_per -> mmc4 */
  3394. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3395. .master = &omap44xx_l4_per_hwmod,
  3396. .slave = &omap44xx_mmc4_hwmod,
  3397. .clk = "l4_div_ck",
  3398. .addr = omap44xx_mmc4_addrs,
  3399. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3400. };
  3401. /* mmc4 slave ports */
  3402. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3403. &omap44xx_l4_per__mmc4,
  3404. };
  3405. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3406. .name = "mmc4",
  3407. .class = &omap44xx_mmc_hwmod_class,
  3408. .clkdm_name = "l4_per_clkdm",
  3409. .mpu_irqs = omap44xx_mmc4_irqs,
  3410. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3411. .main_clk = "mmc4_fck",
  3412. .prcm = {
  3413. .omap4 = {
  3414. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3415. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3416. },
  3417. },
  3418. .slaves = omap44xx_mmc4_slaves,
  3419. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3420. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3421. };
  3422. /* mmc5 */
  3423. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3424. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3425. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3426. { .irq = -1 }
  3427. };
  3428. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3429. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3430. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3431. { .dma_req = -1 }
  3432. };
  3433. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3434. {
  3435. .pa_start = 0x480d5000,
  3436. .pa_end = 0x480d53ff,
  3437. .flags = ADDR_TYPE_RT
  3438. },
  3439. { }
  3440. };
  3441. /* l4_per -> mmc5 */
  3442. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3443. .master = &omap44xx_l4_per_hwmod,
  3444. .slave = &omap44xx_mmc5_hwmod,
  3445. .clk = "l4_div_ck",
  3446. .addr = omap44xx_mmc5_addrs,
  3447. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3448. };
  3449. /* mmc5 slave ports */
  3450. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3451. &omap44xx_l4_per__mmc5,
  3452. };
  3453. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3454. .name = "mmc5",
  3455. .class = &omap44xx_mmc_hwmod_class,
  3456. .clkdm_name = "l4_per_clkdm",
  3457. .mpu_irqs = omap44xx_mmc5_irqs,
  3458. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3459. .main_clk = "mmc5_fck",
  3460. .prcm = {
  3461. .omap4 = {
  3462. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3463. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3464. },
  3465. },
  3466. .slaves = omap44xx_mmc5_slaves,
  3467. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3468. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3469. };
  3470. /*
  3471. * 'mpu' class
  3472. * mpu sub-system
  3473. */
  3474. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3475. .name = "mpu",
  3476. };
  3477. /* mpu */
  3478. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3479. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3480. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3481. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3482. { .irq = -1 }
  3483. };
  3484. /* mpu master ports */
  3485. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3486. &omap44xx_mpu__l3_main_1,
  3487. &omap44xx_mpu__l4_abe,
  3488. &omap44xx_mpu__dmm,
  3489. };
  3490. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3491. .name = "mpu",
  3492. .class = &omap44xx_mpu_hwmod_class,
  3493. .clkdm_name = "mpuss_clkdm",
  3494. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3495. .mpu_irqs = omap44xx_mpu_irqs,
  3496. .main_clk = "dpll_mpu_m2_ck",
  3497. .prcm = {
  3498. .omap4 = {
  3499. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3500. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3501. },
  3502. },
  3503. .masters = omap44xx_mpu_masters,
  3504. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3505. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3506. };
  3507. /*
  3508. * 'smartreflex' class
  3509. * smartreflex module (monitor silicon performance and outputs a measure of
  3510. * performance error)
  3511. */
  3512. /* The IP is not compliant to type1 / type2 scheme */
  3513. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3514. .sidle_shift = 24,
  3515. .enwkup_shift = 26,
  3516. };
  3517. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3518. .sysc_offs = 0x0038,
  3519. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3520. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3521. SIDLE_SMART_WKUP),
  3522. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3523. };
  3524. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3525. .name = "smartreflex",
  3526. .sysc = &omap44xx_smartreflex_sysc,
  3527. .rev = 2,
  3528. };
  3529. /* smartreflex_core */
  3530. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3531. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3532. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3533. { .irq = -1 }
  3534. };
  3535. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3536. {
  3537. .pa_start = 0x4a0dd000,
  3538. .pa_end = 0x4a0dd03f,
  3539. .flags = ADDR_TYPE_RT
  3540. },
  3541. { }
  3542. };
  3543. /* l4_cfg -> smartreflex_core */
  3544. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3545. .master = &omap44xx_l4_cfg_hwmod,
  3546. .slave = &omap44xx_smartreflex_core_hwmod,
  3547. .clk = "l4_div_ck",
  3548. .addr = omap44xx_smartreflex_core_addrs,
  3549. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3550. };
  3551. /* smartreflex_core slave ports */
  3552. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3553. &omap44xx_l4_cfg__smartreflex_core,
  3554. };
  3555. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3556. .name = "smartreflex_core",
  3557. .class = &omap44xx_smartreflex_hwmod_class,
  3558. .clkdm_name = "l4_ao_clkdm",
  3559. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3560. .main_clk = "smartreflex_core_fck",
  3561. .vdd_name = "core",
  3562. .prcm = {
  3563. .omap4 = {
  3564. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3565. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3566. },
  3567. },
  3568. .slaves = omap44xx_smartreflex_core_slaves,
  3569. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3570. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3571. };
  3572. /* smartreflex_iva */
  3573. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3574. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3575. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3576. { .irq = -1 }
  3577. };
  3578. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3579. {
  3580. .pa_start = 0x4a0db000,
  3581. .pa_end = 0x4a0db03f,
  3582. .flags = ADDR_TYPE_RT
  3583. },
  3584. { }
  3585. };
  3586. /* l4_cfg -> smartreflex_iva */
  3587. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3588. .master = &omap44xx_l4_cfg_hwmod,
  3589. .slave = &omap44xx_smartreflex_iva_hwmod,
  3590. .clk = "l4_div_ck",
  3591. .addr = omap44xx_smartreflex_iva_addrs,
  3592. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3593. };
  3594. /* smartreflex_iva slave ports */
  3595. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3596. &omap44xx_l4_cfg__smartreflex_iva,
  3597. };
  3598. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3599. .name = "smartreflex_iva",
  3600. .class = &omap44xx_smartreflex_hwmod_class,
  3601. .clkdm_name = "l4_ao_clkdm",
  3602. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3603. .main_clk = "smartreflex_iva_fck",
  3604. .vdd_name = "iva",
  3605. .prcm = {
  3606. .omap4 = {
  3607. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3608. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3609. },
  3610. },
  3611. .slaves = omap44xx_smartreflex_iva_slaves,
  3612. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3613. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3614. };
  3615. /* smartreflex_mpu */
  3616. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3617. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3618. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3619. { .irq = -1 }
  3620. };
  3621. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3622. {
  3623. .pa_start = 0x4a0d9000,
  3624. .pa_end = 0x4a0d903f,
  3625. .flags = ADDR_TYPE_RT
  3626. },
  3627. { }
  3628. };
  3629. /* l4_cfg -> smartreflex_mpu */
  3630. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3631. .master = &omap44xx_l4_cfg_hwmod,
  3632. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3633. .clk = "l4_div_ck",
  3634. .addr = omap44xx_smartreflex_mpu_addrs,
  3635. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3636. };
  3637. /* smartreflex_mpu slave ports */
  3638. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3639. &omap44xx_l4_cfg__smartreflex_mpu,
  3640. };
  3641. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3642. .name = "smartreflex_mpu",
  3643. .class = &omap44xx_smartreflex_hwmod_class,
  3644. .clkdm_name = "l4_ao_clkdm",
  3645. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3646. .main_clk = "smartreflex_mpu_fck",
  3647. .vdd_name = "mpu",
  3648. .prcm = {
  3649. .omap4 = {
  3650. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3651. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3652. },
  3653. },
  3654. .slaves = omap44xx_smartreflex_mpu_slaves,
  3655. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3656. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3657. };
  3658. /*
  3659. * 'spinlock' class
  3660. * spinlock provides hardware assistance for synchronizing the processes
  3661. * running on multiple processors
  3662. */
  3663. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3664. .rev_offs = 0x0000,
  3665. .sysc_offs = 0x0010,
  3666. .syss_offs = 0x0014,
  3667. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3668. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3669. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3670. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3671. SIDLE_SMART_WKUP),
  3672. .sysc_fields = &omap_hwmod_sysc_type1,
  3673. };
  3674. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3675. .name = "spinlock",
  3676. .sysc = &omap44xx_spinlock_sysc,
  3677. };
  3678. /* spinlock */
  3679. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3680. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3681. {
  3682. .pa_start = 0x4a0f6000,
  3683. .pa_end = 0x4a0f6fff,
  3684. .flags = ADDR_TYPE_RT
  3685. },
  3686. { }
  3687. };
  3688. /* l4_cfg -> spinlock */
  3689. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3690. .master = &omap44xx_l4_cfg_hwmod,
  3691. .slave = &omap44xx_spinlock_hwmod,
  3692. .clk = "l4_div_ck",
  3693. .addr = omap44xx_spinlock_addrs,
  3694. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3695. };
  3696. /* spinlock slave ports */
  3697. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3698. &omap44xx_l4_cfg__spinlock,
  3699. };
  3700. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3701. .name = "spinlock",
  3702. .class = &omap44xx_spinlock_hwmod_class,
  3703. .clkdm_name = "l4_cfg_clkdm",
  3704. .prcm = {
  3705. .omap4 = {
  3706. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3707. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3708. },
  3709. },
  3710. .slaves = omap44xx_spinlock_slaves,
  3711. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3712. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3713. };
  3714. /*
  3715. * 'timer' class
  3716. * general purpose timer module with accurate 1ms tick
  3717. * This class contains several variants: ['timer_1ms', 'timer']
  3718. */
  3719. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3720. .rev_offs = 0x0000,
  3721. .sysc_offs = 0x0010,
  3722. .syss_offs = 0x0014,
  3723. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3724. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3725. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3726. SYSS_HAS_RESET_STATUS),
  3727. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3728. .sysc_fields = &omap_hwmod_sysc_type1,
  3729. };
  3730. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3731. .name = "timer",
  3732. .sysc = &omap44xx_timer_1ms_sysc,
  3733. };
  3734. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3735. .rev_offs = 0x0000,
  3736. .sysc_offs = 0x0010,
  3737. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3738. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3739. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3740. SIDLE_SMART_WKUP),
  3741. .sysc_fields = &omap_hwmod_sysc_type2,
  3742. };
  3743. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3744. .name = "timer",
  3745. .sysc = &omap44xx_timer_sysc,
  3746. };
  3747. /* timer1 */
  3748. static struct omap_hwmod omap44xx_timer1_hwmod;
  3749. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3750. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3751. { .irq = -1 }
  3752. };
  3753. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3754. {
  3755. .pa_start = 0x4a318000,
  3756. .pa_end = 0x4a31807f,
  3757. .flags = ADDR_TYPE_RT
  3758. },
  3759. { }
  3760. };
  3761. /* l4_wkup -> timer1 */
  3762. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3763. .master = &omap44xx_l4_wkup_hwmod,
  3764. .slave = &omap44xx_timer1_hwmod,
  3765. .clk = "l4_wkup_clk_mux_ck",
  3766. .addr = omap44xx_timer1_addrs,
  3767. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3768. };
  3769. /* timer1 slave ports */
  3770. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3771. &omap44xx_l4_wkup__timer1,
  3772. };
  3773. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3774. .name = "timer1",
  3775. .class = &omap44xx_timer_1ms_hwmod_class,
  3776. .clkdm_name = "l4_wkup_clkdm",
  3777. .mpu_irqs = omap44xx_timer1_irqs,
  3778. .main_clk = "timer1_fck",
  3779. .prcm = {
  3780. .omap4 = {
  3781. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3782. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3783. },
  3784. },
  3785. .slaves = omap44xx_timer1_slaves,
  3786. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3787. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3788. };
  3789. /* timer2 */
  3790. static struct omap_hwmod omap44xx_timer2_hwmod;
  3791. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3792. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3793. { .irq = -1 }
  3794. };
  3795. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3796. {
  3797. .pa_start = 0x48032000,
  3798. .pa_end = 0x4803207f,
  3799. .flags = ADDR_TYPE_RT
  3800. },
  3801. { }
  3802. };
  3803. /* l4_per -> timer2 */
  3804. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3805. .master = &omap44xx_l4_per_hwmod,
  3806. .slave = &omap44xx_timer2_hwmod,
  3807. .clk = "l4_div_ck",
  3808. .addr = omap44xx_timer2_addrs,
  3809. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3810. };
  3811. /* timer2 slave ports */
  3812. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3813. &omap44xx_l4_per__timer2,
  3814. };
  3815. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3816. .name = "timer2",
  3817. .class = &omap44xx_timer_1ms_hwmod_class,
  3818. .clkdm_name = "l4_per_clkdm",
  3819. .mpu_irqs = omap44xx_timer2_irqs,
  3820. .main_clk = "timer2_fck",
  3821. .prcm = {
  3822. .omap4 = {
  3823. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3824. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3825. },
  3826. },
  3827. .slaves = omap44xx_timer2_slaves,
  3828. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3829. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3830. };
  3831. /* timer3 */
  3832. static struct omap_hwmod omap44xx_timer3_hwmod;
  3833. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3834. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3835. { .irq = -1 }
  3836. };
  3837. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3838. {
  3839. .pa_start = 0x48034000,
  3840. .pa_end = 0x4803407f,
  3841. .flags = ADDR_TYPE_RT
  3842. },
  3843. { }
  3844. };
  3845. /* l4_per -> timer3 */
  3846. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3847. .master = &omap44xx_l4_per_hwmod,
  3848. .slave = &omap44xx_timer3_hwmod,
  3849. .clk = "l4_div_ck",
  3850. .addr = omap44xx_timer3_addrs,
  3851. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3852. };
  3853. /* timer3 slave ports */
  3854. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3855. &omap44xx_l4_per__timer3,
  3856. };
  3857. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3858. .name = "timer3",
  3859. .class = &omap44xx_timer_hwmod_class,
  3860. .clkdm_name = "l4_per_clkdm",
  3861. .mpu_irqs = omap44xx_timer3_irqs,
  3862. .main_clk = "timer3_fck",
  3863. .prcm = {
  3864. .omap4 = {
  3865. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3866. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3867. },
  3868. },
  3869. .slaves = omap44xx_timer3_slaves,
  3870. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3871. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3872. };
  3873. /* timer4 */
  3874. static struct omap_hwmod omap44xx_timer4_hwmod;
  3875. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3876. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3877. { .irq = -1 }
  3878. };
  3879. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3880. {
  3881. .pa_start = 0x48036000,
  3882. .pa_end = 0x4803607f,
  3883. .flags = ADDR_TYPE_RT
  3884. },
  3885. { }
  3886. };
  3887. /* l4_per -> timer4 */
  3888. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3889. .master = &omap44xx_l4_per_hwmod,
  3890. .slave = &omap44xx_timer4_hwmod,
  3891. .clk = "l4_div_ck",
  3892. .addr = omap44xx_timer4_addrs,
  3893. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3894. };
  3895. /* timer4 slave ports */
  3896. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3897. &omap44xx_l4_per__timer4,
  3898. };
  3899. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3900. .name = "timer4",
  3901. .class = &omap44xx_timer_hwmod_class,
  3902. .clkdm_name = "l4_per_clkdm",
  3903. .mpu_irqs = omap44xx_timer4_irqs,
  3904. .main_clk = "timer4_fck",
  3905. .prcm = {
  3906. .omap4 = {
  3907. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3908. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3909. },
  3910. },
  3911. .slaves = omap44xx_timer4_slaves,
  3912. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3913. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3914. };
  3915. /* timer5 */
  3916. static struct omap_hwmod omap44xx_timer5_hwmod;
  3917. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3918. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3919. { .irq = -1 }
  3920. };
  3921. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3922. {
  3923. .pa_start = 0x40138000,
  3924. .pa_end = 0x4013807f,
  3925. .flags = ADDR_TYPE_RT
  3926. },
  3927. { }
  3928. };
  3929. /* l4_abe -> timer5 */
  3930. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3931. .master = &omap44xx_l4_abe_hwmod,
  3932. .slave = &omap44xx_timer5_hwmod,
  3933. .clk = "ocp_abe_iclk",
  3934. .addr = omap44xx_timer5_addrs,
  3935. .user = OCP_USER_MPU,
  3936. };
  3937. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3938. {
  3939. .pa_start = 0x49038000,
  3940. .pa_end = 0x4903807f,
  3941. .flags = ADDR_TYPE_RT
  3942. },
  3943. { }
  3944. };
  3945. /* l4_abe -> timer5 (dma) */
  3946. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3947. .master = &omap44xx_l4_abe_hwmod,
  3948. .slave = &omap44xx_timer5_hwmod,
  3949. .clk = "ocp_abe_iclk",
  3950. .addr = omap44xx_timer5_dma_addrs,
  3951. .user = OCP_USER_SDMA,
  3952. };
  3953. /* timer5 slave ports */
  3954. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3955. &omap44xx_l4_abe__timer5,
  3956. &omap44xx_l4_abe__timer5_dma,
  3957. };
  3958. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3959. .name = "timer5",
  3960. .class = &omap44xx_timer_hwmod_class,
  3961. .clkdm_name = "abe_clkdm",
  3962. .mpu_irqs = omap44xx_timer5_irqs,
  3963. .main_clk = "timer5_fck",
  3964. .prcm = {
  3965. .omap4 = {
  3966. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  3967. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  3968. },
  3969. },
  3970. .slaves = omap44xx_timer5_slaves,
  3971. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  3972. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3973. };
  3974. /* timer6 */
  3975. static struct omap_hwmod omap44xx_timer6_hwmod;
  3976. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  3977. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  3978. { .irq = -1 }
  3979. };
  3980. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3981. {
  3982. .pa_start = 0x4013a000,
  3983. .pa_end = 0x4013a07f,
  3984. .flags = ADDR_TYPE_RT
  3985. },
  3986. { }
  3987. };
  3988. /* l4_abe -> timer6 */
  3989. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3990. .master = &omap44xx_l4_abe_hwmod,
  3991. .slave = &omap44xx_timer6_hwmod,
  3992. .clk = "ocp_abe_iclk",
  3993. .addr = omap44xx_timer6_addrs,
  3994. .user = OCP_USER_MPU,
  3995. };
  3996. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3997. {
  3998. .pa_start = 0x4903a000,
  3999. .pa_end = 0x4903a07f,
  4000. .flags = ADDR_TYPE_RT
  4001. },
  4002. { }
  4003. };
  4004. /* l4_abe -> timer6 (dma) */
  4005. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4006. .master = &omap44xx_l4_abe_hwmod,
  4007. .slave = &omap44xx_timer6_hwmod,
  4008. .clk = "ocp_abe_iclk",
  4009. .addr = omap44xx_timer6_dma_addrs,
  4010. .user = OCP_USER_SDMA,
  4011. };
  4012. /* timer6 slave ports */
  4013. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  4014. &omap44xx_l4_abe__timer6,
  4015. &omap44xx_l4_abe__timer6_dma,
  4016. };
  4017. static struct omap_hwmod omap44xx_timer6_hwmod = {
  4018. .name = "timer6",
  4019. .class = &omap44xx_timer_hwmod_class,
  4020. .clkdm_name = "abe_clkdm",
  4021. .mpu_irqs = omap44xx_timer6_irqs,
  4022. .main_clk = "timer6_fck",
  4023. .prcm = {
  4024. .omap4 = {
  4025. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  4026. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  4027. },
  4028. },
  4029. .slaves = omap44xx_timer6_slaves,
  4030. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  4031. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4032. };
  4033. /* timer7 */
  4034. static struct omap_hwmod omap44xx_timer7_hwmod;
  4035. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  4036. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  4037. { .irq = -1 }
  4038. };
  4039. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4040. {
  4041. .pa_start = 0x4013c000,
  4042. .pa_end = 0x4013c07f,
  4043. .flags = ADDR_TYPE_RT
  4044. },
  4045. { }
  4046. };
  4047. /* l4_abe -> timer7 */
  4048. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4049. .master = &omap44xx_l4_abe_hwmod,
  4050. .slave = &omap44xx_timer7_hwmod,
  4051. .clk = "ocp_abe_iclk",
  4052. .addr = omap44xx_timer7_addrs,
  4053. .user = OCP_USER_MPU,
  4054. };
  4055. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4056. {
  4057. .pa_start = 0x4903c000,
  4058. .pa_end = 0x4903c07f,
  4059. .flags = ADDR_TYPE_RT
  4060. },
  4061. { }
  4062. };
  4063. /* l4_abe -> timer7 (dma) */
  4064. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4065. .master = &omap44xx_l4_abe_hwmod,
  4066. .slave = &omap44xx_timer7_hwmod,
  4067. .clk = "ocp_abe_iclk",
  4068. .addr = omap44xx_timer7_dma_addrs,
  4069. .user = OCP_USER_SDMA,
  4070. };
  4071. /* timer7 slave ports */
  4072. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4073. &omap44xx_l4_abe__timer7,
  4074. &omap44xx_l4_abe__timer7_dma,
  4075. };
  4076. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4077. .name = "timer7",
  4078. .class = &omap44xx_timer_hwmod_class,
  4079. .clkdm_name = "abe_clkdm",
  4080. .mpu_irqs = omap44xx_timer7_irqs,
  4081. .main_clk = "timer7_fck",
  4082. .prcm = {
  4083. .omap4 = {
  4084. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4085. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4086. },
  4087. },
  4088. .slaves = omap44xx_timer7_slaves,
  4089. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4090. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4091. };
  4092. /* timer8 */
  4093. static struct omap_hwmod omap44xx_timer8_hwmod;
  4094. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4095. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4096. { .irq = -1 }
  4097. };
  4098. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4099. {
  4100. .pa_start = 0x4013e000,
  4101. .pa_end = 0x4013e07f,
  4102. .flags = ADDR_TYPE_RT
  4103. },
  4104. { }
  4105. };
  4106. /* l4_abe -> timer8 */
  4107. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4108. .master = &omap44xx_l4_abe_hwmod,
  4109. .slave = &omap44xx_timer8_hwmod,
  4110. .clk = "ocp_abe_iclk",
  4111. .addr = omap44xx_timer8_addrs,
  4112. .user = OCP_USER_MPU,
  4113. };
  4114. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4115. {
  4116. .pa_start = 0x4903e000,
  4117. .pa_end = 0x4903e07f,
  4118. .flags = ADDR_TYPE_RT
  4119. },
  4120. { }
  4121. };
  4122. /* l4_abe -> timer8 (dma) */
  4123. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4124. .master = &omap44xx_l4_abe_hwmod,
  4125. .slave = &omap44xx_timer8_hwmod,
  4126. .clk = "ocp_abe_iclk",
  4127. .addr = omap44xx_timer8_dma_addrs,
  4128. .user = OCP_USER_SDMA,
  4129. };
  4130. /* timer8 slave ports */
  4131. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4132. &omap44xx_l4_abe__timer8,
  4133. &omap44xx_l4_abe__timer8_dma,
  4134. };
  4135. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4136. .name = "timer8",
  4137. .class = &omap44xx_timer_hwmod_class,
  4138. .clkdm_name = "abe_clkdm",
  4139. .mpu_irqs = omap44xx_timer8_irqs,
  4140. .main_clk = "timer8_fck",
  4141. .prcm = {
  4142. .omap4 = {
  4143. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4144. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4145. },
  4146. },
  4147. .slaves = omap44xx_timer8_slaves,
  4148. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4149. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4150. };
  4151. /* timer9 */
  4152. static struct omap_hwmod omap44xx_timer9_hwmod;
  4153. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4154. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4155. { .irq = -1 }
  4156. };
  4157. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4158. {
  4159. .pa_start = 0x4803e000,
  4160. .pa_end = 0x4803e07f,
  4161. .flags = ADDR_TYPE_RT
  4162. },
  4163. { }
  4164. };
  4165. /* l4_per -> timer9 */
  4166. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4167. .master = &omap44xx_l4_per_hwmod,
  4168. .slave = &omap44xx_timer9_hwmod,
  4169. .clk = "l4_div_ck",
  4170. .addr = omap44xx_timer9_addrs,
  4171. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4172. };
  4173. /* timer9 slave ports */
  4174. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4175. &omap44xx_l4_per__timer9,
  4176. };
  4177. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4178. .name = "timer9",
  4179. .class = &omap44xx_timer_hwmod_class,
  4180. .clkdm_name = "l4_per_clkdm",
  4181. .mpu_irqs = omap44xx_timer9_irqs,
  4182. .main_clk = "timer9_fck",
  4183. .prcm = {
  4184. .omap4 = {
  4185. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4186. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4187. },
  4188. },
  4189. .slaves = omap44xx_timer9_slaves,
  4190. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4191. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4192. };
  4193. /* timer10 */
  4194. static struct omap_hwmod omap44xx_timer10_hwmod;
  4195. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4196. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4197. { .irq = -1 }
  4198. };
  4199. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4200. {
  4201. .pa_start = 0x48086000,
  4202. .pa_end = 0x4808607f,
  4203. .flags = ADDR_TYPE_RT
  4204. },
  4205. { }
  4206. };
  4207. /* l4_per -> timer10 */
  4208. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4209. .master = &omap44xx_l4_per_hwmod,
  4210. .slave = &omap44xx_timer10_hwmod,
  4211. .clk = "l4_div_ck",
  4212. .addr = omap44xx_timer10_addrs,
  4213. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4214. };
  4215. /* timer10 slave ports */
  4216. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4217. &omap44xx_l4_per__timer10,
  4218. };
  4219. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4220. .name = "timer10",
  4221. .class = &omap44xx_timer_1ms_hwmod_class,
  4222. .clkdm_name = "l4_per_clkdm",
  4223. .mpu_irqs = omap44xx_timer10_irqs,
  4224. .main_clk = "timer10_fck",
  4225. .prcm = {
  4226. .omap4 = {
  4227. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4228. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4229. },
  4230. },
  4231. .slaves = omap44xx_timer10_slaves,
  4232. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4233. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4234. };
  4235. /* timer11 */
  4236. static struct omap_hwmod omap44xx_timer11_hwmod;
  4237. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4238. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4239. { .irq = -1 }
  4240. };
  4241. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4242. {
  4243. .pa_start = 0x48088000,
  4244. .pa_end = 0x4808807f,
  4245. .flags = ADDR_TYPE_RT
  4246. },
  4247. { }
  4248. };
  4249. /* l4_per -> timer11 */
  4250. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4251. .master = &omap44xx_l4_per_hwmod,
  4252. .slave = &omap44xx_timer11_hwmod,
  4253. .clk = "l4_div_ck",
  4254. .addr = omap44xx_timer11_addrs,
  4255. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4256. };
  4257. /* timer11 slave ports */
  4258. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4259. &omap44xx_l4_per__timer11,
  4260. };
  4261. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4262. .name = "timer11",
  4263. .class = &omap44xx_timer_hwmod_class,
  4264. .clkdm_name = "l4_per_clkdm",
  4265. .mpu_irqs = omap44xx_timer11_irqs,
  4266. .main_clk = "timer11_fck",
  4267. .prcm = {
  4268. .omap4 = {
  4269. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4270. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4271. },
  4272. },
  4273. .slaves = omap44xx_timer11_slaves,
  4274. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4275. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4276. };
  4277. /*
  4278. * 'uart' class
  4279. * universal asynchronous receiver/transmitter (uart)
  4280. */
  4281. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4282. .rev_offs = 0x0050,
  4283. .sysc_offs = 0x0054,
  4284. .syss_offs = 0x0058,
  4285. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4286. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4287. SYSS_HAS_RESET_STATUS),
  4288. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4289. SIDLE_SMART_WKUP),
  4290. .sysc_fields = &omap_hwmod_sysc_type1,
  4291. };
  4292. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4293. .name = "uart",
  4294. .sysc = &omap44xx_uart_sysc,
  4295. };
  4296. /* uart1 */
  4297. static struct omap_hwmod omap44xx_uart1_hwmod;
  4298. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4299. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4300. { .irq = -1 }
  4301. };
  4302. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4303. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4304. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4305. { .dma_req = -1 }
  4306. };
  4307. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4308. {
  4309. .pa_start = 0x4806a000,
  4310. .pa_end = 0x4806a0ff,
  4311. .flags = ADDR_TYPE_RT
  4312. },
  4313. { }
  4314. };
  4315. /* l4_per -> uart1 */
  4316. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4317. .master = &omap44xx_l4_per_hwmod,
  4318. .slave = &omap44xx_uart1_hwmod,
  4319. .clk = "l4_div_ck",
  4320. .addr = omap44xx_uart1_addrs,
  4321. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4322. };
  4323. /* uart1 slave ports */
  4324. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4325. &omap44xx_l4_per__uart1,
  4326. };
  4327. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4328. .name = "uart1",
  4329. .class = &omap44xx_uart_hwmod_class,
  4330. .clkdm_name = "l4_per_clkdm",
  4331. .mpu_irqs = omap44xx_uart1_irqs,
  4332. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4333. .main_clk = "uart1_fck",
  4334. .prcm = {
  4335. .omap4 = {
  4336. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4337. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4338. },
  4339. },
  4340. .slaves = omap44xx_uart1_slaves,
  4341. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4342. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4343. };
  4344. /* uart2 */
  4345. static struct omap_hwmod omap44xx_uart2_hwmod;
  4346. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4347. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4348. { .irq = -1 }
  4349. };
  4350. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4351. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4352. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4353. { .dma_req = -1 }
  4354. };
  4355. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4356. {
  4357. .pa_start = 0x4806c000,
  4358. .pa_end = 0x4806c0ff,
  4359. .flags = ADDR_TYPE_RT
  4360. },
  4361. { }
  4362. };
  4363. /* l4_per -> uart2 */
  4364. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4365. .master = &omap44xx_l4_per_hwmod,
  4366. .slave = &omap44xx_uart2_hwmod,
  4367. .clk = "l4_div_ck",
  4368. .addr = omap44xx_uart2_addrs,
  4369. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4370. };
  4371. /* uart2 slave ports */
  4372. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4373. &omap44xx_l4_per__uart2,
  4374. };
  4375. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4376. .name = "uart2",
  4377. .class = &omap44xx_uart_hwmod_class,
  4378. .clkdm_name = "l4_per_clkdm",
  4379. .mpu_irqs = omap44xx_uart2_irqs,
  4380. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4381. .main_clk = "uart2_fck",
  4382. .prcm = {
  4383. .omap4 = {
  4384. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4385. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4386. },
  4387. },
  4388. .slaves = omap44xx_uart2_slaves,
  4389. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4390. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4391. };
  4392. /* uart3 */
  4393. static struct omap_hwmod omap44xx_uart3_hwmod;
  4394. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4395. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4396. { .irq = -1 }
  4397. };
  4398. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4399. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4400. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4401. { .dma_req = -1 }
  4402. };
  4403. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4404. {
  4405. .pa_start = 0x48020000,
  4406. .pa_end = 0x480200ff,
  4407. .flags = ADDR_TYPE_RT
  4408. },
  4409. { }
  4410. };
  4411. /* l4_per -> uart3 */
  4412. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4413. .master = &omap44xx_l4_per_hwmod,
  4414. .slave = &omap44xx_uart3_hwmod,
  4415. .clk = "l4_div_ck",
  4416. .addr = omap44xx_uart3_addrs,
  4417. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4418. };
  4419. /* uart3 slave ports */
  4420. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4421. &omap44xx_l4_per__uart3,
  4422. };
  4423. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4424. .name = "uart3",
  4425. .class = &omap44xx_uart_hwmod_class,
  4426. .clkdm_name = "l4_per_clkdm",
  4427. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4428. .mpu_irqs = omap44xx_uart3_irqs,
  4429. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4430. .main_clk = "uart3_fck",
  4431. .prcm = {
  4432. .omap4 = {
  4433. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4434. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4435. },
  4436. },
  4437. .slaves = omap44xx_uart3_slaves,
  4438. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4439. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4440. };
  4441. /* uart4 */
  4442. static struct omap_hwmod omap44xx_uart4_hwmod;
  4443. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4444. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4445. { .irq = -1 }
  4446. };
  4447. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4448. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4449. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4450. { .dma_req = -1 }
  4451. };
  4452. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4453. {
  4454. .pa_start = 0x4806e000,
  4455. .pa_end = 0x4806e0ff,
  4456. .flags = ADDR_TYPE_RT
  4457. },
  4458. { }
  4459. };
  4460. /* l4_per -> uart4 */
  4461. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4462. .master = &omap44xx_l4_per_hwmod,
  4463. .slave = &omap44xx_uart4_hwmod,
  4464. .clk = "l4_div_ck",
  4465. .addr = omap44xx_uart4_addrs,
  4466. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4467. };
  4468. /* uart4 slave ports */
  4469. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4470. &omap44xx_l4_per__uart4,
  4471. };
  4472. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4473. .name = "uart4",
  4474. .class = &omap44xx_uart_hwmod_class,
  4475. .clkdm_name = "l4_per_clkdm",
  4476. .mpu_irqs = omap44xx_uart4_irqs,
  4477. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4478. .main_clk = "uart4_fck",
  4479. .prcm = {
  4480. .omap4 = {
  4481. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4482. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4483. },
  4484. },
  4485. .slaves = omap44xx_uart4_slaves,
  4486. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4487. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4488. };
  4489. /*
  4490. * 'usb_otg_hs' class
  4491. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4492. */
  4493. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4494. .rev_offs = 0x0400,
  4495. .sysc_offs = 0x0404,
  4496. .syss_offs = 0x0408,
  4497. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4498. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4499. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4500. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4501. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4502. MSTANDBY_SMART),
  4503. .sysc_fields = &omap_hwmod_sysc_type1,
  4504. };
  4505. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4506. .name = "usb_otg_hs",
  4507. .sysc = &omap44xx_usb_otg_hs_sysc,
  4508. };
  4509. /* usb_otg_hs */
  4510. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4511. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4512. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4513. { .irq = -1 }
  4514. };
  4515. /* usb_otg_hs master ports */
  4516. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4517. &omap44xx_usb_otg_hs__l3_main_2,
  4518. };
  4519. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4520. {
  4521. .pa_start = 0x4a0ab000,
  4522. .pa_end = 0x4a0ab003,
  4523. .flags = ADDR_TYPE_RT
  4524. },
  4525. { }
  4526. };
  4527. /* l4_cfg -> usb_otg_hs */
  4528. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4529. .master = &omap44xx_l4_cfg_hwmod,
  4530. .slave = &omap44xx_usb_otg_hs_hwmod,
  4531. .clk = "l4_div_ck",
  4532. .addr = omap44xx_usb_otg_hs_addrs,
  4533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4534. };
  4535. /* usb_otg_hs slave ports */
  4536. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4537. &omap44xx_l4_cfg__usb_otg_hs,
  4538. };
  4539. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4540. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4541. };
  4542. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4543. .name = "usb_otg_hs",
  4544. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4545. .clkdm_name = "l3_init_clkdm",
  4546. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4547. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4548. .main_clk = "usb_otg_hs_ick",
  4549. .prcm = {
  4550. .omap4 = {
  4551. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4552. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4553. },
  4554. },
  4555. .opt_clks = usb_otg_hs_opt_clks,
  4556. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4557. .slaves = omap44xx_usb_otg_hs_slaves,
  4558. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4559. .masters = omap44xx_usb_otg_hs_masters,
  4560. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4561. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4562. };
  4563. /*
  4564. * 'wd_timer' class
  4565. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4566. * overflow condition
  4567. */
  4568. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4569. .rev_offs = 0x0000,
  4570. .sysc_offs = 0x0010,
  4571. .syss_offs = 0x0014,
  4572. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4573. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4574. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4575. SIDLE_SMART_WKUP),
  4576. .sysc_fields = &omap_hwmod_sysc_type1,
  4577. };
  4578. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4579. .name = "wd_timer",
  4580. .sysc = &omap44xx_wd_timer_sysc,
  4581. .pre_shutdown = &omap2_wd_timer_disable,
  4582. };
  4583. /* wd_timer2 */
  4584. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4585. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4586. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4587. { .irq = -1 }
  4588. };
  4589. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4590. {
  4591. .pa_start = 0x4a314000,
  4592. .pa_end = 0x4a31407f,
  4593. .flags = ADDR_TYPE_RT
  4594. },
  4595. { }
  4596. };
  4597. /* l4_wkup -> wd_timer2 */
  4598. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4599. .master = &omap44xx_l4_wkup_hwmod,
  4600. .slave = &omap44xx_wd_timer2_hwmod,
  4601. .clk = "l4_wkup_clk_mux_ck",
  4602. .addr = omap44xx_wd_timer2_addrs,
  4603. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4604. };
  4605. /* wd_timer2 slave ports */
  4606. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4607. &omap44xx_l4_wkup__wd_timer2,
  4608. };
  4609. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4610. .name = "wd_timer2",
  4611. .class = &omap44xx_wd_timer_hwmod_class,
  4612. .clkdm_name = "l4_wkup_clkdm",
  4613. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4614. .main_clk = "wd_timer2_fck",
  4615. .prcm = {
  4616. .omap4 = {
  4617. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4618. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4619. },
  4620. },
  4621. .slaves = omap44xx_wd_timer2_slaves,
  4622. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4623. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4624. };
  4625. /* wd_timer3 */
  4626. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4627. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4628. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4629. { .irq = -1 }
  4630. };
  4631. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4632. {
  4633. .pa_start = 0x40130000,
  4634. .pa_end = 0x4013007f,
  4635. .flags = ADDR_TYPE_RT
  4636. },
  4637. { }
  4638. };
  4639. /* l4_abe -> wd_timer3 */
  4640. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4641. .master = &omap44xx_l4_abe_hwmod,
  4642. .slave = &omap44xx_wd_timer3_hwmod,
  4643. .clk = "ocp_abe_iclk",
  4644. .addr = omap44xx_wd_timer3_addrs,
  4645. .user = OCP_USER_MPU,
  4646. };
  4647. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4648. {
  4649. .pa_start = 0x49030000,
  4650. .pa_end = 0x4903007f,
  4651. .flags = ADDR_TYPE_RT
  4652. },
  4653. { }
  4654. };
  4655. /* l4_abe -> wd_timer3 (dma) */
  4656. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4657. .master = &omap44xx_l4_abe_hwmod,
  4658. .slave = &omap44xx_wd_timer3_hwmod,
  4659. .clk = "ocp_abe_iclk",
  4660. .addr = omap44xx_wd_timer3_dma_addrs,
  4661. .user = OCP_USER_SDMA,
  4662. };
  4663. /* wd_timer3 slave ports */
  4664. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4665. &omap44xx_l4_abe__wd_timer3,
  4666. &omap44xx_l4_abe__wd_timer3_dma,
  4667. };
  4668. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4669. .name = "wd_timer3",
  4670. .class = &omap44xx_wd_timer_hwmod_class,
  4671. .clkdm_name = "abe_clkdm",
  4672. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4673. .main_clk = "wd_timer3_fck",
  4674. .prcm = {
  4675. .omap4 = {
  4676. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4677. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4678. },
  4679. },
  4680. .slaves = omap44xx_wd_timer3_slaves,
  4681. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4682. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4683. };
  4684. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4685. /* dmm class */
  4686. &omap44xx_dmm_hwmod,
  4687. /* emif_fw class */
  4688. &omap44xx_emif_fw_hwmod,
  4689. /* l3 class */
  4690. &omap44xx_l3_instr_hwmod,
  4691. &omap44xx_l3_main_1_hwmod,
  4692. &omap44xx_l3_main_2_hwmod,
  4693. &omap44xx_l3_main_3_hwmod,
  4694. /* l4 class */
  4695. &omap44xx_l4_abe_hwmod,
  4696. &omap44xx_l4_cfg_hwmod,
  4697. &omap44xx_l4_per_hwmod,
  4698. &omap44xx_l4_wkup_hwmod,
  4699. /* mpu_bus class */
  4700. &omap44xx_mpu_private_hwmod,
  4701. /* aess class */
  4702. /* &omap44xx_aess_hwmod, */
  4703. /* bandgap class */
  4704. &omap44xx_bandgap_hwmod,
  4705. /* counter class */
  4706. /* &omap44xx_counter_32k_hwmod, */
  4707. /* dma class */
  4708. &omap44xx_dma_system_hwmod,
  4709. /* dmic class */
  4710. &omap44xx_dmic_hwmod,
  4711. /* dsp class */
  4712. &omap44xx_dsp_hwmod,
  4713. &omap44xx_dsp_c0_hwmod,
  4714. /* dss class */
  4715. &omap44xx_dss_hwmod,
  4716. &omap44xx_dss_dispc_hwmod,
  4717. &omap44xx_dss_dsi1_hwmod,
  4718. &omap44xx_dss_dsi2_hwmod,
  4719. &omap44xx_dss_hdmi_hwmod,
  4720. &omap44xx_dss_rfbi_hwmod,
  4721. &omap44xx_dss_venc_hwmod,
  4722. /* gpio class */
  4723. &omap44xx_gpio1_hwmod,
  4724. &omap44xx_gpio2_hwmod,
  4725. &omap44xx_gpio3_hwmod,
  4726. &omap44xx_gpio4_hwmod,
  4727. &omap44xx_gpio5_hwmod,
  4728. &omap44xx_gpio6_hwmod,
  4729. /* hsi class */
  4730. /* &omap44xx_hsi_hwmod, */
  4731. /* i2c class */
  4732. &omap44xx_i2c1_hwmod,
  4733. &omap44xx_i2c2_hwmod,
  4734. &omap44xx_i2c3_hwmod,
  4735. &omap44xx_i2c4_hwmod,
  4736. /* ipu class */
  4737. &omap44xx_ipu_hwmod,
  4738. &omap44xx_ipu_c0_hwmod,
  4739. &omap44xx_ipu_c1_hwmod,
  4740. /* iss class */
  4741. /* &omap44xx_iss_hwmod, */
  4742. /* iva class */
  4743. &omap44xx_iva_hwmod,
  4744. &omap44xx_iva_seq0_hwmod,
  4745. &omap44xx_iva_seq1_hwmod,
  4746. /* kbd class */
  4747. &omap44xx_kbd_hwmod,
  4748. /* mailbox class */
  4749. &omap44xx_mailbox_hwmod,
  4750. /* mcbsp class */
  4751. &omap44xx_mcbsp1_hwmod,
  4752. &omap44xx_mcbsp2_hwmod,
  4753. &omap44xx_mcbsp3_hwmod,
  4754. &omap44xx_mcbsp4_hwmod,
  4755. /* mcpdm class */
  4756. /* &omap44xx_mcpdm_hwmod, */
  4757. /* mcspi class */
  4758. &omap44xx_mcspi1_hwmod,
  4759. &omap44xx_mcspi2_hwmod,
  4760. &omap44xx_mcspi3_hwmod,
  4761. &omap44xx_mcspi4_hwmod,
  4762. /* mmc class */
  4763. &omap44xx_mmc1_hwmod,
  4764. &omap44xx_mmc2_hwmod,
  4765. &omap44xx_mmc3_hwmod,
  4766. &omap44xx_mmc4_hwmod,
  4767. &omap44xx_mmc5_hwmod,
  4768. /* mpu class */
  4769. &omap44xx_mpu_hwmod,
  4770. /* smartreflex class */
  4771. &omap44xx_smartreflex_core_hwmod,
  4772. &omap44xx_smartreflex_iva_hwmod,
  4773. &omap44xx_smartreflex_mpu_hwmod,
  4774. /* spinlock class */
  4775. &omap44xx_spinlock_hwmod,
  4776. /* timer class */
  4777. &omap44xx_timer1_hwmod,
  4778. &omap44xx_timer2_hwmod,
  4779. &omap44xx_timer3_hwmod,
  4780. &omap44xx_timer4_hwmod,
  4781. &omap44xx_timer5_hwmod,
  4782. &omap44xx_timer6_hwmod,
  4783. &omap44xx_timer7_hwmod,
  4784. &omap44xx_timer8_hwmod,
  4785. &omap44xx_timer9_hwmod,
  4786. &omap44xx_timer10_hwmod,
  4787. &omap44xx_timer11_hwmod,
  4788. /* uart class */
  4789. &omap44xx_uart1_hwmod,
  4790. &omap44xx_uart2_hwmod,
  4791. &omap44xx_uart3_hwmod,
  4792. &omap44xx_uart4_hwmod,
  4793. /* usb_otg_hs class */
  4794. &omap44xx_usb_otg_hs_hwmod,
  4795. /* wd_timer class */
  4796. &omap44xx_wd_timer2_hwmod,
  4797. &omap44xx_wd_timer3_hwmod,
  4798. NULL,
  4799. };
  4800. int __init omap44xx_hwmod_init(void)
  4801. {
  4802. return omap_hwmod_register(omap44xx_hwmods);
  4803. }