pxa27x.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa27x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Nov 05, 2002
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA27x aka Bulverde.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/sysdev.h>
  20. #include <asm/hardware.h>
  21. #include <asm/irq.h>
  22. #include <asm/arch/irqs.h>
  23. #include <asm/arch/pxa-regs.h>
  24. #include <asm/arch/pxa2xx-regs.h>
  25. #include <asm/arch/ohci.h>
  26. #include <asm/arch/pm.h>
  27. #include <asm/arch/dma.h>
  28. #include <asm/arch/i2c.h>
  29. #include "generic.h"
  30. #include "devices.h"
  31. #include "clock.h"
  32. /* Crystal clock: 13MHz */
  33. #define BASE_CLK 13000000
  34. /*
  35. * Get the clock frequency as reflected by CCSR and the turbo flag.
  36. * We assume these values have been applied via a fcs.
  37. * If info is not 0 we also display the current settings.
  38. */
  39. unsigned int pxa27x_get_clk_frequency_khz(int info)
  40. {
  41. unsigned long ccsr, clkcfg;
  42. unsigned int l, L, m, M, n2, N, S;
  43. int cccr_a, t, ht, b;
  44. ccsr = CCSR;
  45. cccr_a = CCCR & (1 << 25);
  46. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  47. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  48. t = clkcfg & (1 << 0);
  49. ht = clkcfg & (1 << 2);
  50. b = clkcfg & (1 << 3);
  51. l = ccsr & 0x1f;
  52. n2 = (ccsr>>7) & 0xf;
  53. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  54. L = l * BASE_CLK;
  55. N = (L * n2) / 2;
  56. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  57. S = (b) ? L : (L/2);
  58. if (info) {
  59. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  60. L / 1000000, (L % 1000000) / 10000, l );
  61. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  62. N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
  63. (t) ? "" : "in" );
  64. printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
  65. M / 1000000, (M % 1000000) / 10000, m );
  66. printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
  67. S / 1000000, (S % 1000000) / 10000 );
  68. }
  69. return (t) ? (N/1000) : (L/1000);
  70. }
  71. /*
  72. * Return the current mem clock frequency in units of 10kHz as
  73. * reflected by CCCR[A], B, and L
  74. */
  75. unsigned int pxa27x_get_memclk_frequency_10khz(void)
  76. {
  77. unsigned long ccsr, clkcfg;
  78. unsigned int l, L, m, M;
  79. int cccr_a, b;
  80. ccsr = CCSR;
  81. cccr_a = CCCR & (1 << 25);
  82. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  83. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  84. b = clkcfg & (1 << 3);
  85. l = ccsr & 0x1f;
  86. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  87. L = l * BASE_CLK;
  88. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  89. return (M / 10000);
  90. }
  91. /*
  92. * Return the current LCD clock frequency in units of 10kHz as
  93. */
  94. static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
  95. {
  96. unsigned long ccsr;
  97. unsigned int l, L, k, K;
  98. ccsr = CCSR;
  99. l = ccsr & 0x1f;
  100. k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
  101. L = l * BASE_CLK;
  102. K = L / k;
  103. return (K / 10000);
  104. }
  105. static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
  106. {
  107. return pxa27x_get_lcdclk_frequency_10khz() * 10000;
  108. }
  109. static const struct clkops clk_pxa27x_lcd_ops = {
  110. .enable = clk_cken_enable,
  111. .disable = clk_cken_disable,
  112. .getrate = clk_pxa27x_lcd_getrate,
  113. };
  114. static struct clk pxa27x_clks[] = {
  115. INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
  116. INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
  117. INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
  118. INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
  119. INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
  120. INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
  121. INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
  122. INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa_device_udc.dev),
  123. INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
  124. INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
  125. INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
  126. INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
  127. INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, NULL),
  128. INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
  129. INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
  130. INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
  131. INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
  132. INIT_CKEN("AC97CONFCLK", AC97CONF, 24576000, 0, NULL),
  133. /*
  134. INIT_CKEN("PWMCLK", PWM0, 13000000, 0, NULL),
  135. INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
  136. INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
  137. INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
  138. INIT_CKEN("IMCLK", IM, 0, 0, NULL),
  139. INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
  140. */
  141. };
  142. #ifdef CONFIG_PM
  143. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  144. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  145. /*
  146. * List of global PXA peripheral registers to preserve.
  147. * More ones like CP and general purpose register values are preserved
  148. * with the stack pointer in sleep.S.
  149. */
  150. enum { SLEEP_SAVE_START = 0,
  151. SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
  152. SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
  153. SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
  154. SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
  155. SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
  156. SLEEP_SAVE_PSTR,
  157. SLEEP_SAVE_CKEN,
  158. SLEEP_SAVE_MDREFR,
  159. SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
  160. SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
  161. SLEEP_SAVE_SIZE
  162. };
  163. void pxa27x_cpu_pm_save(unsigned long *sleep_save)
  164. {
  165. SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
  166. SAVE(GAFR0_L); SAVE(GAFR0_U);
  167. SAVE(GAFR1_L); SAVE(GAFR1_U);
  168. SAVE(GAFR2_L); SAVE(GAFR2_U);
  169. SAVE(GAFR3_L); SAVE(GAFR3_U);
  170. SAVE(MDREFR);
  171. SAVE(PWER); SAVE(PCFR); SAVE(PRER);
  172. SAVE(PFER); SAVE(PKWR);
  173. SAVE(CKEN);
  174. SAVE(PSTR);
  175. }
  176. void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
  177. {
  178. /* ensure not to come back here if it wasn't intended */
  179. PSPR = 0;
  180. /* restore registers */
  181. RESTORE(GAFR0_L); RESTORE(GAFR0_U);
  182. RESTORE(GAFR1_L); RESTORE(GAFR1_U);
  183. RESTORE(GAFR2_L); RESTORE(GAFR2_U);
  184. RESTORE(GAFR3_L); RESTORE(GAFR3_U);
  185. RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
  186. RESTORE(MDREFR);
  187. RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
  188. RESTORE(PFER); RESTORE(PKWR);
  189. PSSR = PSSR_RDH | PSSR_PH;
  190. RESTORE(CKEN);
  191. RESTORE(PSTR);
  192. }
  193. void pxa27x_cpu_pm_enter(suspend_state_t state)
  194. {
  195. extern void pxa_cpu_standby(void);
  196. /* ensure voltage-change sequencer not initiated, which hangs */
  197. PCFR &= ~PCFR_FVC;
  198. /* Clear edge-detect status register. */
  199. PEDR = 0xDF12FE1B;
  200. switch (state) {
  201. case PM_SUSPEND_STANDBY:
  202. pxa_cpu_standby();
  203. break;
  204. case PM_SUSPEND_MEM:
  205. /* set resume return address */
  206. PSPR = virt_to_phys(pxa_cpu_resume);
  207. pxa27x_cpu_suspend(PWRMODE_SLEEP);
  208. break;
  209. }
  210. }
  211. static int pxa27x_cpu_pm_valid(suspend_state_t state)
  212. {
  213. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  214. }
  215. static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
  216. .save_size = SLEEP_SAVE_SIZE,
  217. .save = pxa27x_cpu_pm_save,
  218. .restore = pxa27x_cpu_pm_restore,
  219. .valid = pxa27x_cpu_pm_valid,
  220. .enter = pxa27x_cpu_pm_enter,
  221. };
  222. static void __init pxa27x_init_pm(void)
  223. {
  224. pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
  225. }
  226. #else
  227. static inline void pxa27x_init_pm(void) {}
  228. #endif
  229. /* PXA27x: Various gpios can issue wakeup events. This logic only
  230. * handles the simple cases, not the WEMUX2 and WEMUX3 options
  231. */
  232. #define PXA27x_GPIO_NOWAKE_MASK \
  233. ((1 << 8) | (1 << 7) | (1 << 6) | (1 << 5) | (1 << 2))
  234. #define WAKEMASK(gpio) \
  235. (((gpio) <= 15) \
  236. ? ((1 << (gpio)) & ~PXA27x_GPIO_NOWAKE_MASK) \
  237. : ((gpio == 35) ? (1 << 24) : 0))
  238. static int pxa27x_set_wake(unsigned int irq, unsigned int on)
  239. {
  240. int gpio = IRQ_TO_GPIO(irq);
  241. uint32_t mask;
  242. if ((gpio >= 0 && gpio <= 15) || (gpio == 35)) {
  243. if (WAKEMASK(gpio) == 0)
  244. return -EINVAL;
  245. mask = WAKEMASK(gpio);
  246. if (on) {
  247. if (GRER(gpio) | GPIO_bit(gpio))
  248. PRER |= mask;
  249. else
  250. PRER &= ~mask;
  251. if (GFER(gpio) | GPIO_bit(gpio))
  252. PFER |= mask;
  253. else
  254. PFER &= ~mask;
  255. }
  256. goto set_pwer;
  257. }
  258. switch (irq) {
  259. case IRQ_RTCAlrm:
  260. mask = PWER_RTC;
  261. break;
  262. case IRQ_USB:
  263. mask = 1u << 26;
  264. break;
  265. default:
  266. return -EINVAL;
  267. }
  268. set_pwer:
  269. if (on)
  270. PWER |= mask;
  271. else
  272. PWER &=~mask;
  273. return 0;
  274. }
  275. void __init pxa27x_init_irq(void)
  276. {
  277. pxa_init_irq_low();
  278. pxa_init_irq_high();
  279. pxa_init_irq_gpio(128);
  280. pxa_init_irq_set_wake(pxa27x_set_wake);
  281. }
  282. /*
  283. * device registration specific to PXA27x.
  284. */
  285. static struct resource i2c_power_resources[] = {
  286. {
  287. .start = 0x40f00180,
  288. .end = 0x40f001a3,
  289. .flags = IORESOURCE_MEM,
  290. }, {
  291. .start = IRQ_PWRI2C,
  292. .end = IRQ_PWRI2C,
  293. .flags = IORESOURCE_IRQ,
  294. },
  295. };
  296. struct platform_device pxa27x_device_i2c_power = {
  297. .name = "pxa2xx-i2c",
  298. .id = 1,
  299. .resource = i2c_power_resources,
  300. .num_resources = ARRAY_SIZE(i2c_power_resources),
  301. };
  302. void __init pxa_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  303. {
  304. pxa27x_device_i2c_power.dev.platform_data = info;
  305. }
  306. static struct platform_device *devices[] __initdata = {
  307. &pxa_device_udc,
  308. &pxa_device_ffuart,
  309. &pxa_device_btuart,
  310. &pxa_device_stuart,
  311. &pxa_device_i2s,
  312. &pxa_device_rtc,
  313. &pxa27x_device_i2c_power,
  314. &pxa27x_device_ssp1,
  315. &pxa27x_device_ssp2,
  316. &pxa27x_device_ssp3,
  317. };
  318. static struct sys_device pxa27x_sysdev[] = {
  319. {
  320. .id = 0,
  321. .cls = &pxa_irq_sysclass,
  322. }, {
  323. .id = 1,
  324. .cls = &pxa_irq_sysclass,
  325. }, {
  326. .cls = &pxa_gpio_sysclass,
  327. },
  328. };
  329. static int __init pxa27x_init(void)
  330. {
  331. int i, ret = 0;
  332. if (cpu_is_pxa27x()) {
  333. clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
  334. if ((ret = pxa_init_dma(32)))
  335. return ret;
  336. pxa27x_init_pm();
  337. for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
  338. ret = sysdev_register(&pxa27x_sysdev[i]);
  339. if (ret)
  340. pr_err("failed to register sysdev[%d]\n", i);
  341. }
  342. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  343. }
  344. return ret;
  345. }
  346. subsys_initcall(pxa27x_init);