bfin_5xx.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457
  1. /*
  2. * Blackfin On-Chip Serial Driver
  3. *
  4. * Copyright 2006-2008 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #if defined(CONFIG_SERIAL_BFIN_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  11. #define SUPPORT_SYSRQ
  12. #endif
  13. #include <linux/module.h>
  14. #include <linux/ioport.h>
  15. #include <linux/init.h>
  16. #include <linux/console.h>
  17. #include <linux/sysrq.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/tty.h>
  20. #include <linux/tty_flip.h>
  21. #include <linux/serial_core.h>
  22. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  23. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  24. #include <linux/kgdb.h>
  25. #include <asm/irq_regs.h>
  26. #endif
  27. #include <asm/gpio.h>
  28. #include <mach/bfin_serial_5xx.h>
  29. #ifdef CONFIG_SERIAL_BFIN_DMA
  30. #include <linux/dma-mapping.h>
  31. #include <asm/io.h>
  32. #include <asm/irq.h>
  33. #include <asm/cacheflush.h>
  34. #endif
  35. /* UART name and device definitions */
  36. #define BFIN_SERIAL_NAME "ttyBF"
  37. #define BFIN_SERIAL_MAJOR 204
  38. #define BFIN_SERIAL_MINOR 64
  39. static struct bfin_serial_port bfin_serial_ports[BFIN_UART_NR_PORTS];
  40. static int nr_active_ports = ARRAY_SIZE(bfin_serial_resource);
  41. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  42. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  43. # ifndef CONFIG_SERIAL_BFIN_PIO
  44. # error KGDB only support UART in PIO mode.
  45. # endif
  46. static int kgdboc_port_line;
  47. static int kgdboc_break_enabled;
  48. #endif
  49. /*
  50. * Setup for console. Argument comes from the menuconfig
  51. */
  52. #define DMA_RX_XCOUNT 512
  53. #define DMA_RX_YCOUNT (PAGE_SIZE / DMA_RX_XCOUNT)
  54. #define DMA_RX_FLUSH_JIFFIES (HZ / 50)
  55. #ifdef CONFIG_SERIAL_BFIN_DMA
  56. static void bfin_serial_dma_tx_chars(struct bfin_serial_port *uart);
  57. #else
  58. static void bfin_serial_tx_chars(struct bfin_serial_port *uart);
  59. #endif
  60. static void bfin_serial_reset_irda(struct uart_port *port);
  61. #if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  62. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  63. static unsigned int bfin_serial_get_mctrl(struct uart_port *port)
  64. {
  65. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  66. if (uart->cts_pin < 0)
  67. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  68. /* CTS PIN is negative assertive. */
  69. if (UART_GET_CTS(uart))
  70. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  71. else
  72. return TIOCM_DSR | TIOCM_CAR;
  73. }
  74. static void bfin_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
  75. {
  76. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  77. if (uart->rts_pin < 0)
  78. return;
  79. /* RTS PIN is negative assertive. */
  80. if (mctrl & TIOCM_RTS)
  81. UART_ENABLE_RTS(uart);
  82. else
  83. UART_DISABLE_RTS(uart);
  84. }
  85. /*
  86. * Handle any change of modem status signal.
  87. */
  88. static irqreturn_t bfin_serial_mctrl_cts_int(int irq, void *dev_id)
  89. {
  90. struct bfin_serial_port *uart = dev_id;
  91. unsigned int status;
  92. status = bfin_serial_get_mctrl(&uart->port);
  93. uart_handle_cts_change(&uart->port, status & TIOCM_CTS);
  94. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  95. uart->scts = 1;
  96. UART_CLEAR_SCTS(uart);
  97. UART_CLEAR_IER(uart, EDSSI);
  98. #endif
  99. return IRQ_HANDLED;
  100. }
  101. #else
  102. static unsigned int bfin_serial_get_mctrl(struct uart_port *port)
  103. {
  104. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  105. }
  106. static void bfin_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
  107. {
  108. }
  109. #endif
  110. /*
  111. * interrupts are disabled on entry
  112. */
  113. static void bfin_serial_stop_tx(struct uart_port *port)
  114. {
  115. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  116. #ifdef CONFIG_SERIAL_BFIN_DMA
  117. struct circ_buf *xmit = &uart->port.info->xmit;
  118. #endif
  119. while (!(UART_GET_LSR(uart) & TEMT))
  120. cpu_relax();
  121. #ifdef CONFIG_SERIAL_BFIN_DMA
  122. disable_dma(uart->tx_dma_channel);
  123. xmit->tail = (xmit->tail + uart->tx_count) & (UART_XMIT_SIZE - 1);
  124. uart->port.icount.tx += uart->tx_count;
  125. uart->tx_count = 0;
  126. uart->tx_done = 1;
  127. #else
  128. #ifdef CONFIG_BF54x
  129. /* Clear TFI bit */
  130. UART_PUT_LSR(uart, TFI);
  131. #endif
  132. UART_CLEAR_IER(uart, ETBEI);
  133. #endif
  134. }
  135. /*
  136. * port is locked and interrupts are disabled
  137. */
  138. static void bfin_serial_start_tx(struct uart_port *port)
  139. {
  140. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  141. struct tty_struct *tty = uart->port.info->port.tty;
  142. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  143. if (uart->scts && !(bfin_serial_get_mctrl(&uart->port) & TIOCM_CTS)) {
  144. uart->scts = 0;
  145. uart_handle_cts_change(&uart->port, uart->scts);
  146. }
  147. #endif
  148. /*
  149. * To avoid losting RX interrupt, we reset IR function
  150. * before sending data.
  151. */
  152. if (tty->termios->c_line == N_IRDA)
  153. bfin_serial_reset_irda(port);
  154. #ifdef CONFIG_SERIAL_BFIN_DMA
  155. if (uart->tx_done)
  156. bfin_serial_dma_tx_chars(uart);
  157. #else
  158. UART_SET_IER(uart, ETBEI);
  159. bfin_serial_tx_chars(uart);
  160. #endif
  161. }
  162. /*
  163. * Interrupts are enabled
  164. */
  165. static void bfin_serial_stop_rx(struct uart_port *port)
  166. {
  167. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  168. UART_CLEAR_IER(uart, ERBFI);
  169. }
  170. /*
  171. * Set the modem control timer to fire immediately.
  172. */
  173. static void bfin_serial_enable_ms(struct uart_port *port)
  174. {
  175. }
  176. #if ANOMALY_05000363 && defined(CONFIG_SERIAL_BFIN_PIO)
  177. # define UART_GET_ANOMALY_THRESHOLD(uart) ((uart)->anomaly_threshold)
  178. # define UART_SET_ANOMALY_THRESHOLD(uart, v) ((uart)->anomaly_threshold = (v))
  179. #else
  180. # define UART_GET_ANOMALY_THRESHOLD(uart) 0
  181. # define UART_SET_ANOMALY_THRESHOLD(uart, v)
  182. #endif
  183. #ifdef CONFIG_SERIAL_BFIN_PIO
  184. static void bfin_serial_rx_chars(struct bfin_serial_port *uart)
  185. {
  186. struct tty_struct *tty = NULL;
  187. unsigned int status, ch, flg;
  188. static struct timeval anomaly_start = { .tv_sec = 0 };
  189. status = UART_GET_LSR(uart);
  190. UART_CLEAR_LSR(uart);
  191. ch = UART_GET_CHAR(uart);
  192. uart->port.icount.rx++;
  193. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  194. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  195. if (kgdb_connected && kgdboc_port_line == uart->port.line)
  196. if (ch == 0x3) {/* Ctrl + C */
  197. kgdb_breakpoint();
  198. return;
  199. }
  200. if (!uart->port.info || !uart->port.info->port.tty)
  201. return;
  202. #endif
  203. tty = uart->port.info->port.tty;
  204. if (ANOMALY_05000363) {
  205. /* The BF533 (and BF561) family of processors have a nice anomaly
  206. * where they continuously generate characters for a "single" break.
  207. * We have to basically ignore this flood until the "next" valid
  208. * character comes across. Due to the nature of the flood, it is
  209. * not possible to reliably catch bytes that are sent too quickly
  210. * after this break. So application code talking to the Blackfin
  211. * which sends a break signal must allow at least 1.5 character
  212. * times after the end of the break for things to stabilize. This
  213. * timeout was picked as it must absolutely be larger than 1
  214. * character time +/- some percent. So 1.5 sounds good. All other
  215. * Blackfin families operate properly. Woo.
  216. */
  217. if (anomaly_start.tv_sec) {
  218. struct timeval curr;
  219. suseconds_t usecs;
  220. if ((~ch & (~ch + 1)) & 0xff)
  221. goto known_good_char;
  222. do_gettimeofday(&curr);
  223. if (curr.tv_sec - anomaly_start.tv_sec > 1)
  224. goto known_good_char;
  225. usecs = 0;
  226. if (curr.tv_sec != anomaly_start.tv_sec)
  227. usecs += USEC_PER_SEC;
  228. usecs += curr.tv_usec - anomaly_start.tv_usec;
  229. if (usecs > UART_GET_ANOMALY_THRESHOLD(uart))
  230. goto known_good_char;
  231. if (ch)
  232. anomaly_start.tv_sec = 0;
  233. else
  234. anomaly_start = curr;
  235. return;
  236. known_good_char:
  237. status &= ~BI;
  238. anomaly_start.tv_sec = 0;
  239. }
  240. }
  241. if (status & BI) {
  242. if (ANOMALY_05000363)
  243. if (bfin_revid() < 5)
  244. do_gettimeofday(&anomaly_start);
  245. uart->port.icount.brk++;
  246. if (uart_handle_break(&uart->port))
  247. goto ignore_char;
  248. status &= ~(PE | FE);
  249. }
  250. if (status & PE)
  251. uart->port.icount.parity++;
  252. if (status & OE)
  253. uart->port.icount.overrun++;
  254. if (status & FE)
  255. uart->port.icount.frame++;
  256. status &= uart->port.read_status_mask;
  257. if (status & BI)
  258. flg = TTY_BREAK;
  259. else if (status & PE)
  260. flg = TTY_PARITY;
  261. else if (status & FE)
  262. flg = TTY_FRAME;
  263. else
  264. flg = TTY_NORMAL;
  265. if (uart_handle_sysrq_char(&uart->port, ch))
  266. goto ignore_char;
  267. uart_insert_char(&uart->port, status, OE, ch, flg);
  268. ignore_char:
  269. tty_flip_buffer_push(tty);
  270. }
  271. static void bfin_serial_tx_chars(struct bfin_serial_port *uart)
  272. {
  273. struct circ_buf *xmit = &uart->port.info->xmit;
  274. if (uart_circ_empty(xmit) || uart_tx_stopped(&uart->port)) {
  275. #ifdef CONFIG_BF54x
  276. /* Clear TFI bit */
  277. UART_PUT_LSR(uart, TFI);
  278. #endif
  279. /* Anomaly notes:
  280. * 05000215 - we always clear ETBEI within last UART TX
  281. * interrupt to end a string. It is always set
  282. * when start a new tx.
  283. */
  284. UART_CLEAR_IER(uart, ETBEI);
  285. return;
  286. }
  287. if (uart->port.x_char) {
  288. UART_PUT_CHAR(uart, uart->port.x_char);
  289. uart->port.icount.tx++;
  290. uart->port.x_char = 0;
  291. }
  292. while ((UART_GET_LSR(uart) & THRE) && xmit->tail != xmit->head) {
  293. UART_PUT_CHAR(uart, xmit->buf[xmit->tail]);
  294. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  295. uart->port.icount.tx++;
  296. SSYNC();
  297. }
  298. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  299. uart_write_wakeup(&uart->port);
  300. }
  301. static irqreturn_t bfin_serial_rx_int(int irq, void *dev_id)
  302. {
  303. struct bfin_serial_port *uart = dev_id;
  304. spin_lock(&uart->port.lock);
  305. while (UART_GET_LSR(uart) & DR)
  306. bfin_serial_rx_chars(uart);
  307. spin_unlock(&uart->port.lock);
  308. return IRQ_HANDLED;
  309. }
  310. static irqreturn_t bfin_serial_tx_int(int irq, void *dev_id)
  311. {
  312. struct bfin_serial_port *uart = dev_id;
  313. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  314. if (uart->scts && !(bfin_serial_get_mctrl(&uart->port) & TIOCM_CTS)) {
  315. uart->scts = 0;
  316. uart_handle_cts_change(&uart->port, uart->scts);
  317. }
  318. #endif
  319. spin_lock(&uart->port.lock);
  320. if (UART_GET_LSR(uart) & THRE)
  321. bfin_serial_tx_chars(uart);
  322. spin_unlock(&uart->port.lock);
  323. return IRQ_HANDLED;
  324. }
  325. #endif
  326. #ifdef CONFIG_SERIAL_BFIN_DMA
  327. static void bfin_serial_dma_tx_chars(struct bfin_serial_port *uart)
  328. {
  329. struct circ_buf *xmit = &uart->port.info->xmit;
  330. uart->tx_done = 0;
  331. if (uart_circ_empty(xmit) || uart_tx_stopped(&uart->port)) {
  332. uart->tx_count = 0;
  333. uart->tx_done = 1;
  334. return;
  335. }
  336. if (uart->port.x_char) {
  337. UART_PUT_CHAR(uart, uart->port.x_char);
  338. uart->port.icount.tx++;
  339. uart->port.x_char = 0;
  340. }
  341. uart->tx_count = CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE);
  342. if (uart->tx_count > (UART_XMIT_SIZE - xmit->tail))
  343. uart->tx_count = UART_XMIT_SIZE - xmit->tail;
  344. blackfin_dcache_flush_range((unsigned long)(xmit->buf+xmit->tail),
  345. (unsigned long)(xmit->buf+xmit->tail+uart->tx_count));
  346. set_dma_config(uart->tx_dma_channel,
  347. set_bfin_dma_config(DIR_READ, DMA_FLOW_STOP,
  348. INTR_ON_BUF,
  349. DIMENSION_LINEAR,
  350. DATA_SIZE_8,
  351. DMA_SYNC_RESTART));
  352. set_dma_start_addr(uart->tx_dma_channel, (unsigned long)(xmit->buf+xmit->tail));
  353. set_dma_x_count(uart->tx_dma_channel, uart->tx_count);
  354. set_dma_x_modify(uart->tx_dma_channel, 1);
  355. SSYNC();
  356. enable_dma(uart->tx_dma_channel);
  357. UART_SET_IER(uart, ETBEI);
  358. }
  359. static void bfin_serial_dma_rx_chars(struct bfin_serial_port *uart)
  360. {
  361. struct tty_struct *tty = uart->port.info->port.tty;
  362. int i, flg, status;
  363. status = UART_GET_LSR(uart);
  364. UART_CLEAR_LSR(uart);
  365. uart->port.icount.rx +=
  366. CIRC_CNT(uart->rx_dma_buf.head, uart->rx_dma_buf.tail,
  367. UART_XMIT_SIZE);
  368. if (status & BI) {
  369. uart->port.icount.brk++;
  370. if (uart_handle_break(&uart->port))
  371. goto dma_ignore_char;
  372. status &= ~(PE | FE);
  373. }
  374. if (status & PE)
  375. uart->port.icount.parity++;
  376. if (status & OE)
  377. uart->port.icount.overrun++;
  378. if (status & FE)
  379. uart->port.icount.frame++;
  380. status &= uart->port.read_status_mask;
  381. if (status & BI)
  382. flg = TTY_BREAK;
  383. else if (status & PE)
  384. flg = TTY_PARITY;
  385. else if (status & FE)
  386. flg = TTY_FRAME;
  387. else
  388. flg = TTY_NORMAL;
  389. for (i = uart->rx_dma_buf.tail; ; i++) {
  390. if (i >= UART_XMIT_SIZE)
  391. i = 0;
  392. if (i == uart->rx_dma_buf.head)
  393. break;
  394. if (!uart_handle_sysrq_char(&uart->port, uart->rx_dma_buf.buf[i]))
  395. uart_insert_char(&uart->port, status, OE,
  396. uart->rx_dma_buf.buf[i], flg);
  397. }
  398. dma_ignore_char:
  399. tty_flip_buffer_push(tty);
  400. }
  401. void bfin_serial_rx_dma_timeout(struct bfin_serial_port *uart)
  402. {
  403. int x_pos, pos;
  404. dma_disable_irq(uart->rx_dma_channel);
  405. spin_lock_bh(&uart->port.lock);
  406. /* 2D DMA RX buffer ring is used. Because curr_y_count and
  407. * curr_x_count can't be read as an atomic operation,
  408. * curr_y_count should be read before curr_x_count. When
  409. * curr_x_count is read, curr_y_count may already indicate
  410. * next buffer line. But, the position calculated here is
  411. * still indicate the old line. The wrong position data may
  412. * be smaller than current buffer tail, which cause garbages
  413. * are received if it is not prohibit.
  414. */
  415. uart->rx_dma_nrows = get_dma_curr_ycount(uart->rx_dma_channel);
  416. x_pos = get_dma_curr_xcount(uart->rx_dma_channel);
  417. uart->rx_dma_nrows = DMA_RX_YCOUNT - uart->rx_dma_nrows;
  418. if (uart->rx_dma_nrows == DMA_RX_YCOUNT || x_pos == 0)
  419. uart->rx_dma_nrows = 0;
  420. x_pos = DMA_RX_XCOUNT - x_pos;
  421. if (x_pos == DMA_RX_XCOUNT)
  422. x_pos = 0;
  423. pos = uart->rx_dma_nrows * DMA_RX_XCOUNT + x_pos;
  424. /* Ignore receiving data if new position is in the same line of
  425. * current buffer tail and small.
  426. */
  427. if (pos > uart->rx_dma_buf.tail ||
  428. uart->rx_dma_nrows < (uart->rx_dma_buf.tail/DMA_RX_XCOUNT)) {
  429. uart->rx_dma_buf.head = pos;
  430. bfin_serial_dma_rx_chars(uart);
  431. uart->rx_dma_buf.tail = uart->rx_dma_buf.head;
  432. }
  433. spin_unlock_bh(&uart->port.lock);
  434. dma_enable_irq(uart->rx_dma_channel);
  435. mod_timer(&(uart->rx_dma_timer), jiffies + DMA_RX_FLUSH_JIFFIES);
  436. }
  437. static irqreturn_t bfin_serial_dma_tx_int(int irq, void *dev_id)
  438. {
  439. struct bfin_serial_port *uart = dev_id;
  440. struct circ_buf *xmit = &uart->port.info->xmit;
  441. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  442. if (uart->scts && !(bfin_serial_get_mctrl(&uart->port)&TIOCM_CTS)) {
  443. uart->scts = 0;
  444. uart_handle_cts_change(&uart->port, uart->scts);
  445. }
  446. #endif
  447. spin_lock(&uart->port.lock);
  448. if (!(get_dma_curr_irqstat(uart->tx_dma_channel)&DMA_RUN)) {
  449. disable_dma(uart->tx_dma_channel);
  450. clear_dma_irqstat(uart->tx_dma_channel);
  451. /* Anomaly notes:
  452. * 05000215 - we always clear ETBEI within last UART TX
  453. * interrupt to end a string. It is always set
  454. * when start a new tx.
  455. */
  456. UART_CLEAR_IER(uart, ETBEI);
  457. xmit->tail = (xmit->tail + uart->tx_count) & (UART_XMIT_SIZE - 1);
  458. uart->port.icount.tx += uart->tx_count;
  459. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  460. uart_write_wakeup(&uart->port);
  461. bfin_serial_dma_tx_chars(uart);
  462. }
  463. spin_unlock(&uart->port.lock);
  464. return IRQ_HANDLED;
  465. }
  466. static irqreturn_t bfin_serial_dma_rx_int(int irq, void *dev_id)
  467. {
  468. struct bfin_serial_port *uart = dev_id;
  469. unsigned short irqstat;
  470. int x_pos, pos;
  471. spin_lock(&uart->port.lock);
  472. irqstat = get_dma_curr_irqstat(uart->rx_dma_channel);
  473. clear_dma_irqstat(uart->rx_dma_channel);
  474. uart->rx_dma_nrows = get_dma_curr_ycount(uart->rx_dma_channel);
  475. x_pos = get_dma_curr_xcount(uart->rx_dma_channel);
  476. uart->rx_dma_nrows = DMA_RX_YCOUNT - uart->rx_dma_nrows;
  477. if (uart->rx_dma_nrows == DMA_RX_YCOUNT || x_pos == 0)
  478. uart->rx_dma_nrows = 0;
  479. pos = uart->rx_dma_nrows * DMA_RX_XCOUNT;
  480. if (pos > uart->rx_dma_buf.tail ||
  481. uart->rx_dma_nrows < (uart->rx_dma_buf.tail/DMA_RX_XCOUNT)) {
  482. uart->rx_dma_buf.head = pos;
  483. bfin_serial_dma_rx_chars(uart);
  484. uart->rx_dma_buf.tail = uart->rx_dma_buf.head;
  485. }
  486. spin_unlock(&uart->port.lock);
  487. return IRQ_HANDLED;
  488. }
  489. #endif
  490. /*
  491. * Return TIOCSER_TEMT when transmitter is not busy.
  492. */
  493. static unsigned int bfin_serial_tx_empty(struct uart_port *port)
  494. {
  495. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  496. unsigned short lsr;
  497. lsr = UART_GET_LSR(uart);
  498. if (lsr & TEMT)
  499. return TIOCSER_TEMT;
  500. else
  501. return 0;
  502. }
  503. static void bfin_serial_break_ctl(struct uart_port *port, int break_state)
  504. {
  505. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  506. u16 lcr = UART_GET_LCR(uart);
  507. if (break_state)
  508. lcr |= SB;
  509. else
  510. lcr &= ~SB;
  511. UART_PUT_LCR(uart, lcr);
  512. SSYNC();
  513. }
  514. static int bfin_serial_startup(struct uart_port *port)
  515. {
  516. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  517. #ifdef CONFIG_SERIAL_BFIN_DMA
  518. dma_addr_t dma_handle;
  519. if (request_dma(uart->rx_dma_channel, "BFIN_UART_RX") < 0) {
  520. printk(KERN_NOTICE "Unable to attach Blackfin UART RX DMA channel\n");
  521. return -EBUSY;
  522. }
  523. if (request_dma(uart->tx_dma_channel, "BFIN_UART_TX") < 0) {
  524. printk(KERN_NOTICE "Unable to attach Blackfin UART TX DMA channel\n");
  525. free_dma(uart->rx_dma_channel);
  526. return -EBUSY;
  527. }
  528. set_dma_callback(uart->rx_dma_channel, bfin_serial_dma_rx_int, uart);
  529. set_dma_callback(uart->tx_dma_channel, bfin_serial_dma_tx_int, uart);
  530. uart->rx_dma_buf.buf = (unsigned char *)dma_alloc_coherent(NULL, PAGE_SIZE, &dma_handle, GFP_DMA);
  531. uart->rx_dma_buf.head = 0;
  532. uart->rx_dma_buf.tail = 0;
  533. uart->rx_dma_nrows = 0;
  534. set_dma_config(uart->rx_dma_channel,
  535. set_bfin_dma_config(DIR_WRITE, DMA_FLOW_AUTO,
  536. INTR_ON_ROW, DIMENSION_2D,
  537. DATA_SIZE_8,
  538. DMA_SYNC_RESTART));
  539. set_dma_x_count(uart->rx_dma_channel, DMA_RX_XCOUNT);
  540. set_dma_x_modify(uart->rx_dma_channel, 1);
  541. set_dma_y_count(uart->rx_dma_channel, DMA_RX_YCOUNT);
  542. set_dma_y_modify(uart->rx_dma_channel, 1);
  543. set_dma_start_addr(uart->rx_dma_channel, (unsigned long)uart->rx_dma_buf.buf);
  544. enable_dma(uart->rx_dma_channel);
  545. uart->rx_dma_timer.data = (unsigned long)(uart);
  546. uart->rx_dma_timer.function = (void *)bfin_serial_rx_dma_timeout;
  547. uart->rx_dma_timer.expires = jiffies + DMA_RX_FLUSH_JIFFIES;
  548. add_timer(&(uart->rx_dma_timer));
  549. #else
  550. # if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  551. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  552. if (kgdboc_port_line == uart->port.line && kgdboc_break_enabled)
  553. kgdboc_break_enabled = 0;
  554. else {
  555. # endif
  556. if (request_irq(uart->port.irq, bfin_serial_rx_int, IRQF_DISABLED,
  557. "BFIN_UART_RX", uart)) {
  558. printk(KERN_NOTICE "Unable to attach BlackFin UART RX interrupt\n");
  559. return -EBUSY;
  560. }
  561. if (request_irq
  562. (uart->port.irq+1, bfin_serial_tx_int, IRQF_DISABLED,
  563. "BFIN_UART_TX", uart)) {
  564. printk(KERN_NOTICE "Unable to attach BlackFin UART TX interrupt\n");
  565. free_irq(uart->port.irq, uart);
  566. return -EBUSY;
  567. }
  568. # ifdef CONFIG_BF54x
  569. {
  570. unsigned uart_dma_ch_rx, uart_dma_ch_tx;
  571. switch (uart->port.irq) {
  572. case IRQ_UART3_RX:
  573. uart_dma_ch_rx = CH_UART3_RX;
  574. uart_dma_ch_tx = CH_UART3_TX;
  575. break;
  576. case IRQ_UART2_RX:
  577. uart_dma_ch_rx = CH_UART2_RX;
  578. uart_dma_ch_tx = CH_UART2_TX;
  579. break;
  580. default:
  581. uart_dma_ch_rx = uart_dma_ch_tx = 0;
  582. break;
  583. };
  584. if (uart_dma_ch_rx &&
  585. request_dma(uart_dma_ch_rx, "BFIN_UART_RX") < 0) {
  586. printk(KERN_NOTICE"Fail to attach UART interrupt\n");
  587. free_irq(uart->port.irq, uart);
  588. free_irq(uart->port.irq + 1, uart);
  589. return -EBUSY;
  590. }
  591. if (uart_dma_ch_tx &&
  592. request_dma(uart_dma_ch_tx, "BFIN_UART_TX") < 0) {
  593. printk(KERN_NOTICE "Fail to attach UART interrupt\n");
  594. free_dma(uart_dma_ch_rx);
  595. free_irq(uart->port.irq, uart);
  596. free_irq(uart->port.irq + 1, uart);
  597. return -EBUSY;
  598. }
  599. }
  600. # endif
  601. # if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  602. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  603. }
  604. # endif
  605. #endif
  606. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  607. if (uart->cts_pin >= 0) {
  608. if (request_irq(gpio_to_irq(uart->cts_pin),
  609. bfin_serial_mctrl_cts_int,
  610. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING |
  611. IRQF_DISABLED, "BFIN_UART_CTS", uart)) {
  612. uart->cts_pin = -1;
  613. pr_info("Unable to attach BlackFin UART CTS interrupt.\
  614. So, disable it.\n");
  615. }
  616. }
  617. if (uart->rts_pin >= 0) {
  618. gpio_request(uart->rts_pin, DRIVER_NAME);
  619. gpio_direction_output(uart->rts_pin, 0);
  620. }
  621. #endif
  622. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  623. if (request_irq(uart->status_irq,
  624. bfin_serial_mctrl_cts_int,
  625. IRQF_DISABLED, "BFIN_UART_MODEM_STATUS", uart)) {
  626. pr_info("Unable to attach BlackFin UART Modem \
  627. Status interrupt.\n");
  628. }
  629. if (uart->cts_pin >= 0) {
  630. gpio_request(uart->cts_pin, DRIVER_NAME);
  631. gpio_direction_output(uart->cts_pin, 1);
  632. }
  633. if (uart->rts_pin >= 0) {
  634. gpio_request(uart->rts_pin, DRIVER_NAME);
  635. gpio_direction_output(uart->rts_pin, 0);
  636. }
  637. /* CTS RTS PINs are negative assertive. */
  638. UART_PUT_MCR(uart, ACTS);
  639. UART_SET_IER(uart, EDSSI);
  640. #endif
  641. UART_SET_IER(uart, ERBFI);
  642. return 0;
  643. }
  644. static void bfin_serial_shutdown(struct uart_port *port)
  645. {
  646. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  647. #ifdef CONFIG_SERIAL_BFIN_DMA
  648. disable_dma(uart->tx_dma_channel);
  649. free_dma(uart->tx_dma_channel);
  650. disable_dma(uart->rx_dma_channel);
  651. free_dma(uart->rx_dma_channel);
  652. del_timer(&(uart->rx_dma_timer));
  653. dma_free_coherent(NULL, PAGE_SIZE, uart->rx_dma_buf.buf, 0);
  654. #else
  655. #ifdef CONFIG_BF54x
  656. switch (uart->port.irq) {
  657. case IRQ_UART3_RX:
  658. free_dma(CH_UART3_RX);
  659. free_dma(CH_UART3_TX);
  660. break;
  661. case IRQ_UART2_RX:
  662. free_dma(CH_UART2_RX);
  663. free_dma(CH_UART2_TX);
  664. break;
  665. default:
  666. break;
  667. };
  668. #endif
  669. free_irq(uart->port.irq, uart);
  670. free_irq(uart->port.irq+1, uart);
  671. #endif
  672. #ifdef CONFIG_SERIAL_BFIN_CTSRTS
  673. if (uart->cts_pin >= 0)
  674. free_irq(gpio_to_irq(uart->cts_pin), uart);
  675. if (uart->rts_pin >= 0)
  676. gpio_free(uart->rts_pin);
  677. #endif
  678. #ifdef CONFIG_SERIAL_BFIN_HARD_CTSRTS
  679. if (uart->cts_pin >= 0)
  680. gpio_free(uart->cts_pin);
  681. if (uart->rts_pin >= 0)
  682. gpio_free(uart->rts_pin);
  683. if (UART_GET_IER(uart) && EDSSI)
  684. free_irq(uart->status_irq, uart);
  685. #endif
  686. }
  687. static void
  688. bfin_serial_set_termios(struct uart_port *port, struct ktermios *termios,
  689. struct ktermios *old)
  690. {
  691. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  692. unsigned long flags;
  693. unsigned int baud, quot;
  694. unsigned short val, ier, lcr = 0;
  695. switch (termios->c_cflag & CSIZE) {
  696. case CS8:
  697. lcr = WLS(8);
  698. break;
  699. case CS7:
  700. lcr = WLS(7);
  701. break;
  702. case CS6:
  703. lcr = WLS(6);
  704. break;
  705. case CS5:
  706. lcr = WLS(5);
  707. break;
  708. default:
  709. printk(KERN_ERR "%s: word lengh not supported\n",
  710. __func__);
  711. }
  712. /* Anomaly notes:
  713. * 05000231 - STOP bit is always set to 1 whatever the user is set.
  714. */
  715. if (termios->c_cflag & CSTOPB) {
  716. if (ANOMALY_05000231)
  717. printk(KERN_WARNING "STOP bits other than 1 is not "
  718. "supported in case of anomaly 05000231.\n");
  719. else
  720. lcr |= STB;
  721. }
  722. if (termios->c_cflag & PARENB)
  723. lcr |= PEN;
  724. if (!(termios->c_cflag & PARODD))
  725. lcr |= EPS;
  726. if (termios->c_cflag & CMSPAR)
  727. lcr |= STP;
  728. port->read_status_mask = OE;
  729. if (termios->c_iflag & INPCK)
  730. port->read_status_mask |= (FE | PE);
  731. if (termios->c_iflag & (BRKINT | PARMRK))
  732. port->read_status_mask |= BI;
  733. /*
  734. * Characters to ignore
  735. */
  736. port->ignore_status_mask = 0;
  737. if (termios->c_iflag & IGNPAR)
  738. port->ignore_status_mask |= FE | PE;
  739. if (termios->c_iflag & IGNBRK) {
  740. port->ignore_status_mask |= BI;
  741. /*
  742. * If we're ignoring parity and break indicators,
  743. * ignore overruns too (for real raw support).
  744. */
  745. if (termios->c_iflag & IGNPAR)
  746. port->ignore_status_mask |= OE;
  747. }
  748. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  749. quot = uart_get_divisor(port, baud) - ANOMALY_05000230;
  750. spin_lock_irqsave(&uart->port.lock, flags);
  751. UART_SET_ANOMALY_THRESHOLD(uart, USEC_PER_SEC / baud * 15);
  752. /* Disable UART */
  753. ier = UART_GET_IER(uart);
  754. UART_DISABLE_INTS(uart);
  755. /* Set DLAB in LCR to Access DLL and DLH */
  756. UART_SET_DLAB(uart);
  757. UART_PUT_DLL(uart, quot & 0xFF);
  758. UART_PUT_DLH(uart, (quot >> 8) & 0xFF);
  759. SSYNC();
  760. /* Clear DLAB in LCR to Access THR RBR IER */
  761. UART_CLEAR_DLAB(uart);
  762. UART_PUT_LCR(uart, lcr);
  763. /* Enable UART */
  764. UART_ENABLE_INTS(uart, ier);
  765. val = UART_GET_GCTL(uart);
  766. val |= UCEN;
  767. UART_PUT_GCTL(uart, val);
  768. /* Port speed changed, update the per-port timeout. */
  769. uart_update_timeout(port, termios->c_cflag, baud);
  770. spin_unlock_irqrestore(&uart->port.lock, flags);
  771. }
  772. static const char *bfin_serial_type(struct uart_port *port)
  773. {
  774. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  775. return uart->port.type == PORT_BFIN ? "BFIN-UART" : NULL;
  776. }
  777. /*
  778. * Release the memory region(s) being used by 'port'.
  779. */
  780. static void bfin_serial_release_port(struct uart_port *port)
  781. {
  782. }
  783. /*
  784. * Request the memory region(s) being used by 'port'.
  785. */
  786. static int bfin_serial_request_port(struct uart_port *port)
  787. {
  788. return 0;
  789. }
  790. /*
  791. * Configure/autoconfigure the port.
  792. */
  793. static void bfin_serial_config_port(struct uart_port *port, int flags)
  794. {
  795. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  796. if (flags & UART_CONFIG_TYPE &&
  797. bfin_serial_request_port(&uart->port) == 0)
  798. uart->port.type = PORT_BFIN;
  799. }
  800. /*
  801. * Verify the new serial_struct (for TIOCSSERIAL).
  802. * The only change we allow are to the flags and type, and
  803. * even then only between PORT_BFIN and PORT_UNKNOWN
  804. */
  805. static int
  806. bfin_serial_verify_port(struct uart_port *port, struct serial_struct *ser)
  807. {
  808. return 0;
  809. }
  810. /*
  811. * Enable the IrDA function if tty->ldisc.num is N_IRDA.
  812. * In other cases, disable IrDA function.
  813. */
  814. static void bfin_serial_set_ldisc(struct uart_port *port)
  815. {
  816. int line = port->line;
  817. unsigned short val;
  818. if (line >= port->info->port.tty->driver->num)
  819. return;
  820. switch (port->info->port.tty->termios->c_line) {
  821. case N_IRDA:
  822. val = UART_GET_GCTL(&bfin_serial_ports[line]);
  823. val |= (IREN | RPOLC);
  824. UART_PUT_GCTL(&bfin_serial_ports[line], val);
  825. break;
  826. default:
  827. val = UART_GET_GCTL(&bfin_serial_ports[line]);
  828. val &= ~(IREN | RPOLC);
  829. UART_PUT_GCTL(&bfin_serial_ports[line], val);
  830. }
  831. }
  832. static void bfin_serial_reset_irda(struct uart_port *port)
  833. {
  834. int line = port->line;
  835. unsigned short val;
  836. val = UART_GET_GCTL(&bfin_serial_ports[line]);
  837. val &= ~(IREN | RPOLC);
  838. UART_PUT_GCTL(&bfin_serial_ports[line], val);
  839. SSYNC();
  840. val |= (IREN | RPOLC);
  841. UART_PUT_GCTL(&bfin_serial_ports[line], val);
  842. SSYNC();
  843. }
  844. #ifdef CONFIG_CONSOLE_POLL
  845. /* Anomaly notes:
  846. * 05000099 - Because we only use THRE in poll_put and DR in poll_get,
  847. * losing other bits of UART_LSR is not a problem here.
  848. */
  849. static void bfin_serial_poll_put_char(struct uart_port *port, unsigned char chr)
  850. {
  851. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  852. while (!(UART_GET_LSR(uart) & THRE))
  853. cpu_relax();
  854. UART_CLEAR_DLAB(uart);
  855. UART_PUT_CHAR(uart, (unsigned char)chr);
  856. }
  857. static int bfin_serial_poll_get_char(struct uart_port *port)
  858. {
  859. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  860. unsigned char chr;
  861. while (!(UART_GET_LSR(uart) & DR))
  862. cpu_relax();
  863. UART_CLEAR_DLAB(uart);
  864. chr = UART_GET_CHAR(uart);
  865. return chr;
  866. }
  867. #endif
  868. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  869. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  870. static void bfin_kgdboc_port_shutdown(struct uart_port *port)
  871. {
  872. if (kgdboc_break_enabled) {
  873. kgdboc_break_enabled = 0;
  874. bfin_serial_shutdown(port);
  875. }
  876. }
  877. static int bfin_kgdboc_port_startup(struct uart_port *port)
  878. {
  879. kgdboc_port_line = port->line;
  880. kgdboc_break_enabled = !bfin_serial_startup(port);
  881. return 0;
  882. }
  883. #endif
  884. static struct uart_ops bfin_serial_pops = {
  885. .tx_empty = bfin_serial_tx_empty,
  886. .set_mctrl = bfin_serial_set_mctrl,
  887. .get_mctrl = bfin_serial_get_mctrl,
  888. .stop_tx = bfin_serial_stop_tx,
  889. .start_tx = bfin_serial_start_tx,
  890. .stop_rx = bfin_serial_stop_rx,
  891. .enable_ms = bfin_serial_enable_ms,
  892. .break_ctl = bfin_serial_break_ctl,
  893. .startup = bfin_serial_startup,
  894. .shutdown = bfin_serial_shutdown,
  895. .set_termios = bfin_serial_set_termios,
  896. .set_ldisc = bfin_serial_set_ldisc,
  897. .type = bfin_serial_type,
  898. .release_port = bfin_serial_release_port,
  899. .request_port = bfin_serial_request_port,
  900. .config_port = bfin_serial_config_port,
  901. .verify_port = bfin_serial_verify_port,
  902. #if defined(CONFIG_KGDB_SERIAL_CONSOLE) || \
  903. defined(CONFIG_KGDB_SERIAL_CONSOLE_MODULE)
  904. .kgdboc_port_startup = bfin_kgdboc_port_startup,
  905. .kgdboc_port_shutdown = bfin_kgdboc_port_shutdown,
  906. #endif
  907. #ifdef CONFIG_CONSOLE_POLL
  908. .poll_put_char = bfin_serial_poll_put_char,
  909. .poll_get_char = bfin_serial_poll_get_char,
  910. #endif
  911. };
  912. static void __init bfin_serial_hw_init(void)
  913. {
  914. #ifdef CONFIG_SERIAL_BFIN_UART0
  915. peripheral_request(P_UART0_TX, DRIVER_NAME);
  916. peripheral_request(P_UART0_RX, DRIVER_NAME);
  917. #endif
  918. #ifdef CONFIG_SERIAL_BFIN_UART1
  919. peripheral_request(P_UART1_TX, DRIVER_NAME);
  920. peripheral_request(P_UART1_RX, DRIVER_NAME);
  921. # if defined(CONFIG_BFIN_UART1_CTSRTS) && defined(CONFIG_BF54x)
  922. peripheral_request(P_UART1_RTS, DRIVER_NAME);
  923. peripheral_request(P_UART1_CTS, DRIVER_NAME);
  924. # endif
  925. #endif
  926. #ifdef CONFIG_SERIAL_BFIN_UART2
  927. peripheral_request(P_UART2_TX, DRIVER_NAME);
  928. peripheral_request(P_UART2_RX, DRIVER_NAME);
  929. #endif
  930. #ifdef CONFIG_SERIAL_BFIN_UART3
  931. peripheral_request(P_UART3_TX, DRIVER_NAME);
  932. peripheral_request(P_UART3_RX, DRIVER_NAME);
  933. # if defined(CONFIG_BFIN_UART3_CTSRTS) && defined(CONFIG_BF54x)
  934. peripheral_request(P_UART3_RTS, DRIVER_NAME);
  935. peripheral_request(P_UART3_CTS, DRIVER_NAME);
  936. # endif
  937. #endif
  938. }
  939. static void __init bfin_serial_init_ports(void)
  940. {
  941. static int first = 1;
  942. int i;
  943. if (!first)
  944. return;
  945. first = 0;
  946. bfin_serial_hw_init();
  947. for (i = 0; i < nr_active_ports; i++) {
  948. bfin_serial_ports[i].port.uartclk = get_sclk();
  949. bfin_serial_ports[i].port.fifosize = BFIN_UART_TX_FIFO_SIZE;
  950. bfin_serial_ports[i].port.ops = &bfin_serial_pops;
  951. bfin_serial_ports[i].port.line = i;
  952. bfin_serial_ports[i].port.iotype = UPIO_MEM;
  953. bfin_serial_ports[i].port.membase =
  954. (void __iomem *)bfin_serial_resource[i].uart_base_addr;
  955. bfin_serial_ports[i].port.mapbase =
  956. bfin_serial_resource[i].uart_base_addr;
  957. bfin_serial_ports[i].port.irq =
  958. bfin_serial_resource[i].uart_irq;
  959. bfin_serial_ports[i].status_irq =
  960. bfin_serial_resource[i].uart_status_irq;
  961. bfin_serial_ports[i].port.flags = UPF_BOOT_AUTOCONF;
  962. #ifdef CONFIG_SERIAL_BFIN_DMA
  963. bfin_serial_ports[i].tx_done = 1;
  964. bfin_serial_ports[i].tx_count = 0;
  965. bfin_serial_ports[i].tx_dma_channel =
  966. bfin_serial_resource[i].uart_tx_dma_channel;
  967. bfin_serial_ports[i].rx_dma_channel =
  968. bfin_serial_resource[i].uart_rx_dma_channel;
  969. init_timer(&(bfin_serial_ports[i].rx_dma_timer));
  970. #endif
  971. #if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  972. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  973. bfin_serial_ports[i].cts_pin =
  974. bfin_serial_resource[i].uart_cts_pin;
  975. bfin_serial_ports[i].rts_pin =
  976. bfin_serial_resource[i].uart_rts_pin;
  977. #endif
  978. }
  979. }
  980. #if defined(CONFIG_SERIAL_BFIN_CONSOLE) || defined(CONFIG_EARLY_PRINTK)
  981. /*
  982. * If the port was already initialised (eg, by a boot loader),
  983. * try to determine the current setup.
  984. */
  985. static void __init
  986. bfin_serial_console_get_options(struct bfin_serial_port *uart, int *baud,
  987. int *parity, int *bits)
  988. {
  989. unsigned short status;
  990. status = UART_GET_IER(uart) & (ERBFI | ETBEI);
  991. if (status == (ERBFI | ETBEI)) {
  992. /* ok, the port was enabled */
  993. u16 lcr, dlh, dll;
  994. lcr = UART_GET_LCR(uart);
  995. *parity = 'n';
  996. if (lcr & PEN) {
  997. if (lcr & EPS)
  998. *parity = 'e';
  999. else
  1000. *parity = 'o';
  1001. }
  1002. switch (lcr & 0x03) {
  1003. case 0: *bits = 5; break;
  1004. case 1: *bits = 6; break;
  1005. case 2: *bits = 7; break;
  1006. case 3: *bits = 8; break;
  1007. }
  1008. /* Set DLAB in LCR to Access DLL and DLH */
  1009. UART_SET_DLAB(uart);
  1010. dll = UART_GET_DLL(uart);
  1011. dlh = UART_GET_DLH(uart);
  1012. /* Clear DLAB in LCR to Access THR RBR IER */
  1013. UART_CLEAR_DLAB(uart);
  1014. *baud = get_sclk() / (16*(dll | dlh << 8));
  1015. }
  1016. pr_debug("%s:baud = %d, parity = %c, bits= %d\n", __func__, *baud, *parity, *bits);
  1017. }
  1018. static struct uart_driver bfin_serial_reg;
  1019. static int __init
  1020. bfin_serial_console_setup(struct console *co, char *options)
  1021. {
  1022. struct bfin_serial_port *uart;
  1023. int baud = 57600;
  1024. int bits = 8;
  1025. int parity = 'n';
  1026. # if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  1027. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  1028. int flow = 'r';
  1029. # else
  1030. int flow = 'n';
  1031. # endif
  1032. /*
  1033. * Check whether an invalid uart number has been specified, and
  1034. * if so, search for the first available port that does have
  1035. * console support.
  1036. */
  1037. if (co->index == -1 || co->index >= nr_active_ports)
  1038. co->index = 0;
  1039. uart = &bfin_serial_ports[co->index];
  1040. if (options)
  1041. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1042. else
  1043. bfin_serial_console_get_options(uart, &baud, &parity, &bits);
  1044. return uart_set_options(&uart->port, co, baud, parity, bits, flow);
  1045. }
  1046. #endif /* defined (CONFIG_SERIAL_BFIN_CONSOLE) ||
  1047. defined (CONFIG_EARLY_PRINTK) */
  1048. #ifdef CONFIG_SERIAL_BFIN_CONSOLE
  1049. static void bfin_serial_console_putchar(struct uart_port *port, int ch)
  1050. {
  1051. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  1052. while (!(UART_GET_LSR(uart) & THRE))
  1053. barrier();
  1054. UART_PUT_CHAR(uart, ch);
  1055. SSYNC();
  1056. }
  1057. /*
  1058. * Interrupts are disabled on entering
  1059. */
  1060. static void
  1061. bfin_serial_console_write(struct console *co, const char *s, unsigned int count)
  1062. {
  1063. struct bfin_serial_port *uart = &bfin_serial_ports[co->index];
  1064. unsigned long flags;
  1065. spin_lock_irqsave(&uart->port.lock, flags);
  1066. uart_console_write(&uart->port, s, count, bfin_serial_console_putchar);
  1067. spin_unlock_irqrestore(&uart->port.lock, flags);
  1068. }
  1069. static struct console bfin_serial_console = {
  1070. .name = BFIN_SERIAL_NAME,
  1071. .write = bfin_serial_console_write,
  1072. .device = uart_console_device,
  1073. .setup = bfin_serial_console_setup,
  1074. .flags = CON_PRINTBUFFER,
  1075. .index = -1,
  1076. .data = &bfin_serial_reg,
  1077. };
  1078. static int __init bfin_serial_rs_console_init(void)
  1079. {
  1080. bfin_serial_init_ports();
  1081. register_console(&bfin_serial_console);
  1082. return 0;
  1083. }
  1084. console_initcall(bfin_serial_rs_console_init);
  1085. #define BFIN_SERIAL_CONSOLE &bfin_serial_console
  1086. #else
  1087. #define BFIN_SERIAL_CONSOLE NULL
  1088. #endif /* CONFIG_SERIAL_BFIN_CONSOLE */
  1089. #ifdef CONFIG_EARLY_PRINTK
  1090. static __init void early_serial_putc(struct uart_port *port, int ch)
  1091. {
  1092. unsigned timeout = 0xffff;
  1093. struct bfin_serial_port *uart = (struct bfin_serial_port *)port;
  1094. while ((!(UART_GET_LSR(uart) & THRE)) && --timeout)
  1095. cpu_relax();
  1096. UART_PUT_CHAR(uart, ch);
  1097. }
  1098. static __init void early_serial_write(struct console *con, const char *s,
  1099. unsigned int n)
  1100. {
  1101. struct bfin_serial_port *uart = &bfin_serial_ports[con->index];
  1102. unsigned int i;
  1103. for (i = 0; i < n; i++, s++) {
  1104. if (*s == '\n')
  1105. early_serial_putc(&uart->port, '\r');
  1106. early_serial_putc(&uart->port, *s);
  1107. }
  1108. }
  1109. /*
  1110. * This should have a .setup or .early_setup in it, but then things get called
  1111. * without the command line options, and the baud rate gets messed up - so
  1112. * don't let the common infrastructure play with things. (see calls to setup
  1113. * & earlysetup in ./kernel/printk.c:register_console()
  1114. */
  1115. static struct __initdata console bfin_early_serial_console = {
  1116. .name = "early_BFuart",
  1117. .write = early_serial_write,
  1118. .device = uart_console_device,
  1119. .flags = CON_PRINTBUFFER,
  1120. .index = -1,
  1121. .data = &bfin_serial_reg,
  1122. };
  1123. struct console __init *bfin_earlyserial_init(unsigned int port,
  1124. unsigned int cflag)
  1125. {
  1126. struct bfin_serial_port *uart;
  1127. struct ktermios t;
  1128. if (port == -1 || port >= nr_active_ports)
  1129. port = 0;
  1130. bfin_serial_init_ports();
  1131. bfin_early_serial_console.index = port;
  1132. uart = &bfin_serial_ports[port];
  1133. t.c_cflag = cflag;
  1134. t.c_iflag = 0;
  1135. t.c_oflag = 0;
  1136. t.c_lflag = ICANON;
  1137. t.c_line = port;
  1138. bfin_serial_set_termios(&uart->port, &t, &t);
  1139. return &bfin_early_serial_console;
  1140. }
  1141. #endif /* CONFIG_EARLY_PRINTK */
  1142. static struct uart_driver bfin_serial_reg = {
  1143. .owner = THIS_MODULE,
  1144. .driver_name = "bfin-uart",
  1145. .dev_name = BFIN_SERIAL_NAME,
  1146. .major = BFIN_SERIAL_MAJOR,
  1147. .minor = BFIN_SERIAL_MINOR,
  1148. .nr = BFIN_UART_NR_PORTS,
  1149. .cons = BFIN_SERIAL_CONSOLE,
  1150. };
  1151. static int bfin_serial_suspend(struct platform_device *dev, pm_message_t state)
  1152. {
  1153. int i;
  1154. for (i = 0; i < nr_active_ports; i++) {
  1155. if (bfin_serial_ports[i].port.dev != &dev->dev)
  1156. continue;
  1157. uart_suspend_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
  1158. }
  1159. return 0;
  1160. }
  1161. static int bfin_serial_resume(struct platform_device *dev)
  1162. {
  1163. int i;
  1164. for (i = 0; i < nr_active_ports; i++) {
  1165. if (bfin_serial_ports[i].port.dev != &dev->dev)
  1166. continue;
  1167. uart_resume_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
  1168. }
  1169. return 0;
  1170. }
  1171. static int bfin_serial_probe(struct platform_device *dev)
  1172. {
  1173. struct resource *res = dev->resource;
  1174. int i;
  1175. for (i = 0; i < dev->num_resources; i++, res++)
  1176. if (res->flags & IORESOURCE_MEM)
  1177. break;
  1178. if (i < dev->num_resources) {
  1179. for (i = 0; i < nr_active_ports; i++, res++) {
  1180. if (bfin_serial_ports[i].port.mapbase != res->start)
  1181. continue;
  1182. bfin_serial_ports[i].port.dev = &dev->dev;
  1183. uart_add_one_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
  1184. }
  1185. }
  1186. return 0;
  1187. }
  1188. static int bfin_serial_remove(struct platform_device *dev)
  1189. {
  1190. int i;
  1191. for (i = 0; i < nr_active_ports; i++) {
  1192. if (bfin_serial_ports[i].port.dev != &dev->dev)
  1193. continue;
  1194. uart_remove_one_port(&bfin_serial_reg, &bfin_serial_ports[i].port);
  1195. bfin_serial_ports[i].port.dev = NULL;
  1196. #if defined(CONFIG_SERIAL_BFIN_CTSRTS) || \
  1197. defined(CONFIG_SERIAL_BFIN_HARD_CTSRTS)
  1198. gpio_free(bfin_serial_ports[i].cts_pin);
  1199. gpio_free(bfin_serial_ports[i].rts_pin);
  1200. #endif
  1201. }
  1202. return 0;
  1203. }
  1204. static struct platform_driver bfin_serial_driver = {
  1205. .probe = bfin_serial_probe,
  1206. .remove = bfin_serial_remove,
  1207. .suspend = bfin_serial_suspend,
  1208. .resume = bfin_serial_resume,
  1209. .driver = {
  1210. .name = "bfin-uart",
  1211. .owner = THIS_MODULE,
  1212. },
  1213. };
  1214. static int __init bfin_serial_init(void)
  1215. {
  1216. int ret;
  1217. pr_info("Serial: Blackfin serial driver\n");
  1218. bfin_serial_init_ports();
  1219. ret = uart_register_driver(&bfin_serial_reg);
  1220. if (ret == 0) {
  1221. ret = platform_driver_register(&bfin_serial_driver);
  1222. if (ret) {
  1223. pr_debug("uart register failed\n");
  1224. uart_unregister_driver(&bfin_serial_reg);
  1225. }
  1226. }
  1227. return ret;
  1228. }
  1229. static void __exit bfin_serial_exit(void)
  1230. {
  1231. platform_driver_unregister(&bfin_serial_driver);
  1232. uart_unregister_driver(&bfin_serial_reg);
  1233. }
  1234. module_init(bfin_serial_init);
  1235. module_exit(bfin_serial_exit);
  1236. MODULE_AUTHOR("Aubrey.Li <aubrey.li@analog.com>");
  1237. MODULE_DESCRIPTION("Blackfin generic serial port driver");
  1238. MODULE_LICENSE("GPL");
  1239. MODULE_ALIAS_CHARDEV_MAJOR(BFIN_SERIAL_MAJOR);
  1240. MODULE_ALIAS("platform:bfin-uart");