icside.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634
  1. /*
  2. * Copyright (c) 1996-2004 Russell King.
  3. *
  4. * Please note that this platform does not support 32-bit IDE IO.
  5. */
  6. #include <linux/string.h>
  7. #include <linux/module.h>
  8. #include <linux/ioport.h>
  9. #include <linux/slab.h>
  10. #include <linux/blkdev.h>
  11. #include <linux/errno.h>
  12. #include <linux/ide.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/device.h>
  15. #include <linux/init.h>
  16. #include <linux/scatterlist.h>
  17. #include <linux/io.h>
  18. #include <asm/dma.h>
  19. #include <asm/ecard.h>
  20. #define DRV_NAME "icside"
  21. #define ICS_IDENT_OFFSET 0x2280
  22. #define ICS_ARCIN_V5_INTRSTAT 0x0000
  23. #define ICS_ARCIN_V5_INTROFFSET 0x0004
  24. #define ICS_ARCIN_V5_IDEOFFSET 0x2800
  25. #define ICS_ARCIN_V5_IDEALTOFFSET 0x2b80
  26. #define ICS_ARCIN_V5_IDESTEPPING 6
  27. #define ICS_ARCIN_V6_IDEOFFSET_1 0x2000
  28. #define ICS_ARCIN_V6_INTROFFSET_1 0x2200
  29. #define ICS_ARCIN_V6_INTRSTAT_1 0x2290
  30. #define ICS_ARCIN_V6_IDEALTOFFSET_1 0x2380
  31. #define ICS_ARCIN_V6_IDEOFFSET_2 0x3000
  32. #define ICS_ARCIN_V6_INTROFFSET_2 0x3200
  33. #define ICS_ARCIN_V6_INTRSTAT_2 0x3290
  34. #define ICS_ARCIN_V6_IDEALTOFFSET_2 0x3380
  35. #define ICS_ARCIN_V6_IDESTEPPING 6
  36. struct cardinfo {
  37. unsigned int dataoffset;
  38. unsigned int ctrloffset;
  39. unsigned int stepping;
  40. };
  41. static struct cardinfo icside_cardinfo_v5 = {
  42. .dataoffset = ICS_ARCIN_V5_IDEOFFSET,
  43. .ctrloffset = ICS_ARCIN_V5_IDEALTOFFSET,
  44. .stepping = ICS_ARCIN_V5_IDESTEPPING,
  45. };
  46. static struct cardinfo icside_cardinfo_v6_1 = {
  47. .dataoffset = ICS_ARCIN_V6_IDEOFFSET_1,
  48. .ctrloffset = ICS_ARCIN_V6_IDEALTOFFSET_1,
  49. .stepping = ICS_ARCIN_V6_IDESTEPPING,
  50. };
  51. static struct cardinfo icside_cardinfo_v6_2 = {
  52. .dataoffset = ICS_ARCIN_V6_IDEOFFSET_2,
  53. .ctrloffset = ICS_ARCIN_V6_IDEALTOFFSET_2,
  54. .stepping = ICS_ARCIN_V6_IDESTEPPING,
  55. };
  56. struct icside_state {
  57. void __iomem *irq_port;
  58. void __iomem *ioc_base;
  59. unsigned int sel;
  60. unsigned int type;
  61. struct ide_host *host;
  62. };
  63. #define ICS_TYPE_A3IN 0
  64. #define ICS_TYPE_A3USER 1
  65. #define ICS_TYPE_V6 3
  66. #define ICS_TYPE_V5 15
  67. #define ICS_TYPE_NOTYPE ((unsigned int)-1)
  68. /* ---------------- Version 5 PCB Support Functions --------------------- */
  69. /* Prototype: icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
  70. * Purpose : enable interrupts from card
  71. */
  72. static void icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
  73. {
  74. struct icside_state *state = ec->irq_data;
  75. writeb(0, state->irq_port + ICS_ARCIN_V5_INTROFFSET);
  76. }
  77. /* Prototype: icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
  78. * Purpose : disable interrupts from card
  79. */
  80. static void icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
  81. {
  82. struct icside_state *state = ec->irq_data;
  83. readb(state->irq_port + ICS_ARCIN_V5_INTROFFSET);
  84. }
  85. static const expansioncard_ops_t icside_ops_arcin_v5 = {
  86. .irqenable = icside_irqenable_arcin_v5,
  87. .irqdisable = icside_irqdisable_arcin_v5,
  88. };
  89. /* ---------------- Version 6 PCB Support Functions --------------------- */
  90. /* Prototype: icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
  91. * Purpose : enable interrupts from card
  92. */
  93. static void icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
  94. {
  95. struct icside_state *state = ec->irq_data;
  96. void __iomem *base = state->irq_port;
  97. writeb(0, base + ICS_ARCIN_V6_INTROFFSET_1);
  98. readb(base + ICS_ARCIN_V6_INTROFFSET_2);
  99. writeb(0, base + ICS_ARCIN_V6_INTROFFSET_2);
  100. readb(base + ICS_ARCIN_V6_INTROFFSET_1);
  101. }
  102. /* Prototype: icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
  103. * Purpose : disable interrupts from card
  104. */
  105. static void icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
  106. {
  107. struct icside_state *state = ec->irq_data;
  108. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  109. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  110. }
  111. /* Prototype: icside_irqprobe(struct expansion_card *ec)
  112. * Purpose : detect an active interrupt from card
  113. */
  114. static int icside_irqpending_arcin_v6(struct expansion_card *ec)
  115. {
  116. struct icside_state *state = ec->irq_data;
  117. return readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_1) & 1 ||
  118. readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_2) & 1;
  119. }
  120. static const expansioncard_ops_t icside_ops_arcin_v6 = {
  121. .irqenable = icside_irqenable_arcin_v6,
  122. .irqdisable = icside_irqdisable_arcin_v6,
  123. .irqpending = icside_irqpending_arcin_v6,
  124. };
  125. #ifdef CONFIG_BLK_DEV_IDEDMA_ICS
  126. /*
  127. * SG-DMA support.
  128. *
  129. * Similar to the BM-DMA, but we use the RiscPCs IOMD DMA controllers.
  130. * There is only one DMA controller per card, which means that only
  131. * one drive can be accessed at one time. NOTE! We do not enforce that
  132. * here, but we rely on the main IDE driver spotting that both
  133. * interfaces use the same IRQ, which should guarantee this.
  134. */
  135. /*
  136. * Configure the IOMD to give the appropriate timings for the transfer
  137. * mode being requested. We take the advice of the ATA standards, and
  138. * calculate the cycle time based on the transfer mode, and the EIDE
  139. * MW DMA specs that the drive provides in the IDENTIFY command.
  140. *
  141. * We have the following IOMD DMA modes to choose from:
  142. *
  143. * Type Active Recovery Cycle
  144. * A 250 (250) 312 (550) 562 (800)
  145. * B 187 250 437
  146. * C 125 (125) 125 (375) 250 (500)
  147. * D 62 125 187
  148. *
  149. * (figures in brackets are actual measured timings)
  150. *
  151. * However, we also need to take care of the read/write active and
  152. * recovery timings:
  153. *
  154. * Read Write
  155. * Mode Active -- Recovery -- Cycle IOMD type
  156. * MW0 215 50 215 480 A
  157. * MW1 80 50 50 150 C
  158. * MW2 70 25 25 120 C
  159. */
  160. static void icside_set_dma_mode(ide_drive_t *drive, const u8 xfer_mode)
  161. {
  162. int cycle_time, use_dma_info = 0;
  163. switch (xfer_mode) {
  164. case XFER_MW_DMA_2:
  165. cycle_time = 250;
  166. use_dma_info = 1;
  167. break;
  168. case XFER_MW_DMA_1:
  169. cycle_time = 250;
  170. use_dma_info = 1;
  171. break;
  172. case XFER_MW_DMA_0:
  173. cycle_time = 480;
  174. break;
  175. case XFER_SW_DMA_2:
  176. case XFER_SW_DMA_1:
  177. case XFER_SW_DMA_0:
  178. cycle_time = 480;
  179. break;
  180. }
  181. /*
  182. * If we're going to be doing MW_DMA_1 or MW_DMA_2, we should
  183. * take care to note the values in the ID...
  184. */
  185. if (use_dma_info && drive->id[ATA_ID_EIDE_DMA_TIME] > cycle_time)
  186. cycle_time = drive->id[ATA_ID_EIDE_DMA_TIME];
  187. drive->drive_data = cycle_time;
  188. printk("%s: %s selected (peak %dMB/s)\n", drive->name,
  189. ide_xfer_verbose(xfer_mode), 2000 / drive->drive_data);
  190. }
  191. static const struct ide_port_ops icside_v6_port_ops = {
  192. .set_dma_mode = icside_set_dma_mode,
  193. };
  194. static void icside_dma_host_set(ide_drive_t *drive, int on)
  195. {
  196. }
  197. static int icside_dma_end(ide_drive_t *drive)
  198. {
  199. ide_hwif_t *hwif = drive->hwif;
  200. struct expansion_card *ec = ECARD_DEV(hwif->dev);
  201. disable_dma(ec->dma);
  202. return get_dma_residue(ec->dma) != 0;
  203. }
  204. static void icside_dma_start(ide_drive_t *drive)
  205. {
  206. ide_hwif_t *hwif = drive->hwif;
  207. struct expansion_card *ec = ECARD_DEV(hwif->dev);
  208. /* We can not enable DMA on both channels simultaneously. */
  209. BUG_ON(dma_channel_active(ec->dma));
  210. enable_dma(ec->dma);
  211. }
  212. static int icside_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
  213. {
  214. ide_hwif_t *hwif = drive->hwif;
  215. struct expansion_card *ec = ECARD_DEV(hwif->dev);
  216. struct icside_state *state = ecard_get_drvdata(ec);
  217. unsigned int dma_mode;
  218. if (cmd->tf_flags & IDE_TFLAG_WRITE)
  219. dma_mode = DMA_MODE_WRITE;
  220. else
  221. dma_mode = DMA_MODE_READ;
  222. /*
  223. * We can not enable DMA on both channels.
  224. */
  225. BUG_ON(dma_channel_active(ec->dma));
  226. /*
  227. * Route the DMA signals to the correct interface.
  228. */
  229. writeb(state->sel | hwif->channel, state->ioc_base);
  230. /*
  231. * Select the correct timing for this drive.
  232. */
  233. set_dma_speed(ec->dma, drive->drive_data);
  234. /*
  235. * Tell the DMA engine about the SG table and
  236. * data direction.
  237. */
  238. set_dma_sg(ec->dma, hwif->sg_table, cmd->sg_nents);
  239. set_dma_mode(ec->dma, dma_mode);
  240. return 0;
  241. }
  242. static int icside_dma_test_irq(ide_drive_t *drive)
  243. {
  244. ide_hwif_t *hwif = drive->hwif;
  245. struct expansion_card *ec = ECARD_DEV(hwif->dev);
  246. struct icside_state *state = ecard_get_drvdata(ec);
  247. return readb(state->irq_port +
  248. (hwif->channel ?
  249. ICS_ARCIN_V6_INTRSTAT_2 :
  250. ICS_ARCIN_V6_INTRSTAT_1)) & 1;
  251. }
  252. static int icside_dma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
  253. {
  254. hwif->dmatable_cpu = NULL;
  255. hwif->dmatable_dma = 0;
  256. return 0;
  257. }
  258. static const struct ide_dma_ops icside_v6_dma_ops = {
  259. .dma_host_set = icside_dma_host_set,
  260. .dma_setup = icside_dma_setup,
  261. .dma_start = icside_dma_start,
  262. .dma_end = icside_dma_end,
  263. .dma_test_irq = icside_dma_test_irq,
  264. .dma_lost_irq = ide_dma_lost_irq,
  265. };
  266. #else
  267. #define icside_v6_dma_ops NULL
  268. #endif
  269. static int icside_dma_off_init(ide_hwif_t *hwif, const struct ide_port_info *d)
  270. {
  271. return -EOPNOTSUPP;
  272. }
  273. static void icside_setup_ports(struct ide_hw *hw, void __iomem *base,
  274. struct cardinfo *info, struct expansion_card *ec)
  275. {
  276. unsigned long port = (unsigned long)base + info->dataoffset;
  277. hw->io_ports.data_addr = port;
  278. hw->io_ports.error_addr = port + (1 << info->stepping);
  279. hw->io_ports.nsect_addr = port + (2 << info->stepping);
  280. hw->io_ports.lbal_addr = port + (3 << info->stepping);
  281. hw->io_ports.lbam_addr = port + (4 << info->stepping);
  282. hw->io_ports.lbah_addr = port + (5 << info->stepping);
  283. hw->io_ports.device_addr = port + (6 << info->stepping);
  284. hw->io_ports.status_addr = port + (7 << info->stepping);
  285. hw->io_ports.ctl_addr = (unsigned long)base + info->ctrloffset;
  286. hw->irq = ec->irq;
  287. hw->dev = &ec->dev;
  288. }
  289. static const struct ide_port_info icside_v5_port_info = {
  290. .host_flags = IDE_HFLAG_NO_DMA,
  291. .chipset = ide_acorn,
  292. };
  293. static int __devinit
  294. icside_register_v5(struct icside_state *state, struct expansion_card *ec)
  295. {
  296. void __iomem *base;
  297. struct ide_host *host;
  298. struct ide_hw hw, *hws[] = { &hw };
  299. int ret;
  300. base = ecardm_iomap(ec, ECARD_RES_MEMC, 0, 0);
  301. if (!base)
  302. return -ENOMEM;
  303. state->irq_port = base;
  304. ec->irqaddr = base + ICS_ARCIN_V5_INTRSTAT;
  305. ec->irqmask = 1;
  306. ecard_setirq(ec, &icside_ops_arcin_v5, state);
  307. /*
  308. * Be on the safe side - disable interrupts
  309. */
  310. icside_irqdisable_arcin_v5(ec, 0);
  311. icside_setup_ports(&hw, base, &icside_cardinfo_v5, ec);
  312. host = ide_host_alloc(&icside_v5_port_info, hws, 1);
  313. if (host == NULL)
  314. return -ENODEV;
  315. state->host = host;
  316. ecard_set_drvdata(ec, state);
  317. ret = ide_host_register(host, &icside_v5_port_info, hws);
  318. if (ret)
  319. goto err_free;
  320. return 0;
  321. err_free:
  322. ide_host_free(host);
  323. ecard_set_drvdata(ec, NULL);
  324. return ret;
  325. }
  326. static const struct ide_port_info icside_v6_port_info __initdata = {
  327. .init_dma = icside_dma_off_init,
  328. .dma_ops = &icside_v6_dma_ops,
  329. .host_flags = IDE_HFLAG_SERIALIZE | IDE_HFLAG_MMIO,
  330. .mwdma_mask = ATA_MWDMA2,
  331. .swdma_mask = ATA_SWDMA2,
  332. .chipset = ide_acorn,
  333. };
  334. static int __devinit
  335. icside_register_v6(struct icside_state *state, struct expansion_card *ec)
  336. {
  337. void __iomem *ioc_base, *easi_base;
  338. struct ide_host *host;
  339. unsigned int sel = 0;
  340. int ret;
  341. struct ide_hw hw[2], *hws[] = { &hw[0], &hw[1] };
  342. struct ide_port_info d = icside_v6_port_info;
  343. ioc_base = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
  344. if (!ioc_base) {
  345. ret = -ENOMEM;
  346. goto out;
  347. }
  348. easi_base = ioc_base;
  349. if (ecard_resource_flags(ec, ECARD_RES_EASI)) {
  350. easi_base = ecardm_iomap(ec, ECARD_RES_EASI, 0, 0);
  351. if (!easi_base) {
  352. ret = -ENOMEM;
  353. goto out;
  354. }
  355. /*
  356. * Enable access to the EASI region.
  357. */
  358. sel = 1 << 5;
  359. }
  360. writeb(sel, ioc_base);
  361. ecard_setirq(ec, &icside_ops_arcin_v6, state);
  362. state->irq_port = easi_base;
  363. state->ioc_base = ioc_base;
  364. state->sel = sel;
  365. /*
  366. * Be on the safe side - disable interrupts
  367. */
  368. icside_irqdisable_arcin_v6(ec, 0);
  369. icside_setup_ports(&hw[0], easi_base, &icside_cardinfo_v6_1, ec);
  370. icside_setup_ports(&hw[1], easi_base, &icside_cardinfo_v6_2, ec);
  371. host = ide_host_alloc(&d, hws, 2);
  372. if (host == NULL)
  373. return -ENODEV;
  374. state->host = host;
  375. ecard_set_drvdata(ec, state);
  376. if (ec->dma != NO_DMA && !request_dma(ec->dma, DRV_NAME)) {
  377. d.init_dma = icside_dma_init;
  378. d.port_ops = &icside_v6_port_ops;
  379. d.dma_ops = NULL;
  380. }
  381. ret = ide_host_register(host, &d, hws);
  382. if (ret)
  383. goto err_free;
  384. return 0;
  385. err_free:
  386. ide_host_free(host);
  387. if (d.dma_ops)
  388. free_dma(ec->dma);
  389. ecard_set_drvdata(ec, NULL);
  390. out:
  391. return ret;
  392. }
  393. static int __devinit
  394. icside_probe(struct expansion_card *ec, const struct ecard_id *id)
  395. {
  396. struct icside_state *state;
  397. void __iomem *idmem;
  398. int ret;
  399. ret = ecard_request_resources(ec);
  400. if (ret)
  401. goto out;
  402. state = kzalloc(sizeof(struct icside_state), GFP_KERNEL);
  403. if (!state) {
  404. ret = -ENOMEM;
  405. goto release;
  406. }
  407. state->type = ICS_TYPE_NOTYPE;
  408. idmem = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
  409. if (idmem) {
  410. unsigned int type;
  411. type = readb(idmem + ICS_IDENT_OFFSET) & 1;
  412. type |= (readb(idmem + ICS_IDENT_OFFSET + 4) & 1) << 1;
  413. type |= (readb(idmem + ICS_IDENT_OFFSET + 8) & 1) << 2;
  414. type |= (readb(idmem + ICS_IDENT_OFFSET + 12) & 1) << 3;
  415. ecardm_iounmap(ec, idmem);
  416. state->type = type;
  417. }
  418. switch (state->type) {
  419. case ICS_TYPE_A3IN:
  420. dev_warn(&ec->dev, "A3IN unsupported\n");
  421. ret = -ENODEV;
  422. break;
  423. case ICS_TYPE_A3USER:
  424. dev_warn(&ec->dev, "A3USER unsupported\n");
  425. ret = -ENODEV;
  426. break;
  427. case ICS_TYPE_V5:
  428. ret = icside_register_v5(state, ec);
  429. break;
  430. case ICS_TYPE_V6:
  431. ret = icside_register_v6(state, ec);
  432. break;
  433. default:
  434. dev_warn(&ec->dev, "unknown interface type\n");
  435. ret = -ENODEV;
  436. break;
  437. }
  438. if (ret == 0)
  439. goto out;
  440. kfree(state);
  441. release:
  442. ecard_release_resources(ec);
  443. out:
  444. return ret;
  445. }
  446. static void __devexit icside_remove(struct expansion_card *ec)
  447. {
  448. struct icside_state *state = ecard_get_drvdata(ec);
  449. switch (state->type) {
  450. case ICS_TYPE_V5:
  451. /* FIXME: tell IDE to stop using the interface */
  452. /* Disable interrupts */
  453. icside_irqdisable_arcin_v5(ec, 0);
  454. break;
  455. case ICS_TYPE_V6:
  456. /* FIXME: tell IDE to stop using the interface */
  457. if (ec->dma != NO_DMA)
  458. free_dma(ec->dma);
  459. /* Disable interrupts */
  460. icside_irqdisable_arcin_v6(ec, 0);
  461. /* Reset the ROM pointer/EASI selection */
  462. writeb(0, state->ioc_base);
  463. break;
  464. }
  465. ecard_set_drvdata(ec, NULL);
  466. kfree(state);
  467. ecard_release_resources(ec);
  468. }
  469. static void icside_shutdown(struct expansion_card *ec)
  470. {
  471. struct icside_state *state = ecard_get_drvdata(ec);
  472. unsigned long flags;
  473. /*
  474. * Disable interrupts from this card. We need to do
  475. * this before disabling EASI since we may be accessing
  476. * this register via that region.
  477. */
  478. local_irq_save(flags);
  479. ec->ops->irqdisable(ec, 0);
  480. local_irq_restore(flags);
  481. /*
  482. * Reset the ROM pointer so that we can read the ROM
  483. * after a soft reboot. This also disables access to
  484. * the IDE taskfile via the EASI region.
  485. */
  486. if (state->ioc_base)
  487. writeb(0, state->ioc_base);
  488. }
  489. static const struct ecard_id icside_ids[] = {
  490. { MANU_ICS, PROD_ICS_IDE },
  491. { MANU_ICS2, PROD_ICS2_IDE },
  492. { 0xffff, 0xffff }
  493. };
  494. static struct ecard_driver icside_driver = {
  495. .probe = icside_probe,
  496. .remove = __devexit_p(icside_remove),
  497. .shutdown = icside_shutdown,
  498. .id_table = icside_ids,
  499. .drv = {
  500. .name = "icside",
  501. },
  502. };
  503. static int __init icside_init(void)
  504. {
  505. return ecard_register_driver(&icside_driver);
  506. }
  507. static void __exit icside_exit(void)
  508. {
  509. ecard_remove_driver(&icside_driver);
  510. }
  511. MODULE_AUTHOR("Russell King <rmk@arm.linux.org.uk>");
  512. MODULE_LICENSE("GPL");
  513. MODULE_DESCRIPTION("ICS IDE driver");
  514. module_init(icside_init);
  515. module_exit(icside_exit);