i2c-bfin-twi.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779
  1. /*
  2. * Blackfin On-Chip Two Wire Interface Driver
  3. *
  4. * Copyright 2005-2007 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/i2c.h>
  14. #include <linux/mm.h>
  15. #include <linux/timer.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/completion.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/platform_device.h>
  20. #include <asm/blackfin.h>
  21. #include <asm/portmux.h>
  22. #include <asm/irq.h>
  23. #define POLL_TIMEOUT (2 * HZ)
  24. /* SMBus mode*/
  25. #define TWI_I2C_MODE_STANDARD 1
  26. #define TWI_I2C_MODE_STANDARDSUB 2
  27. #define TWI_I2C_MODE_COMBINED 3
  28. #define TWI_I2C_MODE_REPEAT 4
  29. struct bfin_twi_iface {
  30. int irq;
  31. spinlock_t lock;
  32. char read_write;
  33. u8 command;
  34. u8 *transPtr;
  35. int readNum;
  36. int writeNum;
  37. int cur_mode;
  38. int manual_stop;
  39. int result;
  40. int timeout_count;
  41. struct timer_list timeout_timer;
  42. struct i2c_adapter adap;
  43. struct completion complete;
  44. struct i2c_msg *pmsg;
  45. int msg_num;
  46. int cur_msg;
  47. u16 saved_clkdiv;
  48. u16 saved_control;
  49. void __iomem *regs_base;
  50. };
  51. #define DEFINE_TWI_REG(reg, off) \
  52. static inline u16 read_##reg(struct bfin_twi_iface *iface) \
  53. { return bfin_read16(iface->regs_base + (off)); } \
  54. static inline void write_##reg(struct bfin_twi_iface *iface, u16 v) \
  55. { bfin_write16(iface->regs_base + (off), v); }
  56. DEFINE_TWI_REG(CLKDIV, 0x00)
  57. DEFINE_TWI_REG(CONTROL, 0x04)
  58. DEFINE_TWI_REG(SLAVE_CTL, 0x08)
  59. DEFINE_TWI_REG(SLAVE_STAT, 0x0C)
  60. DEFINE_TWI_REG(SLAVE_ADDR, 0x10)
  61. DEFINE_TWI_REG(MASTER_CTL, 0x14)
  62. DEFINE_TWI_REG(MASTER_STAT, 0x18)
  63. DEFINE_TWI_REG(MASTER_ADDR, 0x1C)
  64. DEFINE_TWI_REG(INT_STAT, 0x20)
  65. DEFINE_TWI_REG(INT_MASK, 0x24)
  66. DEFINE_TWI_REG(FIFO_CTL, 0x28)
  67. DEFINE_TWI_REG(FIFO_STAT, 0x2C)
  68. DEFINE_TWI_REG(XMT_DATA8, 0x80)
  69. DEFINE_TWI_REG(XMT_DATA16, 0x84)
  70. DEFINE_TWI_REG(RCV_DATA8, 0x88)
  71. DEFINE_TWI_REG(RCV_DATA16, 0x8C)
  72. static const u16 pin_req[2][3] = {
  73. {P_TWI0_SCL, P_TWI0_SDA, 0},
  74. {P_TWI1_SCL, P_TWI1_SDA, 0},
  75. };
  76. static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface)
  77. {
  78. unsigned short twi_int_status = read_INT_STAT(iface);
  79. unsigned short mast_stat = read_MASTER_STAT(iface);
  80. if (twi_int_status & XMTSERV) {
  81. /* Transmit next data */
  82. if (iface->writeNum > 0) {
  83. write_XMT_DATA8(iface, *(iface->transPtr++));
  84. iface->writeNum--;
  85. }
  86. /* start receive immediately after complete sending in
  87. * combine mode.
  88. */
  89. else if (iface->cur_mode == TWI_I2C_MODE_COMBINED)
  90. write_MASTER_CTL(iface,
  91. read_MASTER_CTL(iface) | MDIR | RSTART);
  92. else if (iface->manual_stop)
  93. write_MASTER_CTL(iface,
  94. read_MASTER_CTL(iface) | STOP);
  95. else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
  96. iface->cur_msg + 1 < iface->msg_num) {
  97. if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
  98. write_MASTER_CTL(iface,
  99. read_MASTER_CTL(iface) | RSTART | MDIR);
  100. else
  101. write_MASTER_CTL(iface,
  102. (read_MASTER_CTL(iface) | RSTART) & ~MDIR);
  103. }
  104. SSYNC();
  105. /* Clear status */
  106. write_INT_STAT(iface, XMTSERV);
  107. SSYNC();
  108. }
  109. if (twi_int_status & RCVSERV) {
  110. if (iface->readNum > 0) {
  111. /* Receive next data */
  112. *(iface->transPtr) = read_RCV_DATA8(iface);
  113. if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  114. /* Change combine mode into sub mode after
  115. * read first data.
  116. */
  117. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  118. /* Get read number from first byte in block
  119. * combine mode.
  120. */
  121. if (iface->readNum == 1 && iface->manual_stop)
  122. iface->readNum = *iface->transPtr + 1;
  123. }
  124. iface->transPtr++;
  125. iface->readNum--;
  126. } else if (iface->manual_stop) {
  127. write_MASTER_CTL(iface,
  128. read_MASTER_CTL(iface) | STOP);
  129. SSYNC();
  130. } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
  131. iface->cur_msg + 1 < iface->msg_num) {
  132. if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
  133. write_MASTER_CTL(iface,
  134. read_MASTER_CTL(iface) | RSTART | MDIR);
  135. else
  136. write_MASTER_CTL(iface,
  137. (read_MASTER_CTL(iface) | RSTART) & ~MDIR);
  138. SSYNC();
  139. }
  140. /* Clear interrupt source */
  141. write_INT_STAT(iface, RCVSERV);
  142. SSYNC();
  143. }
  144. if (twi_int_status & MERR) {
  145. write_INT_STAT(iface, MERR);
  146. write_INT_MASK(iface, 0);
  147. write_MASTER_STAT(iface, 0x3e);
  148. write_MASTER_CTL(iface, 0);
  149. SSYNC();
  150. iface->result = -EIO;
  151. /* if both err and complete int stats are set, return proper
  152. * results.
  153. */
  154. if (twi_int_status & MCOMP) {
  155. write_INT_STAT(iface, MCOMP);
  156. write_INT_MASK(iface, 0);
  157. write_MASTER_CTL(iface, 0);
  158. SSYNC();
  159. /* If it is a quick transfer, only address bug no data,
  160. * not an err, return 1.
  161. */
  162. if (iface->writeNum == 0 && (mast_stat & BUFRDERR))
  163. iface->result = 1;
  164. /* If address not acknowledged return -1,
  165. * else return 0.
  166. */
  167. else if (!(mast_stat & ANAK))
  168. iface->result = 0;
  169. }
  170. complete(&iface->complete);
  171. return;
  172. }
  173. if (twi_int_status & MCOMP) {
  174. write_INT_STAT(iface, MCOMP);
  175. SSYNC();
  176. if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  177. if (iface->readNum == 0) {
  178. /* set the read number to 1 and ask for manual
  179. * stop in block combine mode
  180. */
  181. iface->readNum = 1;
  182. iface->manual_stop = 1;
  183. write_MASTER_CTL(iface,
  184. read_MASTER_CTL(iface) | (0xff << 6));
  185. } else {
  186. /* set the readd number in other
  187. * combine mode.
  188. */
  189. write_MASTER_CTL(iface,
  190. (read_MASTER_CTL(iface) &
  191. (~(0xff << 6))) |
  192. (iface->readNum << 6));
  193. }
  194. /* remove restart bit and enable master receive */
  195. write_MASTER_CTL(iface,
  196. read_MASTER_CTL(iface) & ~RSTART);
  197. SSYNC();
  198. } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
  199. iface->cur_msg+1 < iface->msg_num) {
  200. iface->cur_msg++;
  201. iface->transPtr = iface->pmsg[iface->cur_msg].buf;
  202. iface->writeNum = iface->readNum =
  203. iface->pmsg[iface->cur_msg].len;
  204. /* Set Transmit device address */
  205. write_MASTER_ADDR(iface,
  206. iface->pmsg[iface->cur_msg].addr);
  207. if (iface->pmsg[iface->cur_msg].flags & I2C_M_RD)
  208. iface->read_write = I2C_SMBUS_READ;
  209. else {
  210. iface->read_write = I2C_SMBUS_WRITE;
  211. /* Transmit first data */
  212. if (iface->writeNum > 0) {
  213. write_XMT_DATA8(iface,
  214. *(iface->transPtr++));
  215. iface->writeNum--;
  216. SSYNC();
  217. }
  218. }
  219. if (iface->pmsg[iface->cur_msg].len <= 255)
  220. write_MASTER_CTL(iface,
  221. (read_MASTER_CTL(iface) &
  222. (~(0xff << 6))) |
  223. (iface->pmsg[iface->cur_msg].len << 6));
  224. else {
  225. write_MASTER_CTL(iface,
  226. (read_MASTER_CTL(iface) |
  227. (0xff << 6)));
  228. iface->manual_stop = 1;
  229. }
  230. /* remove restart bit and enable master receive */
  231. write_MASTER_CTL(iface,
  232. read_MASTER_CTL(iface) & ~RSTART);
  233. SSYNC();
  234. } else {
  235. iface->result = 1;
  236. write_INT_MASK(iface, 0);
  237. write_MASTER_CTL(iface, 0);
  238. SSYNC();
  239. complete(&iface->complete);
  240. }
  241. }
  242. }
  243. /* Interrupt handler */
  244. static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
  245. {
  246. struct bfin_twi_iface *iface = dev_id;
  247. unsigned long flags;
  248. spin_lock_irqsave(&iface->lock, flags);
  249. del_timer(&iface->timeout_timer);
  250. bfin_twi_handle_interrupt(iface);
  251. spin_unlock_irqrestore(&iface->lock, flags);
  252. return IRQ_HANDLED;
  253. }
  254. static void bfin_twi_timeout(unsigned long data)
  255. {
  256. struct bfin_twi_iface *iface = (struct bfin_twi_iface *)data;
  257. unsigned long flags;
  258. spin_lock_irqsave(&iface->lock, flags);
  259. bfin_twi_handle_interrupt(iface);
  260. if (iface->result == 0) {
  261. iface->timeout_count--;
  262. if (iface->timeout_count > 0) {
  263. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  264. add_timer(&iface->timeout_timer);
  265. } else {
  266. iface->result = -1;
  267. complete(&iface->complete);
  268. }
  269. }
  270. spin_unlock_irqrestore(&iface->lock, flags);
  271. }
  272. /*
  273. * Generic i2c master transfer entrypoint
  274. */
  275. static int bfin_twi_master_xfer(struct i2c_adapter *adap,
  276. struct i2c_msg *msgs, int num)
  277. {
  278. struct bfin_twi_iface *iface = adap->algo_data;
  279. struct i2c_msg *pmsg;
  280. int rc = 0;
  281. if (!(read_CONTROL(iface) & TWI_ENA))
  282. return -ENXIO;
  283. while (read_MASTER_STAT(iface) & BUSBUSY)
  284. yield();
  285. iface->pmsg = msgs;
  286. iface->msg_num = num;
  287. iface->cur_msg = 0;
  288. pmsg = &msgs[0];
  289. if (pmsg->flags & I2C_M_TEN) {
  290. dev_err(&adap->dev, "10 bits addr not supported!\n");
  291. return -EINVAL;
  292. }
  293. iface->cur_mode = TWI_I2C_MODE_REPEAT;
  294. iface->manual_stop = 0;
  295. iface->transPtr = pmsg->buf;
  296. iface->writeNum = iface->readNum = pmsg->len;
  297. iface->result = 0;
  298. iface->timeout_count = 10;
  299. init_completion(&(iface->complete));
  300. /* Set Transmit device address */
  301. write_MASTER_ADDR(iface, pmsg->addr);
  302. /* FIFO Initiation. Data in FIFO should be
  303. * discarded before start a new operation.
  304. */
  305. write_FIFO_CTL(iface, 0x3);
  306. SSYNC();
  307. write_FIFO_CTL(iface, 0);
  308. SSYNC();
  309. if (pmsg->flags & I2C_M_RD)
  310. iface->read_write = I2C_SMBUS_READ;
  311. else {
  312. iface->read_write = I2C_SMBUS_WRITE;
  313. /* Transmit first data */
  314. if (iface->writeNum > 0) {
  315. write_XMT_DATA8(iface, *(iface->transPtr++));
  316. iface->writeNum--;
  317. SSYNC();
  318. }
  319. }
  320. /* clear int stat */
  321. write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
  322. /* Interrupt mask . Enable XMT, RCV interrupt */
  323. write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
  324. SSYNC();
  325. if (pmsg->len <= 255)
  326. write_MASTER_CTL(iface, pmsg->len << 6);
  327. else {
  328. write_MASTER_CTL(iface, 0xff << 6);
  329. iface->manual_stop = 1;
  330. }
  331. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  332. add_timer(&iface->timeout_timer);
  333. /* Master enable */
  334. write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
  335. ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
  336. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
  337. SSYNC();
  338. wait_for_completion(&iface->complete);
  339. rc = iface->result;
  340. if (rc == 1)
  341. return num;
  342. else
  343. return rc;
  344. }
  345. /*
  346. * SMBus type transfer entrypoint
  347. */
  348. int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
  349. unsigned short flags, char read_write,
  350. u8 command, int size, union i2c_smbus_data *data)
  351. {
  352. struct bfin_twi_iface *iface = adap->algo_data;
  353. int rc = 0;
  354. if (!(read_CONTROL(iface) & TWI_ENA))
  355. return -ENXIO;
  356. while (read_MASTER_STAT(iface) & BUSBUSY)
  357. yield();
  358. iface->writeNum = 0;
  359. iface->readNum = 0;
  360. /* Prepare datas & select mode */
  361. switch (size) {
  362. case I2C_SMBUS_QUICK:
  363. iface->transPtr = NULL;
  364. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  365. break;
  366. case I2C_SMBUS_BYTE:
  367. if (data == NULL)
  368. iface->transPtr = NULL;
  369. else {
  370. if (read_write == I2C_SMBUS_READ)
  371. iface->readNum = 1;
  372. else
  373. iface->writeNum = 1;
  374. iface->transPtr = &data->byte;
  375. }
  376. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  377. break;
  378. case I2C_SMBUS_BYTE_DATA:
  379. if (read_write == I2C_SMBUS_READ) {
  380. iface->readNum = 1;
  381. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  382. } else {
  383. iface->writeNum = 1;
  384. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  385. }
  386. iface->transPtr = &data->byte;
  387. break;
  388. case I2C_SMBUS_WORD_DATA:
  389. if (read_write == I2C_SMBUS_READ) {
  390. iface->readNum = 2;
  391. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  392. } else {
  393. iface->writeNum = 2;
  394. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  395. }
  396. iface->transPtr = (u8 *)&data->word;
  397. break;
  398. case I2C_SMBUS_PROC_CALL:
  399. iface->writeNum = 2;
  400. iface->readNum = 2;
  401. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  402. iface->transPtr = (u8 *)&data->word;
  403. break;
  404. case I2C_SMBUS_BLOCK_DATA:
  405. if (read_write == I2C_SMBUS_READ) {
  406. iface->readNum = 0;
  407. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  408. } else {
  409. iface->writeNum = data->block[0] + 1;
  410. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  411. }
  412. iface->transPtr = data->block;
  413. break;
  414. case I2C_SMBUS_I2C_BLOCK_DATA:
  415. if (read_write == I2C_SMBUS_READ) {
  416. iface->readNum = data->block[0];
  417. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  418. } else {
  419. iface->writeNum = data->block[0];
  420. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  421. }
  422. iface->transPtr = (u8 *)&data->block[1];
  423. break;
  424. default:
  425. return -1;
  426. }
  427. iface->result = 0;
  428. iface->manual_stop = 0;
  429. iface->read_write = read_write;
  430. iface->command = command;
  431. iface->timeout_count = 10;
  432. init_completion(&(iface->complete));
  433. /* FIFO Initiation. Data in FIFO should be discarded before
  434. * start a new operation.
  435. */
  436. write_FIFO_CTL(iface, 0x3);
  437. SSYNC();
  438. write_FIFO_CTL(iface, 0);
  439. /* clear int stat */
  440. write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
  441. /* Set Transmit device address */
  442. write_MASTER_ADDR(iface, addr);
  443. SSYNC();
  444. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  445. add_timer(&iface->timeout_timer);
  446. switch (iface->cur_mode) {
  447. case TWI_I2C_MODE_STANDARDSUB:
  448. write_XMT_DATA8(iface, iface->command);
  449. write_INT_MASK(iface, MCOMP | MERR |
  450. ((iface->read_write == I2C_SMBUS_READ) ?
  451. RCVSERV : XMTSERV));
  452. SSYNC();
  453. if (iface->writeNum + 1 <= 255)
  454. write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
  455. else {
  456. write_MASTER_CTL(iface, 0xff << 6);
  457. iface->manual_stop = 1;
  458. }
  459. /* Master enable */
  460. write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
  461. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  462. break;
  463. case TWI_I2C_MODE_COMBINED:
  464. write_XMT_DATA8(iface, iface->command);
  465. write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
  466. SSYNC();
  467. if (iface->writeNum > 0)
  468. write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
  469. else
  470. write_MASTER_CTL(iface, 0x1 << 6);
  471. /* Master enable */
  472. write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
  473. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  474. break;
  475. default:
  476. write_MASTER_CTL(iface, 0);
  477. if (size != I2C_SMBUS_QUICK) {
  478. /* Don't access xmit data register when this is a
  479. * read operation.
  480. */
  481. if (iface->read_write != I2C_SMBUS_READ) {
  482. if (iface->writeNum > 0) {
  483. write_XMT_DATA8(iface,
  484. *(iface->transPtr++));
  485. if (iface->writeNum <= 255)
  486. write_MASTER_CTL(iface,
  487. iface->writeNum << 6);
  488. else {
  489. write_MASTER_CTL(iface,
  490. 0xff << 6);
  491. iface->manual_stop = 1;
  492. }
  493. iface->writeNum--;
  494. } else {
  495. write_XMT_DATA8(iface, iface->command);
  496. write_MASTER_CTL(iface, 1 << 6);
  497. }
  498. } else {
  499. if (iface->readNum > 0 && iface->readNum <= 255)
  500. write_MASTER_CTL(iface,
  501. iface->readNum << 6);
  502. else if (iface->readNum > 255) {
  503. write_MASTER_CTL(iface, 0xff << 6);
  504. iface->manual_stop = 1;
  505. } else {
  506. del_timer(&iface->timeout_timer);
  507. break;
  508. }
  509. }
  510. }
  511. write_INT_MASK(iface, MCOMP | MERR |
  512. ((iface->read_write == I2C_SMBUS_READ) ?
  513. RCVSERV : XMTSERV));
  514. SSYNC();
  515. /* Master enable */
  516. write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
  517. ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
  518. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
  519. break;
  520. }
  521. SSYNC();
  522. wait_for_completion(&iface->complete);
  523. rc = (iface->result >= 0) ? 0 : -1;
  524. return rc;
  525. }
  526. /*
  527. * Return what the adapter supports
  528. */
  529. static u32 bfin_twi_functionality(struct i2c_adapter *adap)
  530. {
  531. return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
  532. I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
  533. I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
  534. I2C_FUNC_I2C | I2C_FUNC_SMBUS_I2C_BLOCK;
  535. }
  536. static struct i2c_algorithm bfin_twi_algorithm = {
  537. .master_xfer = bfin_twi_master_xfer,
  538. .smbus_xfer = bfin_twi_smbus_xfer,
  539. .functionality = bfin_twi_functionality,
  540. };
  541. static int i2c_bfin_twi_suspend(struct platform_device *pdev, pm_message_t state)
  542. {
  543. struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
  544. iface->saved_clkdiv = read_CLKDIV(iface);
  545. iface->saved_control = read_CONTROL(iface);
  546. free_irq(iface->irq, iface);
  547. /* Disable TWI */
  548. write_CONTROL(iface, iface->saved_control & ~TWI_ENA);
  549. return 0;
  550. }
  551. static int i2c_bfin_twi_resume(struct platform_device *pdev)
  552. {
  553. struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
  554. int rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
  555. IRQF_DISABLED, pdev->name, iface);
  556. if (rc) {
  557. dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
  558. return -ENODEV;
  559. }
  560. /* Resume TWI interface clock as specified */
  561. write_CLKDIV(iface, iface->saved_clkdiv);
  562. /* Resume TWI */
  563. write_CONTROL(iface, iface->saved_control);
  564. return 0;
  565. }
  566. static int i2c_bfin_twi_probe(struct platform_device *pdev)
  567. {
  568. struct bfin_twi_iface *iface;
  569. struct i2c_adapter *p_adap;
  570. struct resource *res;
  571. int rc;
  572. unsigned int clkhilow;
  573. iface = kzalloc(sizeof(struct bfin_twi_iface), GFP_KERNEL);
  574. if (!iface) {
  575. dev_err(&pdev->dev, "Cannot allocate memory\n");
  576. rc = -ENOMEM;
  577. goto out_error_nomem;
  578. }
  579. spin_lock_init(&(iface->lock));
  580. /* Find and map our resources */
  581. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  582. if (res == NULL) {
  583. dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
  584. rc = -ENOENT;
  585. goto out_error_get_res;
  586. }
  587. iface->regs_base = ioremap(res->start, res->end - res->start + 1);
  588. if (iface->regs_base == NULL) {
  589. dev_err(&pdev->dev, "Cannot map IO\n");
  590. rc = -ENXIO;
  591. goto out_error_ioremap;
  592. }
  593. iface->irq = platform_get_irq(pdev, 0);
  594. if (iface->irq < 0) {
  595. dev_err(&pdev->dev, "No IRQ specified\n");
  596. rc = -ENOENT;
  597. goto out_error_no_irq;
  598. }
  599. init_timer(&(iface->timeout_timer));
  600. iface->timeout_timer.function = bfin_twi_timeout;
  601. iface->timeout_timer.data = (unsigned long)iface;
  602. p_adap = &iface->adap;
  603. p_adap->nr = pdev->id;
  604. strlcpy(p_adap->name, pdev->name, sizeof(p_adap->name));
  605. p_adap->algo = &bfin_twi_algorithm;
  606. p_adap->algo_data = iface;
  607. p_adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  608. p_adap->dev.parent = &pdev->dev;
  609. rc = peripheral_request_list(pin_req[pdev->id], "i2c-bfin-twi");
  610. if (rc) {
  611. dev_err(&pdev->dev, "Can't setup pin mux!\n");
  612. goto out_error_pin_mux;
  613. }
  614. rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
  615. IRQF_DISABLED, pdev->name, iface);
  616. if (rc) {
  617. dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
  618. rc = -ENODEV;
  619. goto out_error_req_irq;
  620. }
  621. /* Set TWI internal clock as 10MHz */
  622. write_CONTROL(iface, ((get_sclk() / 1024 / 1024 + 5) / 10) & 0x7F);
  623. /*
  624. * We will not end up with a CLKDIV=0 because no one will specify
  625. * 20kHz SCL or less in Kconfig now. (5 * 1024 / 20 = 0x100)
  626. */
  627. clkhilow = 5 * 1024 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ;
  628. /* Set Twi interface clock as specified */
  629. write_CLKDIV(iface, (clkhilow << 8) | clkhilow);
  630. /* Enable TWI */
  631. write_CONTROL(iface, read_CONTROL(iface) | TWI_ENA);
  632. SSYNC();
  633. rc = i2c_add_numbered_adapter(p_adap);
  634. if (rc < 0) {
  635. dev_err(&pdev->dev, "Can't add i2c adapter!\n");
  636. goto out_error_add_adapter;
  637. }
  638. platform_set_drvdata(pdev, iface);
  639. dev_info(&pdev->dev, "Blackfin BF5xx on-chip I2C TWI Contoller, "
  640. "regs_base@%p\n", iface->regs_base);
  641. return 0;
  642. out_error_add_adapter:
  643. free_irq(iface->irq, iface);
  644. out_error_req_irq:
  645. out_error_no_irq:
  646. peripheral_free_list(pin_req[pdev->id]);
  647. out_error_pin_mux:
  648. iounmap(iface->regs_base);
  649. out_error_ioremap:
  650. out_error_get_res:
  651. kfree(iface);
  652. out_error_nomem:
  653. return rc;
  654. }
  655. static int i2c_bfin_twi_remove(struct platform_device *pdev)
  656. {
  657. struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
  658. platform_set_drvdata(pdev, NULL);
  659. i2c_del_adapter(&(iface->adap));
  660. free_irq(iface->irq, iface);
  661. peripheral_free_list(pin_req[pdev->id]);
  662. iounmap(iface->regs_base);
  663. kfree(iface);
  664. return 0;
  665. }
  666. static struct platform_driver i2c_bfin_twi_driver = {
  667. .probe = i2c_bfin_twi_probe,
  668. .remove = i2c_bfin_twi_remove,
  669. .suspend = i2c_bfin_twi_suspend,
  670. .resume = i2c_bfin_twi_resume,
  671. .driver = {
  672. .name = "i2c-bfin-twi",
  673. .owner = THIS_MODULE,
  674. },
  675. };
  676. static int __init i2c_bfin_twi_init(void)
  677. {
  678. return platform_driver_register(&i2c_bfin_twi_driver);
  679. }
  680. static void __exit i2c_bfin_twi_exit(void)
  681. {
  682. platform_driver_unregister(&i2c_bfin_twi_driver);
  683. }
  684. module_init(i2c_bfin_twi_init);
  685. module_exit(i2c_bfin_twi_exit);
  686. MODULE_AUTHOR("Bryan Wu, Sonic Zhang");
  687. MODULE_DESCRIPTION("Blackfin BF5xx on-chip I2C TWI Contoller Driver");
  688. MODULE_LICENSE("GPL");
  689. MODULE_ALIAS("platform:i2c-bfin-twi");